mcbsp.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * sound/soc/omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
  8. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Multichannel mode not supported.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <linux/slab.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include "mcbsp.h"
  29. static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  30. {
  31. void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
  32. if (mcbsp->pdata->reg_size == 2) {
  33. ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
  34. writew_relaxed((u16)val, addr);
  35. } else {
  36. ((u32 *)mcbsp->reg_cache)[reg] = val;
  37. writel_relaxed(val, addr);
  38. }
  39. }
  40. static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  41. {
  42. void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
  43. if (mcbsp->pdata->reg_size == 2) {
  44. return !from_cache ? readw_relaxed(addr) :
  45. ((u16 *)mcbsp->reg_cache)[reg];
  46. } else {
  47. return !from_cache ? readl_relaxed(addr) :
  48. ((u32 *)mcbsp->reg_cache)[reg];
  49. }
  50. }
  51. static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  52. {
  53. writel_relaxed(val, mcbsp->st_data->io_base_st + reg);
  54. }
  55. static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  56. {
  57. return readl_relaxed(mcbsp->st_data->io_base_st + reg);
  58. }
  59. #define MCBSP_READ(mcbsp, reg) \
  60. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  61. #define MCBSP_WRITE(mcbsp, reg, val) \
  62. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  63. #define MCBSP_READ_CACHE(mcbsp, reg) \
  64. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  65. #define MCBSP_ST_READ(mcbsp, reg) \
  66. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  67. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  68. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  69. static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
  70. {
  71. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  72. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  73. MCBSP_READ(mcbsp, DRR2));
  74. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  75. MCBSP_READ(mcbsp, DRR1));
  76. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  77. MCBSP_READ(mcbsp, DXR2));
  78. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  79. MCBSP_READ(mcbsp, DXR1));
  80. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  81. MCBSP_READ(mcbsp, SPCR2));
  82. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  83. MCBSP_READ(mcbsp, SPCR1));
  84. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  85. MCBSP_READ(mcbsp, RCR2));
  86. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  87. MCBSP_READ(mcbsp, RCR1));
  88. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  89. MCBSP_READ(mcbsp, XCR2));
  90. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  91. MCBSP_READ(mcbsp, XCR1));
  92. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  93. MCBSP_READ(mcbsp, SRGR2));
  94. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  95. MCBSP_READ(mcbsp, SRGR1));
  96. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  97. MCBSP_READ(mcbsp, PCR0));
  98. dev_dbg(mcbsp->dev, "***********************\n");
  99. }
  100. static irqreturn_t omap_mcbsp_irq_handler(int irq, void *dev_id)
  101. {
  102. struct omap_mcbsp *mcbsp = dev_id;
  103. u16 irqst;
  104. irqst = MCBSP_READ(mcbsp, IRQST);
  105. dev_dbg(mcbsp->dev, "IRQ callback : 0x%x\n", irqst);
  106. if (irqst & RSYNCERREN)
  107. dev_err(mcbsp->dev, "RX Frame Sync Error!\n");
  108. if (irqst & RFSREN)
  109. dev_dbg(mcbsp->dev, "RX Frame Sync\n");
  110. if (irqst & REOFEN)
  111. dev_dbg(mcbsp->dev, "RX End Of Frame\n");
  112. if (irqst & RRDYEN)
  113. dev_dbg(mcbsp->dev, "RX Buffer Threshold Reached\n");
  114. if (irqst & RUNDFLEN)
  115. dev_err(mcbsp->dev, "RX Buffer Underflow!\n");
  116. if (irqst & ROVFLEN)
  117. dev_err(mcbsp->dev, "RX Buffer Overflow!\n");
  118. if (irqst & XSYNCERREN)
  119. dev_err(mcbsp->dev, "TX Frame Sync Error!\n");
  120. if (irqst & XFSXEN)
  121. dev_dbg(mcbsp->dev, "TX Frame Sync\n");
  122. if (irqst & XEOFEN)
  123. dev_dbg(mcbsp->dev, "TX End Of Frame\n");
  124. if (irqst & XRDYEN)
  125. dev_dbg(mcbsp->dev, "TX Buffer threshold Reached\n");
  126. if (irqst & XUNDFLEN)
  127. dev_err(mcbsp->dev, "TX Buffer Underflow!\n");
  128. if (irqst & XOVFLEN)
  129. dev_err(mcbsp->dev, "TX Buffer Overflow!\n");
  130. if (irqst & XEMPTYEOFEN)
  131. dev_dbg(mcbsp->dev, "TX Buffer empty at end of frame\n");
  132. MCBSP_WRITE(mcbsp, IRQST, irqst);
  133. return IRQ_HANDLED;
  134. }
  135. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  136. {
  137. struct omap_mcbsp *mcbsp_tx = dev_id;
  138. u16 irqst_spcr2;
  139. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  140. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  141. if (irqst_spcr2 & XSYNC_ERR) {
  142. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  143. irqst_spcr2);
  144. /* Writing zero to XSYNC_ERR clears the IRQ */
  145. MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
  146. }
  147. return IRQ_HANDLED;
  148. }
  149. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  150. {
  151. struct omap_mcbsp *mcbsp_rx = dev_id;
  152. u16 irqst_spcr1;
  153. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  154. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  155. if (irqst_spcr1 & RSYNC_ERR) {
  156. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  157. irqst_spcr1);
  158. /* Writing zero to RSYNC_ERR clears the IRQ */
  159. MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
  160. }
  161. return IRQ_HANDLED;
  162. }
  163. /*
  164. * omap_mcbsp_config simply write a config to the
  165. * appropriate McBSP.
  166. * You either call this function or set the McBSP registers
  167. * by yourself before calling omap_mcbsp_start().
  168. */
  169. void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
  170. const struct omap_mcbsp_reg_cfg *config)
  171. {
  172. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  173. mcbsp->id, mcbsp->phys_base);
  174. /* We write the given config */
  175. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  176. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  177. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  178. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  179. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  180. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  181. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  182. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  183. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  184. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  185. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  186. if (mcbsp->pdata->has_ccr) {
  187. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  188. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  189. }
  190. /* Enable wakeup behavior */
  191. if (mcbsp->pdata->has_wakeup)
  192. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  193. /* Enable TX/RX sync error interrupts by default */
  194. if (mcbsp->irq)
  195. MCBSP_WRITE(mcbsp, IRQEN, RSYNCERREN | XSYNCERREN |
  196. RUNDFLEN | ROVFLEN | XUNDFLEN | XOVFLEN);
  197. }
  198. /**
  199. * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
  200. * @id - mcbsp id
  201. * @stream - indicates the direction of data flow (rx or tx)
  202. *
  203. * Returns the address of mcbsp data transmit register or data receive register
  204. * to be used by DMA for transferring/receiving data based on the value of
  205. * @stream for the requested mcbsp given by @id
  206. */
  207. static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
  208. unsigned int stream)
  209. {
  210. int data_reg;
  211. if (mcbsp->pdata->reg_size == 2) {
  212. if (stream)
  213. data_reg = OMAP_MCBSP_REG_DRR1;
  214. else
  215. data_reg = OMAP_MCBSP_REG_DXR1;
  216. } else {
  217. if (stream)
  218. data_reg = OMAP_MCBSP_REG_DRR;
  219. else
  220. data_reg = OMAP_MCBSP_REG_DXR;
  221. }
  222. return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
  223. }
  224. static void omap_st_on(struct omap_mcbsp *mcbsp)
  225. {
  226. unsigned int w;
  227. if (mcbsp->pdata->force_ick_on)
  228. mcbsp->pdata->force_ick_on(mcbsp->st_data->mcbsp_iclk, true);
  229. /* Disable Sidetone clock auto-gating for normal operation */
  230. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  231. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  232. /* Enable McBSP Sidetone */
  233. w = MCBSP_READ(mcbsp, SSELCR);
  234. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  235. /* Enable Sidetone from Sidetone Core */
  236. w = MCBSP_ST_READ(mcbsp, SSELCR);
  237. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  238. }
  239. static void omap_st_off(struct omap_mcbsp *mcbsp)
  240. {
  241. unsigned int w;
  242. w = MCBSP_ST_READ(mcbsp, SSELCR);
  243. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  244. w = MCBSP_READ(mcbsp, SSELCR);
  245. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  246. /* Enable Sidetone clock auto-gating to reduce power consumption */
  247. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  248. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
  249. if (mcbsp->pdata->force_ick_on)
  250. mcbsp->pdata->force_ick_on(mcbsp->st_data->mcbsp_iclk, false);
  251. }
  252. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  253. {
  254. u16 val, i;
  255. val = MCBSP_ST_READ(mcbsp, SSELCR);
  256. if (val & ST_COEFFWREN)
  257. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  258. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  259. for (i = 0; i < 128; i++)
  260. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  261. i = 0;
  262. val = MCBSP_ST_READ(mcbsp, SSELCR);
  263. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  264. val = MCBSP_ST_READ(mcbsp, SSELCR);
  265. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  266. if (i == 1000)
  267. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  268. }
  269. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  270. {
  271. u16 w;
  272. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  273. w = MCBSP_ST_READ(mcbsp, SSELCR);
  274. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  275. ST_CH1GAIN(st_data->ch1gain));
  276. }
  277. int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
  278. {
  279. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  280. int ret = 0;
  281. if (!st_data)
  282. return -ENOENT;
  283. spin_lock_irq(&mcbsp->lock);
  284. if (channel == 0)
  285. st_data->ch0gain = chgain;
  286. else if (channel == 1)
  287. st_data->ch1gain = chgain;
  288. else
  289. ret = -EINVAL;
  290. if (st_data->enabled)
  291. omap_st_chgain(mcbsp);
  292. spin_unlock_irq(&mcbsp->lock);
  293. return ret;
  294. }
  295. int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
  296. {
  297. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  298. int ret = 0;
  299. if (!st_data)
  300. return -ENOENT;
  301. spin_lock_irq(&mcbsp->lock);
  302. if (channel == 0)
  303. *chgain = st_data->ch0gain;
  304. else if (channel == 1)
  305. *chgain = st_data->ch1gain;
  306. else
  307. ret = -EINVAL;
  308. spin_unlock_irq(&mcbsp->lock);
  309. return ret;
  310. }
  311. static int omap_st_start(struct omap_mcbsp *mcbsp)
  312. {
  313. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  314. if (st_data->enabled && !st_data->running) {
  315. omap_st_fir_write(mcbsp, st_data->taps);
  316. omap_st_chgain(mcbsp);
  317. if (!mcbsp->free) {
  318. omap_st_on(mcbsp);
  319. st_data->running = 1;
  320. }
  321. }
  322. return 0;
  323. }
  324. int omap_st_enable(struct omap_mcbsp *mcbsp)
  325. {
  326. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  327. if (!st_data)
  328. return -ENODEV;
  329. spin_lock_irq(&mcbsp->lock);
  330. st_data->enabled = 1;
  331. omap_st_start(mcbsp);
  332. spin_unlock_irq(&mcbsp->lock);
  333. return 0;
  334. }
  335. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  336. {
  337. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  338. if (st_data->running) {
  339. if (!mcbsp->free) {
  340. omap_st_off(mcbsp);
  341. st_data->running = 0;
  342. }
  343. }
  344. return 0;
  345. }
  346. int omap_st_disable(struct omap_mcbsp *mcbsp)
  347. {
  348. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  349. int ret = 0;
  350. if (!st_data)
  351. return -ENODEV;
  352. spin_lock_irq(&mcbsp->lock);
  353. omap_st_stop(mcbsp);
  354. st_data->enabled = 0;
  355. spin_unlock_irq(&mcbsp->lock);
  356. return ret;
  357. }
  358. int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
  359. {
  360. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  361. if (!st_data)
  362. return -ENODEV;
  363. return st_data->enabled;
  364. }
  365. /*
  366. * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
  367. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  368. * for the THRSH2 register.
  369. */
  370. void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
  371. {
  372. if (mcbsp->pdata->buffer_size == 0)
  373. return;
  374. if (threshold && threshold <= mcbsp->max_tx_thres)
  375. MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
  376. }
  377. /*
  378. * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
  379. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  380. * for the THRSH1 register.
  381. */
  382. void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
  383. {
  384. if (mcbsp->pdata->buffer_size == 0)
  385. return;
  386. if (threshold && threshold <= mcbsp->max_rx_thres)
  387. MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
  388. }
  389. /*
  390. * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
  391. */
  392. u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
  393. {
  394. u16 buffstat;
  395. if (mcbsp->pdata->buffer_size == 0)
  396. return 0;
  397. /* Returns the number of free locations in the buffer */
  398. buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
  399. /* Number of slots are different in McBSP ports */
  400. return mcbsp->pdata->buffer_size - buffstat;
  401. }
  402. /*
  403. * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
  404. * to reach the threshold value (when the DMA will be triggered to read it)
  405. */
  406. u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
  407. {
  408. u16 buffstat, threshold;
  409. if (mcbsp->pdata->buffer_size == 0)
  410. return 0;
  411. /* Returns the number of used locations in the buffer */
  412. buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
  413. /* RX threshold */
  414. threshold = MCBSP_READ(mcbsp, THRSH1);
  415. /* Return the number of location till we reach the threshold limit */
  416. if (threshold <= buffstat)
  417. return 0;
  418. else
  419. return threshold - buffstat;
  420. }
  421. int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
  422. {
  423. void *reg_cache;
  424. int err;
  425. reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
  426. if (!reg_cache) {
  427. return -ENOMEM;
  428. }
  429. spin_lock(&mcbsp->lock);
  430. if (!mcbsp->free) {
  431. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  432. mcbsp->id);
  433. err = -EBUSY;
  434. goto err_kfree;
  435. }
  436. mcbsp->free = false;
  437. mcbsp->reg_cache = reg_cache;
  438. spin_unlock(&mcbsp->lock);
  439. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  440. mcbsp->pdata->ops->request(mcbsp->id - 1);
  441. /*
  442. * Make sure that transmitter, receiver and sample-rate generator are
  443. * not running before activating IRQs.
  444. */
  445. MCBSP_WRITE(mcbsp, SPCR1, 0);
  446. MCBSP_WRITE(mcbsp, SPCR2, 0);
  447. if (mcbsp->irq) {
  448. err = request_irq(mcbsp->irq, omap_mcbsp_irq_handler, 0,
  449. "McBSP", (void *)mcbsp);
  450. if (err != 0) {
  451. dev_err(mcbsp->dev, "Unable to request IRQ\n");
  452. goto err_clk_disable;
  453. }
  454. } else {
  455. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, 0,
  456. "McBSP TX", (void *)mcbsp);
  457. if (err != 0) {
  458. dev_err(mcbsp->dev, "Unable to request TX IRQ\n");
  459. goto err_clk_disable;
  460. }
  461. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler, 0,
  462. "McBSP RX", (void *)mcbsp);
  463. if (err != 0) {
  464. dev_err(mcbsp->dev, "Unable to request RX IRQ\n");
  465. goto err_free_irq;
  466. }
  467. }
  468. return 0;
  469. err_free_irq:
  470. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  471. err_clk_disable:
  472. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  473. mcbsp->pdata->ops->free(mcbsp->id - 1);
  474. /* Disable wakeup behavior */
  475. if (mcbsp->pdata->has_wakeup)
  476. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  477. spin_lock(&mcbsp->lock);
  478. mcbsp->free = true;
  479. mcbsp->reg_cache = NULL;
  480. err_kfree:
  481. spin_unlock(&mcbsp->lock);
  482. kfree(reg_cache);
  483. return err;
  484. }
  485. void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
  486. {
  487. void *reg_cache;
  488. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  489. mcbsp->pdata->ops->free(mcbsp->id - 1);
  490. /* Disable wakeup behavior */
  491. if (mcbsp->pdata->has_wakeup)
  492. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  493. /* Disable interrupt requests */
  494. if (mcbsp->irq)
  495. MCBSP_WRITE(mcbsp, IRQEN, 0);
  496. if (mcbsp->irq) {
  497. free_irq(mcbsp->irq, (void *)mcbsp);
  498. } else {
  499. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  500. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  501. }
  502. reg_cache = mcbsp->reg_cache;
  503. /*
  504. * Select CLKS source from internal source unconditionally before
  505. * marking the McBSP port as free.
  506. * If the external clock source via MCBSP_CLKS pin has been selected the
  507. * system will refuse to enter idle if the CLKS pin source is not reset
  508. * back to internal source.
  509. */
  510. if (!mcbsp_omap1())
  511. omap2_mcbsp_set_clks_src(mcbsp, MCBSP_CLKS_PRCM_SRC);
  512. spin_lock(&mcbsp->lock);
  513. if (mcbsp->free)
  514. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  515. else
  516. mcbsp->free = true;
  517. mcbsp->reg_cache = NULL;
  518. spin_unlock(&mcbsp->lock);
  519. kfree(reg_cache);
  520. }
  521. /*
  522. * Here we start the McBSP, by enabling transmitter, receiver or both.
  523. * If no transmitter or receiver is active prior calling, then sample-rate
  524. * generator and frame sync are started.
  525. */
  526. void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
  527. {
  528. int enable_srg = 0;
  529. u16 w;
  530. if (mcbsp->st_data)
  531. omap_st_start(mcbsp);
  532. /* Only enable SRG, if McBSP is master */
  533. w = MCBSP_READ_CACHE(mcbsp, PCR0);
  534. if (w & (FSXM | FSRM | CLKXM | CLKRM))
  535. enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  536. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  537. if (enable_srg) {
  538. /* Start the sample generator */
  539. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  540. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  541. }
  542. /* Enable transmitter and receiver */
  543. tx &= 1;
  544. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  545. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  546. rx &= 1;
  547. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  548. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  549. /*
  550. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  551. * REVISIT: 100us may give enough time for two CLKSRG, however
  552. * due to some unknown PM related, clock gating etc. reason it
  553. * is now at 500us.
  554. */
  555. udelay(500);
  556. if (enable_srg) {
  557. /* Start frame sync */
  558. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  559. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  560. }
  561. if (mcbsp->pdata->has_ccr) {
  562. /* Release the transmitter and receiver */
  563. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  564. w &= ~(tx ? XDISABLE : 0);
  565. MCBSP_WRITE(mcbsp, XCCR, w);
  566. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  567. w &= ~(rx ? RDISABLE : 0);
  568. MCBSP_WRITE(mcbsp, RCCR, w);
  569. }
  570. /* Dump McBSP Regs */
  571. omap_mcbsp_dump_reg(mcbsp);
  572. }
  573. void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
  574. {
  575. int idle;
  576. u16 w;
  577. /* Reset transmitter */
  578. tx &= 1;
  579. if (mcbsp->pdata->has_ccr) {
  580. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  581. w |= (tx ? XDISABLE : 0);
  582. MCBSP_WRITE(mcbsp, XCCR, w);
  583. }
  584. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  585. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  586. /* Reset receiver */
  587. rx &= 1;
  588. if (mcbsp->pdata->has_ccr) {
  589. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  590. w |= (rx ? RDISABLE : 0);
  591. MCBSP_WRITE(mcbsp, RCCR, w);
  592. }
  593. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  594. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  595. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  596. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  597. if (idle) {
  598. /* Reset the sample rate generator */
  599. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  600. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  601. }
  602. if (mcbsp->st_data)
  603. omap_st_stop(mcbsp);
  604. }
  605. int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
  606. {
  607. struct clk *fck_src;
  608. const char *src;
  609. int r;
  610. if (fck_src_id == MCBSP_CLKS_PAD_SRC)
  611. src = "pad_fck";
  612. else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
  613. src = "prcm_fck";
  614. else
  615. return -EINVAL;
  616. fck_src = clk_get(mcbsp->dev, src);
  617. if (IS_ERR(fck_src)) {
  618. dev_err(mcbsp->dev, "CLKS: could not clk_get() %s\n", src);
  619. return -EINVAL;
  620. }
  621. pm_runtime_put_sync(mcbsp->dev);
  622. r = clk_set_parent(mcbsp->fclk, fck_src);
  623. if (r) {
  624. dev_err(mcbsp->dev, "CLKS: could not clk_set_parent() to %s\n",
  625. src);
  626. clk_put(fck_src);
  627. return r;
  628. }
  629. pm_runtime_get_sync(mcbsp->dev);
  630. clk_put(fck_src);
  631. return 0;
  632. }
  633. #define max_thres(m) (mcbsp->pdata->buffer_size)
  634. #define valid_threshold(m, val) ((val) <= max_thres(m))
  635. #define THRESHOLD_PROP_BUILDER(prop) \
  636. static ssize_t prop##_show(struct device *dev, \
  637. struct device_attribute *attr, char *buf) \
  638. { \
  639. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  640. \
  641. return sprintf(buf, "%u\n", mcbsp->prop); \
  642. } \
  643. \
  644. static ssize_t prop##_store(struct device *dev, \
  645. struct device_attribute *attr, \
  646. const char *buf, size_t size) \
  647. { \
  648. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  649. unsigned long val; \
  650. int status; \
  651. \
  652. status = kstrtoul(buf, 0, &val); \
  653. if (status) \
  654. return status; \
  655. \
  656. if (!valid_threshold(mcbsp, val)) \
  657. return -EDOM; \
  658. \
  659. mcbsp->prop = val; \
  660. return size; \
  661. } \
  662. \
  663. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  664. THRESHOLD_PROP_BUILDER(max_tx_thres);
  665. THRESHOLD_PROP_BUILDER(max_rx_thres);
  666. static const char *dma_op_modes[] = {
  667. "element", "threshold",
  668. };
  669. static ssize_t dma_op_mode_show(struct device *dev,
  670. struct device_attribute *attr, char *buf)
  671. {
  672. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  673. int dma_op_mode, i = 0;
  674. ssize_t len = 0;
  675. const char * const *s;
  676. dma_op_mode = mcbsp->dma_op_mode;
  677. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  678. if (dma_op_mode == i)
  679. len += sprintf(buf + len, "[%s] ", *s);
  680. else
  681. len += sprintf(buf + len, "%s ", *s);
  682. }
  683. len += sprintf(buf + len, "\n");
  684. return len;
  685. }
  686. static ssize_t dma_op_mode_store(struct device *dev,
  687. struct device_attribute *attr,
  688. const char *buf, size_t size)
  689. {
  690. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  691. int i;
  692. i = sysfs_match_string(dma_op_modes, buf);
  693. if (i < 0)
  694. return i;
  695. spin_lock_irq(&mcbsp->lock);
  696. if (!mcbsp->free) {
  697. size = -EBUSY;
  698. goto unlock;
  699. }
  700. mcbsp->dma_op_mode = i;
  701. unlock:
  702. spin_unlock_irq(&mcbsp->lock);
  703. return size;
  704. }
  705. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  706. static const struct attribute *additional_attrs[] = {
  707. &dev_attr_max_tx_thres.attr,
  708. &dev_attr_max_rx_thres.attr,
  709. &dev_attr_dma_op_mode.attr,
  710. NULL,
  711. };
  712. static const struct attribute_group additional_attr_group = {
  713. .attrs = (struct attribute **)additional_attrs,
  714. };
  715. static ssize_t st_taps_show(struct device *dev,
  716. struct device_attribute *attr, char *buf)
  717. {
  718. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  719. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  720. ssize_t status = 0;
  721. int i;
  722. spin_lock_irq(&mcbsp->lock);
  723. for (i = 0; i < st_data->nr_taps; i++)
  724. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  725. st_data->taps[i]);
  726. if (i)
  727. status += sprintf(&buf[status], "\n");
  728. spin_unlock_irq(&mcbsp->lock);
  729. return status;
  730. }
  731. static ssize_t st_taps_store(struct device *dev,
  732. struct device_attribute *attr,
  733. const char *buf, size_t size)
  734. {
  735. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  736. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  737. int val, tmp, status, i = 0;
  738. spin_lock_irq(&mcbsp->lock);
  739. memset(st_data->taps, 0, sizeof(st_data->taps));
  740. st_data->nr_taps = 0;
  741. do {
  742. status = sscanf(buf, "%d%n", &val, &tmp);
  743. if (status < 0 || status == 0) {
  744. size = -EINVAL;
  745. goto out;
  746. }
  747. if (val < -32768 || val > 32767) {
  748. size = -EINVAL;
  749. goto out;
  750. }
  751. st_data->taps[i++] = val;
  752. buf += tmp;
  753. if (*buf != ',')
  754. break;
  755. buf++;
  756. } while (1);
  757. st_data->nr_taps = i;
  758. out:
  759. spin_unlock_irq(&mcbsp->lock);
  760. return size;
  761. }
  762. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  763. static const struct attribute *sidetone_attrs[] = {
  764. &dev_attr_st_taps.attr,
  765. NULL,
  766. };
  767. static const struct attribute_group sidetone_attr_group = {
  768. .attrs = (struct attribute **)sidetone_attrs,
  769. };
  770. static int omap_st_add(struct omap_mcbsp *mcbsp, struct resource *res)
  771. {
  772. struct omap_mcbsp_st_data *st_data;
  773. int err;
  774. st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
  775. if (!st_data)
  776. return -ENOMEM;
  777. st_data->mcbsp_iclk = clk_get(mcbsp->dev, "ick");
  778. if (IS_ERR(st_data->mcbsp_iclk)) {
  779. dev_warn(mcbsp->dev,
  780. "Failed to get ick, sidetone might be broken\n");
  781. st_data->mcbsp_iclk = NULL;
  782. }
  783. st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
  784. resource_size(res));
  785. if (!st_data->io_base_st)
  786. return -ENOMEM;
  787. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  788. if (err)
  789. return err;
  790. mcbsp->st_data = st_data;
  791. return 0;
  792. }
  793. /*
  794. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  795. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  796. */
  797. int omap_mcbsp_init(struct platform_device *pdev)
  798. {
  799. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  800. struct resource *res;
  801. int ret = 0;
  802. spin_lock_init(&mcbsp->lock);
  803. mcbsp->free = true;
  804. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  805. if (!res)
  806. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  807. mcbsp->io_base = devm_ioremap_resource(&pdev->dev, res);
  808. if (IS_ERR(mcbsp->io_base))
  809. return PTR_ERR(mcbsp->io_base);
  810. mcbsp->phys_base = res->start;
  811. mcbsp->reg_cache_size = resource_size(res);
  812. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
  813. if (!res)
  814. mcbsp->phys_dma_base = mcbsp->phys_base;
  815. else
  816. mcbsp->phys_dma_base = res->start;
  817. /*
  818. * OMAP1, 2 uses two interrupt lines: TX, RX
  819. * OMAP2430, OMAP3 SoC have combined IRQ line as well.
  820. * OMAP4 and newer SoC only have the combined IRQ line.
  821. * Use the combined IRQ if available since it gives better debugging
  822. * possibilities.
  823. */
  824. mcbsp->irq = platform_get_irq_byname(pdev, "common");
  825. if (mcbsp->irq == -ENXIO) {
  826. mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
  827. if (mcbsp->tx_irq == -ENXIO) {
  828. mcbsp->irq = platform_get_irq(pdev, 0);
  829. mcbsp->tx_irq = 0;
  830. } else {
  831. mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
  832. mcbsp->irq = 0;
  833. }
  834. }
  835. if (!pdev->dev.of_node) {
  836. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
  837. if (!res) {
  838. dev_err(&pdev->dev, "invalid tx DMA channel\n");
  839. return -ENODEV;
  840. }
  841. mcbsp->dma_req[0] = res->start;
  842. mcbsp->dma_data[0].filter_data = &mcbsp->dma_req[0];
  843. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
  844. if (!res) {
  845. dev_err(&pdev->dev, "invalid rx DMA channel\n");
  846. return -ENODEV;
  847. }
  848. mcbsp->dma_req[1] = res->start;
  849. mcbsp->dma_data[1].filter_data = &mcbsp->dma_req[1];
  850. } else {
  851. mcbsp->dma_data[0].filter_data = "tx";
  852. mcbsp->dma_data[1].filter_data = "rx";
  853. }
  854. mcbsp->dma_data[0].addr = omap_mcbsp_dma_reg_params(mcbsp, 0);
  855. mcbsp->dma_data[0].maxburst = 4;
  856. mcbsp->dma_data[1].addr = omap_mcbsp_dma_reg_params(mcbsp, 1);
  857. mcbsp->dma_data[1].maxburst = 4;
  858. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  859. if (IS_ERR(mcbsp->fclk)) {
  860. ret = PTR_ERR(mcbsp->fclk);
  861. dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
  862. return ret;
  863. }
  864. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  865. if (mcbsp->pdata->buffer_size) {
  866. /*
  867. * Initially configure the maximum thresholds to a safe value.
  868. * The McBSP FIFO usage with these values should not go under
  869. * 16 locations.
  870. * If the whole FIFO without safety buffer is used, than there
  871. * is a possibility that the DMA will be not able to push the
  872. * new data on time, causing channel shifts in runtime.
  873. */
  874. mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
  875. mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
  876. ret = sysfs_create_group(&mcbsp->dev->kobj,
  877. &additional_attr_group);
  878. if (ret) {
  879. dev_err(mcbsp->dev,
  880. "Unable to create additional controls\n");
  881. goto err_thres;
  882. }
  883. } else {
  884. mcbsp->max_tx_thres = -EINVAL;
  885. mcbsp->max_rx_thres = -EINVAL;
  886. }
  887. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
  888. if (res) {
  889. ret = omap_st_add(mcbsp, res);
  890. if (ret) {
  891. dev_err(mcbsp->dev,
  892. "Unable to create sidetone controls\n");
  893. goto err_st;
  894. }
  895. }
  896. return 0;
  897. err_st:
  898. if (mcbsp->pdata->buffer_size)
  899. sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
  900. err_thres:
  901. clk_put(mcbsp->fclk);
  902. return ret;
  903. }
  904. void omap_mcbsp_cleanup(struct omap_mcbsp *mcbsp)
  905. {
  906. if (mcbsp->pdata->buffer_size)
  907. sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
  908. if (mcbsp->st_data) {
  909. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  910. clk_put(mcbsp->st_data->mcbsp_iclk);
  911. }
  912. }