wm8776.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. #ifndef __SOUND_WM8776_H
  2. #define __SOUND_WM8776_H
  3. /*
  4. * ALSA driver for ICEnsemble VT17xx
  5. *
  6. * Lowlevel functions for WM8776 codec
  7. *
  8. * Copyright (c) 2012 Ondrej Zary <linux@rainbow-software.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #define WM8776_REG_HPLVOL 0x00
  26. #define WM8776_REG_HPRVOL 0x01
  27. #define WM8776_REG_HPMASTER 0x02
  28. #define WM8776_HPVOL_MASK 0x17f /* incl. update bit */
  29. #define WM8776_VOL_HPZCEN (1 << 7) /* zero cross detect */
  30. #define WM8776_VOL_UPDATE (1 << 8) /* update volume */
  31. #define WM8776_REG_DACLVOL 0x03
  32. #define WM8776_REG_DACRVOL 0x04
  33. #define WM8776_REG_DACMASTER 0x05
  34. #define WM8776_DACVOL_MASK 0x1ff /* incl. update bit */
  35. #define WM8776_REG_PHASESWAP 0x06
  36. #define WM8776_PHASE_INVERTL (1 << 0)
  37. #define WM8776_PHASE_INVERTR (1 << 1)
  38. #define WM8776_REG_DACCTRL1 0x07
  39. #define WM8776_DAC_DZCEN (1 << 0)
  40. #define WM8776_DAC_ATC (1 << 1)
  41. #define WM8776_DAC_IZD (1 << 2)
  42. #define WM8776_DAC_TOD (1 << 3)
  43. #define WM8776_DAC_PL_MASK 0xf0
  44. #define WM8776_DAC_PL_LL (1 << 4) /* L chan: L signal */
  45. #define WM8776_DAC_PL_LR (2 << 4) /* L chan: R signal */
  46. #define WM8776_DAC_PL_LB (3 << 4) /* L chan: both */
  47. #define WM8776_DAC_PL_RL (1 << 6) /* R chan: L signal */
  48. #define WM8776_DAC_PL_RR (2 << 6) /* R chan: R signal */
  49. #define WM8776_DAC_PL_RB (3 << 6) /* R chan: both */
  50. #define WM8776_REG_DACMUTE 0x08
  51. #define WM8776_DACMUTE (1 << 0)
  52. #define WM8776_REG_DACCTRL2 0x09
  53. #define WM8776_DAC2_DEEMPH (1 << 0)
  54. #define WM8776_DAC2_ZFLAG_DISABLE (0 << 1)
  55. #define WM8776_DAC2_ZFLAG_OWN (1 << 1)
  56. #define WM8776_DAC2_ZFLAG_BOTH (2 << 1)
  57. #define WM8776_DAC2_ZFLAG_EITHER (3 << 1)
  58. #define WM8776_REG_DACIFCTRL 0x0a
  59. #define WM8776_FMT_RIGHTJ (0 << 0)
  60. #define WM8776_FMT_LEFTJ (1 << 0)
  61. #define WM8776_FMT_I2S (2 << 0)
  62. #define WM8776_FMT_DSP (3 << 0)
  63. #define WM8776_FMT_DSP_LATE (1 << 2) /* in DSP mode */
  64. #define WM8776_FMT_LRC_INVERTED (1 << 2) /* in other modes */
  65. #define WM8776_FMT_BCLK_INVERTED (1 << 3)
  66. #define WM8776_FMT_16BIT (0 << 4)
  67. #define WM8776_FMT_20BIT (1 << 4)
  68. #define WM8776_FMT_24BIT (2 << 4)
  69. #define WM8776_FMT_32BIT (3 << 4)
  70. #define WM8776_REG_ADCIFCTRL 0x0b
  71. #define WM8776_FMT_ADCMCLK_INVERTED (1 << 6)
  72. #define WM8776_FMT_ADCHPD (1 << 8)
  73. #define WM8776_REG_MSTRCTRL 0x0c
  74. #define WM8776_IF_ADC256FS (2 << 0)
  75. #define WM8776_IF_ADC384FS (3 << 0)
  76. #define WM8776_IF_ADC512FS (4 << 0)
  77. #define WM8776_IF_ADC768FS (5 << 0)
  78. #define WM8776_IF_OVERSAMP64 (1 << 3)
  79. #define WM8776_IF_DAC128FS (0 << 4)
  80. #define WM8776_IF_DAC192FS (1 << 4)
  81. #define WM8776_IF_DAC256FS (2 << 4)
  82. #define WM8776_IF_DAC384FS (3 << 4)
  83. #define WM8776_IF_DAC512FS (4 << 4)
  84. #define WM8776_IF_DAC768FS (5 << 4)
  85. #define WM8776_IF_DAC_MASTER (1 << 7)
  86. #define WM8776_IF_ADC_MASTER (1 << 8)
  87. #define WM8776_REG_PWRDOWN 0x0d
  88. #define WM8776_PWR_PDWN (1 << 0)
  89. #define WM8776_PWR_ADCPD (1 << 1)
  90. #define WM8776_PWR_DACPD (1 << 2)
  91. #define WM8776_PWR_HPPD (1 << 3)
  92. #define WM8776_PWR_AINPD (1 << 6)
  93. #define WM8776_REG_ADCLVOL 0x0e
  94. #define WM8776_REG_ADCRVOL 0x0f
  95. #define WM8776_ADC_GAIN_MASK 0xff
  96. #define WM8776_ADC_ZCEN (1 << 8)
  97. #define WM8776_REG_ALCCTRL1 0x10
  98. #define WM8776_ALC1_LCT_MASK 0x0f /* 0=-16dB, 1=-15dB..15=-1dB */
  99. #define WM8776_ALC1_MAXGAIN_MASK 0x70 /* 0,1=0dB, 2=+4dB...7=+24dB */
  100. #define WM8776_ALC1_LCSEL_MASK 0x180
  101. #define WM8776_ALC1_LCSEL_LIMITER (0 << 7)
  102. #define WM8776_ALC1_LCSEL_ALCR (1 << 7)
  103. #define WM8776_ALC1_LCSEL_ALCL (2 << 7)
  104. #define WM8776_ALC1_LCSEL_ALCSTEREO (3 << 7)
  105. #define WM8776_REG_ALCCTRL2 0x11
  106. #define WM8776_ALC2_HOLD_MASK 0x0f /*0=0ms, 1=2.67ms, 2=5.33ms.. */
  107. #define WM8776_ALC2_ZCEN (1 << 7)
  108. #define WM8776_ALC2_LCEN (1 << 8)
  109. #define WM8776_REG_ALCCTRL3 0x12
  110. #define WM8776_ALC3_ATK_MASK 0x0f
  111. #define WM8776_ALC3_DCY_MASK 0xf0
  112. #define WM8776_ALC3_FDECAY (1 << 8)
  113. #define WM8776_REG_NOISEGATE 0x13
  114. #define WM8776_NGAT_ENABLE (1 << 0)
  115. #define WM8776_NGAT_THR_MASK 0x1c /*0=-78dB, 1=-72dB...7=-36dB */
  116. #define WM8776_REG_LIMITER 0x14
  117. #define WM8776_LIM_MAXATTEN_MASK 0x0f
  118. #define WM8776_LIM_TRANWIN_MASK 0x70 /*0=0us, 1=62.5us, 2=125us.. */
  119. #define WM8776_REG_ADCMUX 0x15
  120. #define WM8776_ADC_MUX_AIN1 (1 << 0)
  121. #define WM8776_ADC_MUX_AIN2 (1 << 1)
  122. #define WM8776_ADC_MUX_AIN3 (1 << 2)
  123. #define WM8776_ADC_MUX_AIN4 (1 << 3)
  124. #define WM8776_ADC_MUX_AIN5 (1 << 4)
  125. #define WM8776_ADC_MUTER (1 << 6)
  126. #define WM8776_ADC_MUTEL (1 << 7)
  127. #define WM8776_ADC_LRBOTH (1 << 8)
  128. #define WM8776_REG_OUTMUX 0x16
  129. #define WM8776_OUTMUX_DAC (1 << 0)
  130. #define WM8776_OUTMUX_AUX (1 << 1)
  131. #define WM8776_OUTMUX_BYPASS (1 << 2)
  132. #define WM8776_REG_RESET 0x17
  133. #define WM8776_REG_COUNT 0x17 /* don't cache the RESET register */
  134. struct snd_wm8776;
  135. struct snd_wm8776_ops {
  136. void (*write)(struct snd_wm8776 *wm, u8 addr, u8 data);
  137. };
  138. enum snd_wm8776_ctl_id {
  139. WM8776_CTL_DAC_VOL,
  140. WM8776_CTL_DAC_SW,
  141. WM8776_CTL_DAC_ZC_SW,
  142. WM8776_CTL_HP_VOL,
  143. WM8776_CTL_HP_SW,
  144. WM8776_CTL_HP_ZC_SW,
  145. WM8776_CTL_AUX_SW,
  146. WM8776_CTL_BYPASS_SW,
  147. WM8776_CTL_DAC_IZD_SW,
  148. WM8776_CTL_PHASE_SW,
  149. WM8776_CTL_DEEMPH_SW,
  150. WM8776_CTL_ADC_VOL,
  151. WM8776_CTL_ADC_SW,
  152. WM8776_CTL_INPUT1_SW,
  153. WM8776_CTL_INPUT2_SW,
  154. WM8776_CTL_INPUT3_SW,
  155. WM8776_CTL_INPUT4_SW,
  156. WM8776_CTL_INPUT5_SW,
  157. WM8776_CTL_AGC_SEL,
  158. WM8776_CTL_LIM_THR,
  159. WM8776_CTL_LIM_ATK,
  160. WM8776_CTL_LIM_DCY,
  161. WM8776_CTL_LIM_TRANWIN,
  162. WM8776_CTL_LIM_MAXATTN,
  163. WM8776_CTL_ALC_TGT,
  164. WM8776_CTL_ALC_ATK,
  165. WM8776_CTL_ALC_DCY,
  166. WM8776_CTL_ALC_MAXGAIN,
  167. WM8776_CTL_ALC_MAXATTN,
  168. WM8776_CTL_ALC_HLD,
  169. WM8776_CTL_NGT_SW,
  170. WM8776_CTL_NGT_THR,
  171. WM8776_CTL_COUNT,
  172. };
  173. #define WM8776_ENUM_MAX 16
  174. #define WM8776_FLAG_STEREO (1 << 0)
  175. #define WM8776_FLAG_VOL_UPDATE (1 << 1)
  176. #define WM8776_FLAG_INVERT (1 << 2)
  177. #define WM8776_FLAG_LIM (1 << 3)
  178. #define WM8776_FLAG_ALC (1 << 4)
  179. struct snd_wm8776_ctl {
  180. const char *name;
  181. snd_ctl_elem_type_t type;
  182. const char *const enum_names[WM8776_ENUM_MAX];
  183. const unsigned int *tlv;
  184. u16 reg1, reg2, mask1, mask2, min, max, flags;
  185. void (*set)(struct snd_wm8776 *wm, u16 ch1, u16 ch2);
  186. void (*get)(struct snd_wm8776 *wm, u16 *ch1, u16 *ch2);
  187. };
  188. enum snd_wm8776_agc_mode {
  189. WM8776_AGC_OFF,
  190. WM8776_AGC_LIM,
  191. WM8776_AGC_ALC_R,
  192. WM8776_AGC_ALC_L,
  193. WM8776_AGC_ALC_STEREO
  194. };
  195. struct snd_wm8776 {
  196. struct snd_card *card;
  197. struct snd_wm8776_ctl ctl[WM8776_CTL_COUNT];
  198. enum snd_wm8776_agc_mode agc_mode;
  199. struct snd_wm8776_ops ops;
  200. u16 regs[WM8776_REG_COUNT]; /* 9-bit registers */
  201. };
  202. void snd_wm8776_init(struct snd_wm8776 *wm);
  203. void snd_wm8776_resume(struct snd_wm8776 *wm);
  204. void snd_wm8776_set_power(struct snd_wm8776 *wm, u16 power);
  205. void snd_wm8776_volume_restore(struct snd_wm8776 *wm);
  206. int snd_wm8776_build_controls(struct snd_wm8776 *wm);
  207. #endif /* __SOUND_WM8776_H */