123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990 |
- /**
- * Copyright (C) 2008, Creative Technology Ltd. All Rights Reserved.
- *
- * This source file is released under GPL v2 license (no other versions).
- * See the COPYING file included in the main directory of this source
- * distribution for the license terms and conditions.
- */
- #ifndef _20K2REGISTERS_H_
- #define _20K2REGISTERS_H_
- /* Timer Registers */
- #define WC 0x1b7000
- #define TIMR 0x1b7004
- # define TIMR_IE (1<<15)
- # define TIMR_IP (1<<14)
- #define GIP 0x1b7010
- #define GIE 0x1b7014
- /* I2C Registers */
- #define I2C_IF_ADDRESS 0x1B9000
- #define I2C_IF_WDATA 0x1B9004
- #define I2C_IF_RDATA 0x1B9008
- #define I2C_IF_STATUS 0x1B900C
- #define I2C_IF_WLOCK 0x1B9010
- /* Global Control Registers */
- #define GLOBAL_CNTL_GCTL 0x1B7090
- /* PLL Registers */
- #define PLL_CTL 0x1B7080
- #define PLL_STAT 0x1B7084
- #define PLL_ENB 0x1B7088
- /* SRC Registers */
- #define SRC_CTL 0x1A0000 /* 0x1A0000 + (256 * Chn) */
- #define SRC_CCR 0x1A0004 /* 0x1A0004 + (256 * Chn) */
- #define SRC_IMAP 0x1A0008 /* 0x1A0008 + (256 * Chn) */
- #define SRC_CA 0x1A0010 /* 0x1A0010 + (256 * Chn) */
- #define SRC_CF 0x1A0014 /* 0x1A0014 + (256 * Chn) */
- #define SRC_SA 0x1A0018 /* 0x1A0018 + (256 * Chn) */
- #define SRC_LA 0x1A001C /* 0x1A001C + (256 * Chn) */
- #define SRC_CTLSWR 0x1A0020 /* 0x1A0020 + (256 * Chn) */
- #define SRC_CD 0x1A0080 /* 0x1A0080 + (256 * Chn) + (4 * Regn) */
- #define SRC_MCTL 0x1A012C
- #define SRC_IP 0x1A102C /* 0x1A102C + (256 * Regn) */
- #define SRC_ENB 0x1A282C /* 0x1A282C + (256 * Regn) */
- #define SRC_ENBSTAT 0x1A202C
- #define SRC_ENBSA 0x1A232C
- #define SRC_DN0Z 0x1A0030
- #define SRC_DN1Z 0x1A0040
- #define SRC_UPZ 0x1A0060
- /* GPIO Registers */
- #define GPIO_DATA 0x1B7020
- #define GPIO_CTRL 0x1B7024
- #define GPIO_EXT_DATA 0x1B70A0
- /* Virtual memory registers */
- #define VMEM_PTPAL 0x1C6300 /* 0x1C6300 + (16 * Chn) */
- #define VMEM_PTPAH 0x1C6304 /* 0x1C6304 + (16 * Chn) */
- #define VMEM_CTL 0x1C7000
- /* Transport Registers */
- #define TRANSPORT_ENB 0x1B6000
- #define TRANSPORT_CTL 0x1B6004
- #define TRANSPORT_INT 0x1B6008
- /* Audio IO */
- #define AUDIO_IO_AIM 0x1B5000 /* 0x1B5000 + (0x04 * Chn) */
- #define AUDIO_IO_TX_CTL 0x1B5400 /* 0x1B5400 + (0x40 * Chn) */
- #define AUDIO_IO_TX_CSTAT_L 0x1B5408 /* 0x1B5408 + (0x40 * Chn) */
- #define AUDIO_IO_TX_CSTAT_H 0x1B540C /* 0x1B540C + (0x40 * Chn) */
- #define AUDIO_IO_RX_CTL 0x1B5410 /* 0x1B5410 + (0x40 * Chn) */
- #define AUDIO_IO_RX_SRT_CTL 0x1B5420 /* 0x1B5420 + (0x40 * Chn) */
- #define AUDIO_IO_MCLK 0x1B5600
- #define AUDIO_IO_TX_BLRCLK 0x1B5604
- #define AUDIO_IO_RX_BLRCLK 0x1B5608
- /* Mixer */
- #define MIXER_AMOPLO 0x130000 /* 0x130000 + (8 * Chn) [4095 : 0] */
- #define MIXER_AMOPHI 0x130004 /* 0x130004 + (8 * Chn) [4095 : 0] */
- #define MIXER_PRING_LO_HI 0x188000 /* 0x188000 + (4 * Chn) [4095 : 0] */
- #define MIXER_PMOPLO 0x138000 /* 0x138000 + (8 * Chn) [4095 : 0] */
- #define MIXER_PMOPHI 0x138004 /* 0x138004 + (8 * Chn) [4095 : 0] */
- #define MIXER_AR_ENABLE 0x19000C
- #endif
|