ct20k2reg.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /**
  2. * Copyright (C) 2008, Creative Technology Ltd. All Rights Reserved.
  3. *
  4. * This source file is released under GPL v2 license (no other versions).
  5. * See the COPYING file included in the main directory of this source
  6. * distribution for the license terms and conditions.
  7. */
  8. #ifndef _20K2REGISTERS_H_
  9. #define _20K2REGISTERS_H_
  10. /* Timer Registers */
  11. #define WC 0x1b7000
  12. #define TIMR 0x1b7004
  13. # define TIMR_IE (1<<15)
  14. # define TIMR_IP (1<<14)
  15. #define GIP 0x1b7010
  16. #define GIE 0x1b7014
  17. /* I2C Registers */
  18. #define I2C_IF_ADDRESS 0x1B9000
  19. #define I2C_IF_WDATA 0x1B9004
  20. #define I2C_IF_RDATA 0x1B9008
  21. #define I2C_IF_STATUS 0x1B900C
  22. #define I2C_IF_WLOCK 0x1B9010
  23. /* Global Control Registers */
  24. #define GLOBAL_CNTL_GCTL 0x1B7090
  25. /* PLL Registers */
  26. #define PLL_CTL 0x1B7080
  27. #define PLL_STAT 0x1B7084
  28. #define PLL_ENB 0x1B7088
  29. /* SRC Registers */
  30. #define SRC_CTL 0x1A0000 /* 0x1A0000 + (256 * Chn) */
  31. #define SRC_CCR 0x1A0004 /* 0x1A0004 + (256 * Chn) */
  32. #define SRC_IMAP 0x1A0008 /* 0x1A0008 + (256 * Chn) */
  33. #define SRC_CA 0x1A0010 /* 0x1A0010 + (256 * Chn) */
  34. #define SRC_CF 0x1A0014 /* 0x1A0014 + (256 * Chn) */
  35. #define SRC_SA 0x1A0018 /* 0x1A0018 + (256 * Chn) */
  36. #define SRC_LA 0x1A001C /* 0x1A001C + (256 * Chn) */
  37. #define SRC_CTLSWR 0x1A0020 /* 0x1A0020 + (256 * Chn) */
  38. #define SRC_CD 0x1A0080 /* 0x1A0080 + (256 * Chn) + (4 * Regn) */
  39. #define SRC_MCTL 0x1A012C
  40. #define SRC_IP 0x1A102C /* 0x1A102C + (256 * Regn) */
  41. #define SRC_ENB 0x1A282C /* 0x1A282C + (256 * Regn) */
  42. #define SRC_ENBSTAT 0x1A202C
  43. #define SRC_ENBSA 0x1A232C
  44. #define SRC_DN0Z 0x1A0030
  45. #define SRC_DN1Z 0x1A0040
  46. #define SRC_UPZ 0x1A0060
  47. /* GPIO Registers */
  48. #define GPIO_DATA 0x1B7020
  49. #define GPIO_CTRL 0x1B7024
  50. #define GPIO_EXT_DATA 0x1B70A0
  51. /* Virtual memory registers */
  52. #define VMEM_PTPAL 0x1C6300 /* 0x1C6300 + (16 * Chn) */
  53. #define VMEM_PTPAH 0x1C6304 /* 0x1C6304 + (16 * Chn) */
  54. #define VMEM_CTL 0x1C7000
  55. /* Transport Registers */
  56. #define TRANSPORT_ENB 0x1B6000
  57. #define TRANSPORT_CTL 0x1B6004
  58. #define TRANSPORT_INT 0x1B6008
  59. /* Audio IO */
  60. #define AUDIO_IO_AIM 0x1B5000 /* 0x1B5000 + (0x04 * Chn) */
  61. #define AUDIO_IO_TX_CTL 0x1B5400 /* 0x1B5400 + (0x40 * Chn) */
  62. #define AUDIO_IO_TX_CSTAT_L 0x1B5408 /* 0x1B5408 + (0x40 * Chn) */
  63. #define AUDIO_IO_TX_CSTAT_H 0x1B540C /* 0x1B540C + (0x40 * Chn) */
  64. #define AUDIO_IO_RX_CTL 0x1B5410 /* 0x1B5410 + (0x40 * Chn) */
  65. #define AUDIO_IO_RX_SRT_CTL 0x1B5420 /* 0x1B5420 + (0x40 * Chn) */
  66. #define AUDIO_IO_MCLK 0x1B5600
  67. #define AUDIO_IO_TX_BLRCLK 0x1B5604
  68. #define AUDIO_IO_RX_BLRCLK 0x1B5608
  69. /* Mixer */
  70. #define MIXER_AMOPLO 0x130000 /* 0x130000 + (8 * Chn) [4095 : 0] */
  71. #define MIXER_AMOPHI 0x130004 /* 0x130004 + (8 * Chn) [4095 : 0] */
  72. #define MIXER_PRING_LO_HI 0x188000 /* 0x188000 + (4 * Chn) [4095 : 0] */
  73. #define MIXER_PMOPLO 0x138000 /* 0x138000 + (8 * Chn) [4095 : 0] */
  74. #define MIXER_PMOPHI 0x138004 /* 0x138004 + (8 * Chn) [4095 : 0] */
  75. #define MIXER_AR_ENABLE 0x19000C
  76. #endif