msm_serial.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881
  1. /*
  2. * Driver for msm7k serial device and console
  3. *
  4. * Copyright (C) 2007 Google, Inc.
  5. * Author: Robert Love <rlove@google.com>
  6. * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
  7. *
  8. * This software is licensed under the terms of the GNU General Public
  9. * License version 2, as published by the Free Software Foundation, and
  10. * may be copied, distributed, and modified under those terms.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  18. # define SUPPORT_SYSRQ
  19. #endif
  20. #include <linux/kernel.h>
  21. #include <linux/atomic.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/module.h>
  25. #include <linux/io.h>
  26. #include <linux/ioport.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/init.h>
  29. #include <linux/console.h>
  30. #include <linux/tty.h>
  31. #include <linux/tty_flip.h>
  32. #include <linux/serial_core.h>
  33. #include <linux/slab.h>
  34. #include <linux/clk.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/delay.h>
  37. #include <linux/of.h>
  38. #include <linux/of_device.h>
  39. #include <linux/wait.h>
  40. #define UART_MR1 0x0000
  41. #define UART_MR1_AUTO_RFR_LEVEL0 0x3F
  42. #define UART_MR1_AUTO_RFR_LEVEL1 0x3FF00
  43. #define UART_DM_MR1_AUTO_RFR_LEVEL1 0xFFFFFF00
  44. #define UART_MR1_RX_RDY_CTL BIT(7)
  45. #define UART_MR1_CTS_CTL BIT(6)
  46. #define UART_MR2 0x0004
  47. #define UART_MR2_ERROR_MODE BIT(6)
  48. #define UART_MR2_BITS_PER_CHAR 0x30
  49. #define UART_MR2_BITS_PER_CHAR_5 (0x0 << 4)
  50. #define UART_MR2_BITS_PER_CHAR_6 (0x1 << 4)
  51. #define UART_MR2_BITS_PER_CHAR_7 (0x2 << 4)
  52. #define UART_MR2_BITS_PER_CHAR_8 (0x3 << 4)
  53. #define UART_MR2_STOP_BIT_LEN_ONE (0x1 << 2)
  54. #define UART_MR2_STOP_BIT_LEN_TWO (0x3 << 2)
  55. #define UART_MR2_PARITY_MODE_NONE 0x0
  56. #define UART_MR2_PARITY_MODE_ODD 0x1
  57. #define UART_MR2_PARITY_MODE_EVEN 0x2
  58. #define UART_MR2_PARITY_MODE_SPACE 0x3
  59. #define UART_MR2_PARITY_MODE 0x3
  60. #define UART_CSR 0x0008
  61. #define UART_TF 0x000C
  62. #define UARTDM_TF 0x0070
  63. #define UART_CR 0x0010
  64. #define UART_CR_CMD_NULL (0 << 4)
  65. #define UART_CR_CMD_RESET_RX (1 << 4)
  66. #define UART_CR_CMD_RESET_TX (2 << 4)
  67. #define UART_CR_CMD_RESET_ERR (3 << 4)
  68. #define UART_CR_CMD_RESET_BREAK_INT (4 << 4)
  69. #define UART_CR_CMD_START_BREAK (5 << 4)
  70. #define UART_CR_CMD_STOP_BREAK (6 << 4)
  71. #define UART_CR_CMD_RESET_CTS (7 << 4)
  72. #define UART_CR_CMD_RESET_STALE_INT (8 << 4)
  73. #define UART_CR_CMD_PACKET_MODE (9 << 4)
  74. #define UART_CR_CMD_MODE_RESET (12 << 4)
  75. #define UART_CR_CMD_SET_RFR (13 << 4)
  76. #define UART_CR_CMD_RESET_RFR (14 << 4)
  77. #define UART_CR_CMD_PROTECTION_EN (16 << 4)
  78. #define UART_CR_CMD_STALE_EVENT_DISABLE (6 << 8)
  79. #define UART_CR_CMD_STALE_EVENT_ENABLE (80 << 4)
  80. #define UART_CR_CMD_FORCE_STALE (4 << 8)
  81. #define UART_CR_CMD_RESET_TX_READY (3 << 8)
  82. #define UART_CR_TX_DISABLE BIT(3)
  83. #define UART_CR_TX_ENABLE BIT(2)
  84. #define UART_CR_RX_DISABLE BIT(1)
  85. #define UART_CR_RX_ENABLE BIT(0)
  86. #define UART_CR_CMD_RESET_RXBREAK_START ((1 << 11) | (2 << 4))
  87. #define UART_IMR 0x0014
  88. #define UART_IMR_TXLEV BIT(0)
  89. #define UART_IMR_RXSTALE BIT(3)
  90. #define UART_IMR_RXLEV BIT(4)
  91. #define UART_IMR_DELTA_CTS BIT(5)
  92. #define UART_IMR_CURRENT_CTS BIT(6)
  93. #define UART_IMR_RXBREAK_START BIT(10)
  94. #define UART_IPR_RXSTALE_LAST 0x20
  95. #define UART_IPR_STALE_LSB 0x1F
  96. #define UART_IPR_STALE_TIMEOUT_MSB 0x3FF80
  97. #define UART_DM_IPR_STALE_TIMEOUT_MSB 0xFFFFFF80
  98. #define UART_IPR 0x0018
  99. #define UART_TFWR 0x001C
  100. #define UART_RFWR 0x0020
  101. #define UART_HCR 0x0024
  102. #define UART_MREG 0x0028
  103. #define UART_NREG 0x002C
  104. #define UART_DREG 0x0030
  105. #define UART_MNDREG 0x0034
  106. #define UART_IRDA 0x0038
  107. #define UART_MISR_MODE 0x0040
  108. #define UART_MISR_RESET 0x0044
  109. #define UART_MISR_EXPORT 0x0048
  110. #define UART_MISR_VAL 0x004C
  111. #define UART_TEST_CTRL 0x0050
  112. #define UART_SR 0x0008
  113. #define UART_SR_HUNT_CHAR BIT(7)
  114. #define UART_SR_RX_BREAK BIT(6)
  115. #define UART_SR_PAR_FRAME_ERR BIT(5)
  116. #define UART_SR_OVERRUN BIT(4)
  117. #define UART_SR_TX_EMPTY BIT(3)
  118. #define UART_SR_TX_READY BIT(2)
  119. #define UART_SR_RX_FULL BIT(1)
  120. #define UART_SR_RX_READY BIT(0)
  121. #define UART_RF 0x000C
  122. #define UARTDM_RF 0x0070
  123. #define UART_MISR 0x0010
  124. #define UART_ISR 0x0014
  125. #define UART_ISR_TX_READY BIT(7)
  126. #define UARTDM_RXFS 0x50
  127. #define UARTDM_RXFS_BUF_SHIFT 0x7
  128. #define UARTDM_RXFS_BUF_MASK 0x7
  129. #define UARTDM_DMEN 0x3C
  130. #define UARTDM_DMEN_RX_SC_ENABLE BIT(5)
  131. #define UARTDM_DMEN_TX_SC_ENABLE BIT(4)
  132. #define UARTDM_DMEN_TX_BAM_ENABLE BIT(2) /* UARTDM_1P4 */
  133. #define UARTDM_DMEN_TX_DM_ENABLE BIT(0) /* < UARTDM_1P4 */
  134. #define UARTDM_DMEN_RX_BAM_ENABLE BIT(3) /* UARTDM_1P4 */
  135. #define UARTDM_DMEN_RX_DM_ENABLE BIT(1) /* < UARTDM_1P4 */
  136. #define UARTDM_DMRX 0x34
  137. #define UARTDM_NCF_TX 0x40
  138. #define UARTDM_RX_TOTAL_SNAP 0x38
  139. #define UARTDM_BURST_SIZE 16 /* in bytes */
  140. #define UARTDM_TX_AIGN(x) ((x) & ~0x3) /* valid for > 1p3 */
  141. #define UARTDM_TX_MAX 256 /* in bytes, valid for <= 1p3 */
  142. #define UARTDM_RX_SIZE (UART_XMIT_SIZE / 4)
  143. enum {
  144. UARTDM_1P1 = 1,
  145. UARTDM_1P2,
  146. UARTDM_1P3,
  147. UARTDM_1P4,
  148. };
  149. struct msm_dma {
  150. struct dma_chan *chan;
  151. enum dma_data_direction dir;
  152. dma_addr_t phys;
  153. unsigned char *virt;
  154. dma_cookie_t cookie;
  155. u32 enable_bit;
  156. unsigned int count;
  157. struct dma_async_tx_descriptor *desc;
  158. };
  159. struct msm_port {
  160. struct uart_port uart;
  161. char name[16];
  162. struct clk *clk;
  163. struct clk *pclk;
  164. unsigned int imr;
  165. int is_uartdm;
  166. unsigned int old_snap_state;
  167. bool break_detected;
  168. struct msm_dma tx_dma;
  169. struct msm_dma rx_dma;
  170. };
  171. #define UART_TO_MSM(uart_port) container_of(uart_port, struct msm_port, uart)
  172. static
  173. void msm_write(struct uart_port *port, unsigned int val, unsigned int off)
  174. {
  175. writel_relaxed(val, port->membase + off);
  176. }
  177. static
  178. unsigned int msm_read(struct uart_port *port, unsigned int off)
  179. {
  180. return readl_relaxed(port->membase + off);
  181. }
  182. /*
  183. * Setup the MND registers to use the TCXO clock.
  184. */
  185. static void msm_serial_set_mnd_regs_tcxo(struct uart_port *port)
  186. {
  187. msm_write(port, 0x06, UART_MREG);
  188. msm_write(port, 0xF1, UART_NREG);
  189. msm_write(port, 0x0F, UART_DREG);
  190. msm_write(port, 0x1A, UART_MNDREG);
  191. port->uartclk = 1843200;
  192. }
  193. /*
  194. * Setup the MND registers to use the TCXO clock divided by 4.
  195. */
  196. static void msm_serial_set_mnd_regs_tcxoby4(struct uart_port *port)
  197. {
  198. msm_write(port, 0x18, UART_MREG);
  199. msm_write(port, 0xF6, UART_NREG);
  200. msm_write(port, 0x0F, UART_DREG);
  201. msm_write(port, 0x0A, UART_MNDREG);
  202. port->uartclk = 1843200;
  203. }
  204. static void msm_serial_set_mnd_regs(struct uart_port *port)
  205. {
  206. struct msm_port *msm_port = UART_TO_MSM(port);
  207. /*
  208. * These registers don't exist so we change the clk input rate
  209. * on uartdm hardware instead
  210. */
  211. if (msm_port->is_uartdm)
  212. return;
  213. if (port->uartclk == 19200000)
  214. msm_serial_set_mnd_regs_tcxo(port);
  215. else if (port->uartclk == 4800000)
  216. msm_serial_set_mnd_regs_tcxoby4(port);
  217. }
  218. static void msm_handle_tx(struct uart_port *port);
  219. static void msm_start_rx_dma(struct msm_port *msm_port);
  220. static void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
  221. {
  222. struct device *dev = port->dev;
  223. unsigned int mapped;
  224. u32 val;
  225. mapped = dma->count;
  226. dma->count = 0;
  227. dmaengine_terminate_all(dma->chan);
  228. /*
  229. * DMA Stall happens if enqueue and flush command happens concurrently.
  230. * For example before changing the baud rate/protocol configuration and
  231. * sending flush command to ADM, disable the channel of UARTDM.
  232. * Note: should not reset the receiver here immediately as it is not
  233. * suggested to do disable/reset or reset/disable at the same time.
  234. */
  235. val = msm_read(port, UARTDM_DMEN);
  236. val &= ~dma->enable_bit;
  237. msm_write(port, val, UARTDM_DMEN);
  238. if (mapped)
  239. dma_unmap_single(dev, dma->phys, mapped, dma->dir);
  240. }
  241. static void msm_release_dma(struct msm_port *msm_port)
  242. {
  243. struct msm_dma *dma;
  244. dma = &msm_port->tx_dma;
  245. if (dma->chan) {
  246. msm_stop_dma(&msm_port->uart, dma);
  247. dma_release_channel(dma->chan);
  248. }
  249. memset(dma, 0, sizeof(*dma));
  250. dma = &msm_port->rx_dma;
  251. if (dma->chan) {
  252. msm_stop_dma(&msm_port->uart, dma);
  253. dma_release_channel(dma->chan);
  254. kfree(dma->virt);
  255. }
  256. memset(dma, 0, sizeof(*dma));
  257. }
  258. static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
  259. {
  260. struct device *dev = msm_port->uart.dev;
  261. struct dma_slave_config conf;
  262. struct msm_dma *dma;
  263. u32 crci = 0;
  264. int ret;
  265. dma = &msm_port->tx_dma;
  266. /* allocate DMA resources, if available */
  267. dma->chan = dma_request_slave_channel_reason(dev, "tx");
  268. if (IS_ERR(dma->chan))
  269. goto no_tx;
  270. of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
  271. memset(&conf, 0, sizeof(conf));
  272. conf.direction = DMA_MEM_TO_DEV;
  273. conf.device_fc = true;
  274. conf.dst_addr = base + UARTDM_TF;
  275. conf.dst_maxburst = UARTDM_BURST_SIZE;
  276. conf.slave_id = crci;
  277. ret = dmaengine_slave_config(dma->chan, &conf);
  278. if (ret)
  279. goto rel_tx;
  280. dma->dir = DMA_TO_DEVICE;
  281. if (msm_port->is_uartdm < UARTDM_1P4)
  282. dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
  283. else
  284. dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
  285. return;
  286. rel_tx:
  287. dma_release_channel(dma->chan);
  288. no_tx:
  289. memset(dma, 0, sizeof(*dma));
  290. }
  291. static void msm_request_rx_dma(struct msm_port *msm_port, resource_size_t base)
  292. {
  293. struct device *dev = msm_port->uart.dev;
  294. struct dma_slave_config conf;
  295. struct msm_dma *dma;
  296. u32 crci = 0;
  297. int ret;
  298. dma = &msm_port->rx_dma;
  299. /* allocate DMA resources, if available */
  300. dma->chan = dma_request_slave_channel_reason(dev, "rx");
  301. if (IS_ERR(dma->chan))
  302. goto no_rx;
  303. of_property_read_u32(dev->of_node, "qcom,rx-crci", &crci);
  304. dma->virt = kzalloc(UARTDM_RX_SIZE, GFP_KERNEL);
  305. if (!dma->virt)
  306. goto rel_rx;
  307. memset(&conf, 0, sizeof(conf));
  308. conf.direction = DMA_DEV_TO_MEM;
  309. conf.device_fc = true;
  310. conf.src_addr = base + UARTDM_RF;
  311. conf.src_maxburst = UARTDM_BURST_SIZE;
  312. conf.slave_id = crci;
  313. ret = dmaengine_slave_config(dma->chan, &conf);
  314. if (ret)
  315. goto err;
  316. dma->dir = DMA_FROM_DEVICE;
  317. if (msm_port->is_uartdm < UARTDM_1P4)
  318. dma->enable_bit = UARTDM_DMEN_RX_DM_ENABLE;
  319. else
  320. dma->enable_bit = UARTDM_DMEN_RX_BAM_ENABLE;
  321. return;
  322. err:
  323. kfree(dma->virt);
  324. rel_rx:
  325. dma_release_channel(dma->chan);
  326. no_rx:
  327. memset(dma, 0, sizeof(*dma));
  328. }
  329. static inline void msm_wait_for_xmitr(struct uart_port *port)
  330. {
  331. unsigned int timeout = 500000;
  332. while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
  333. if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
  334. break;
  335. udelay(1);
  336. if (!timeout--)
  337. break;
  338. }
  339. msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
  340. }
  341. static void msm_stop_tx(struct uart_port *port)
  342. {
  343. struct msm_port *msm_port = UART_TO_MSM(port);
  344. msm_port->imr &= ~UART_IMR_TXLEV;
  345. msm_write(port, msm_port->imr, UART_IMR);
  346. }
  347. static void msm_start_tx(struct uart_port *port)
  348. {
  349. struct msm_port *msm_port = UART_TO_MSM(port);
  350. struct msm_dma *dma = &msm_port->tx_dma;
  351. /* Already started in DMA mode */
  352. if (dma->count)
  353. return;
  354. msm_port->imr |= UART_IMR_TXLEV;
  355. msm_write(port, msm_port->imr, UART_IMR);
  356. }
  357. static void msm_reset_dm_count(struct uart_port *port, int count)
  358. {
  359. msm_wait_for_xmitr(port);
  360. msm_write(port, count, UARTDM_NCF_TX);
  361. msm_read(port, UARTDM_NCF_TX);
  362. }
  363. static void msm_complete_tx_dma(void *args)
  364. {
  365. struct msm_port *msm_port = args;
  366. struct uart_port *port = &msm_port->uart;
  367. struct circ_buf *xmit = &port->state->xmit;
  368. struct msm_dma *dma = &msm_port->tx_dma;
  369. struct dma_tx_state state;
  370. enum dma_status status;
  371. unsigned long flags;
  372. unsigned int count;
  373. u32 val;
  374. spin_lock_irqsave(&port->lock, flags);
  375. /* Already stopped */
  376. if (!dma->count)
  377. goto done;
  378. status = dmaengine_tx_status(dma->chan, dma->cookie, &state);
  379. dma_unmap_single(port->dev, dma->phys, dma->count, dma->dir);
  380. val = msm_read(port, UARTDM_DMEN);
  381. val &= ~dma->enable_bit;
  382. msm_write(port, val, UARTDM_DMEN);
  383. if (msm_port->is_uartdm > UARTDM_1P3) {
  384. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  385. msm_write(port, UART_CR_TX_ENABLE, UART_CR);
  386. }
  387. count = dma->count - state.residue;
  388. port->icount.tx += count;
  389. dma->count = 0;
  390. xmit->tail += count;
  391. xmit->tail &= UART_XMIT_SIZE - 1;
  392. /* Restore "Tx FIFO below watermark" interrupt */
  393. msm_port->imr |= UART_IMR_TXLEV;
  394. msm_write(port, msm_port->imr, UART_IMR);
  395. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  396. uart_write_wakeup(port);
  397. msm_handle_tx(port);
  398. done:
  399. spin_unlock_irqrestore(&port->lock, flags);
  400. }
  401. static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
  402. {
  403. struct circ_buf *xmit = &msm_port->uart.state->xmit;
  404. struct uart_port *port = &msm_port->uart;
  405. struct msm_dma *dma = &msm_port->tx_dma;
  406. void *cpu_addr;
  407. int ret;
  408. u32 val;
  409. cpu_addr = &xmit->buf[xmit->tail];
  410. dma->phys = dma_map_single(port->dev, cpu_addr, count, dma->dir);
  411. ret = dma_mapping_error(port->dev, dma->phys);
  412. if (ret)
  413. return ret;
  414. dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
  415. count, DMA_MEM_TO_DEV,
  416. DMA_PREP_INTERRUPT |
  417. DMA_PREP_FENCE);
  418. if (!dma->desc) {
  419. ret = -EIO;
  420. goto unmap;
  421. }
  422. dma->desc->callback = msm_complete_tx_dma;
  423. dma->desc->callback_param = msm_port;
  424. dma->cookie = dmaengine_submit(dma->desc);
  425. ret = dma_submit_error(dma->cookie);
  426. if (ret)
  427. goto unmap;
  428. /*
  429. * Using DMA complete for Tx FIFO reload, no need for
  430. * "Tx FIFO below watermark" one, disable it
  431. */
  432. msm_port->imr &= ~UART_IMR_TXLEV;
  433. msm_write(port, msm_port->imr, UART_IMR);
  434. dma->count = count;
  435. val = msm_read(port, UARTDM_DMEN);
  436. val |= dma->enable_bit;
  437. if (msm_port->is_uartdm < UARTDM_1P4)
  438. msm_write(port, val, UARTDM_DMEN);
  439. msm_reset_dm_count(port, count);
  440. if (msm_port->is_uartdm > UARTDM_1P3)
  441. msm_write(port, val, UARTDM_DMEN);
  442. dma_async_issue_pending(dma->chan);
  443. return 0;
  444. unmap:
  445. dma_unmap_single(port->dev, dma->phys, count, dma->dir);
  446. return ret;
  447. }
  448. static void msm_complete_rx_dma(void *args)
  449. {
  450. struct msm_port *msm_port = args;
  451. struct uart_port *port = &msm_port->uart;
  452. struct tty_port *tport = &port->state->port;
  453. struct msm_dma *dma = &msm_port->rx_dma;
  454. int count = 0, i, sysrq;
  455. unsigned long flags;
  456. u32 val;
  457. spin_lock_irqsave(&port->lock, flags);
  458. /* Already stopped */
  459. if (!dma->count)
  460. goto done;
  461. val = msm_read(port, UARTDM_DMEN);
  462. val &= ~dma->enable_bit;
  463. msm_write(port, val, UARTDM_DMEN);
  464. if (msm_read(port, UART_SR) & UART_SR_OVERRUN) {
  465. port->icount.overrun++;
  466. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  467. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  468. }
  469. count = msm_read(port, UARTDM_RX_TOTAL_SNAP);
  470. port->icount.rx += count;
  471. dma->count = 0;
  472. dma_unmap_single(port->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
  473. for (i = 0; i < count; i++) {
  474. char flag = TTY_NORMAL;
  475. if (msm_port->break_detected && dma->virt[i] == 0) {
  476. port->icount.brk++;
  477. flag = TTY_BREAK;
  478. msm_port->break_detected = false;
  479. if (uart_handle_break(port))
  480. continue;
  481. }
  482. if (!(port->read_status_mask & UART_SR_RX_BREAK))
  483. flag = TTY_NORMAL;
  484. spin_unlock_irqrestore(&port->lock, flags);
  485. sysrq = uart_handle_sysrq_char(port, dma->virt[i]);
  486. spin_lock_irqsave(&port->lock, flags);
  487. if (!sysrq)
  488. tty_insert_flip_char(tport, dma->virt[i], flag);
  489. }
  490. msm_start_rx_dma(msm_port);
  491. done:
  492. spin_unlock_irqrestore(&port->lock, flags);
  493. if (count)
  494. tty_flip_buffer_push(tport);
  495. }
  496. static void msm_start_rx_dma(struct msm_port *msm_port)
  497. {
  498. struct msm_dma *dma = &msm_port->rx_dma;
  499. struct uart_port *uart = &msm_port->uart;
  500. u32 val;
  501. int ret;
  502. if (!dma->chan)
  503. return;
  504. dma->phys = dma_map_single(uart->dev, dma->virt,
  505. UARTDM_RX_SIZE, dma->dir);
  506. ret = dma_mapping_error(uart->dev, dma->phys);
  507. if (ret)
  508. return;
  509. dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
  510. UARTDM_RX_SIZE, DMA_DEV_TO_MEM,
  511. DMA_PREP_INTERRUPT);
  512. if (!dma->desc)
  513. goto unmap;
  514. dma->desc->callback = msm_complete_rx_dma;
  515. dma->desc->callback_param = msm_port;
  516. dma->cookie = dmaengine_submit(dma->desc);
  517. ret = dma_submit_error(dma->cookie);
  518. if (ret)
  519. goto unmap;
  520. /*
  521. * Using DMA for FIFO off-load, no need for "Rx FIFO over
  522. * watermark" or "stale" interrupts, disable them
  523. */
  524. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  525. /*
  526. * Well, when DMA is ADM3 engine(implied by <= UARTDM v1.3),
  527. * we need RXSTALE to flush input DMA fifo to memory
  528. */
  529. if (msm_port->is_uartdm < UARTDM_1P4)
  530. msm_port->imr |= UART_IMR_RXSTALE;
  531. msm_write(uart, msm_port->imr, UART_IMR);
  532. dma->count = UARTDM_RX_SIZE;
  533. dma_async_issue_pending(dma->chan);
  534. msm_write(uart, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  535. msm_write(uart, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  536. val = msm_read(uart, UARTDM_DMEN);
  537. val |= dma->enable_bit;
  538. if (msm_port->is_uartdm < UARTDM_1P4)
  539. msm_write(uart, val, UARTDM_DMEN);
  540. msm_write(uart, UARTDM_RX_SIZE, UARTDM_DMRX);
  541. if (msm_port->is_uartdm > UARTDM_1P3)
  542. msm_write(uart, val, UARTDM_DMEN);
  543. return;
  544. unmap:
  545. dma_unmap_single(uart->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
  546. }
  547. static void msm_stop_rx(struct uart_port *port)
  548. {
  549. struct msm_port *msm_port = UART_TO_MSM(port);
  550. struct msm_dma *dma = &msm_port->rx_dma;
  551. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  552. msm_write(port, msm_port->imr, UART_IMR);
  553. if (dma->chan)
  554. msm_stop_dma(port, dma);
  555. }
  556. static void msm_enable_ms(struct uart_port *port)
  557. {
  558. struct msm_port *msm_port = UART_TO_MSM(port);
  559. msm_port->imr |= UART_IMR_DELTA_CTS;
  560. msm_write(port, msm_port->imr, UART_IMR);
  561. }
  562. static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
  563. {
  564. struct tty_port *tport = &port->state->port;
  565. unsigned int sr;
  566. int count = 0;
  567. struct msm_port *msm_port = UART_TO_MSM(port);
  568. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  569. port->icount.overrun++;
  570. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  571. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  572. }
  573. if (misr & UART_IMR_RXSTALE) {
  574. count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
  575. msm_port->old_snap_state;
  576. msm_port->old_snap_state = 0;
  577. } else {
  578. count = 4 * (msm_read(port, UART_RFWR));
  579. msm_port->old_snap_state += count;
  580. }
  581. /* TODO: Precise error reporting */
  582. port->icount.rx += count;
  583. while (count > 0) {
  584. unsigned char buf[4];
  585. int sysrq, r_count, i;
  586. sr = msm_read(port, UART_SR);
  587. if ((sr & UART_SR_RX_READY) == 0) {
  588. msm_port->old_snap_state -= count;
  589. break;
  590. }
  591. ioread32_rep(port->membase + UARTDM_RF, buf, 1);
  592. r_count = min_t(int, count, sizeof(buf));
  593. for (i = 0; i < r_count; i++) {
  594. char flag = TTY_NORMAL;
  595. if (msm_port->break_detected && buf[i] == 0) {
  596. port->icount.brk++;
  597. flag = TTY_BREAK;
  598. msm_port->break_detected = false;
  599. if (uart_handle_break(port))
  600. continue;
  601. }
  602. if (!(port->read_status_mask & UART_SR_RX_BREAK))
  603. flag = TTY_NORMAL;
  604. spin_unlock(&port->lock);
  605. sysrq = uart_handle_sysrq_char(port, buf[i]);
  606. spin_lock(&port->lock);
  607. if (!sysrq)
  608. tty_insert_flip_char(tport, buf[i], flag);
  609. }
  610. count -= r_count;
  611. }
  612. spin_unlock(&port->lock);
  613. tty_flip_buffer_push(tport);
  614. spin_lock(&port->lock);
  615. if (misr & (UART_IMR_RXSTALE))
  616. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  617. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  618. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  619. /* Try to use DMA */
  620. msm_start_rx_dma(msm_port);
  621. }
  622. static void msm_handle_rx(struct uart_port *port)
  623. {
  624. struct tty_port *tport = &port->state->port;
  625. unsigned int sr;
  626. /*
  627. * Handle overrun. My understanding of the hardware is that overrun
  628. * is not tied to the RX buffer, so we handle the case out of band.
  629. */
  630. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  631. port->icount.overrun++;
  632. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  633. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  634. }
  635. /* and now the main RX loop */
  636. while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
  637. unsigned int c;
  638. char flag = TTY_NORMAL;
  639. int sysrq;
  640. c = msm_read(port, UART_RF);
  641. if (sr & UART_SR_RX_BREAK) {
  642. port->icount.brk++;
  643. if (uart_handle_break(port))
  644. continue;
  645. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  646. port->icount.frame++;
  647. } else {
  648. port->icount.rx++;
  649. }
  650. /* Mask conditions we're ignorning. */
  651. sr &= port->read_status_mask;
  652. if (sr & UART_SR_RX_BREAK)
  653. flag = TTY_BREAK;
  654. else if (sr & UART_SR_PAR_FRAME_ERR)
  655. flag = TTY_FRAME;
  656. spin_unlock(&port->lock);
  657. sysrq = uart_handle_sysrq_char(port, c);
  658. spin_lock(&port->lock);
  659. if (!sysrq)
  660. tty_insert_flip_char(tport, c, flag);
  661. }
  662. spin_unlock(&port->lock);
  663. tty_flip_buffer_push(tport);
  664. spin_lock(&port->lock);
  665. }
  666. static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
  667. {
  668. struct circ_buf *xmit = &port->state->xmit;
  669. struct msm_port *msm_port = UART_TO_MSM(port);
  670. unsigned int num_chars;
  671. unsigned int tf_pointer = 0;
  672. void __iomem *tf;
  673. if (msm_port->is_uartdm)
  674. tf = port->membase + UARTDM_TF;
  675. else
  676. tf = port->membase + UART_TF;
  677. if (tx_count && msm_port->is_uartdm)
  678. msm_reset_dm_count(port, tx_count);
  679. while (tf_pointer < tx_count) {
  680. int i;
  681. char buf[4] = { 0 };
  682. if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  683. break;
  684. if (msm_port->is_uartdm)
  685. num_chars = min(tx_count - tf_pointer,
  686. (unsigned int)sizeof(buf));
  687. else
  688. num_chars = 1;
  689. for (i = 0; i < num_chars; i++) {
  690. buf[i] = xmit->buf[xmit->tail + i];
  691. port->icount.tx++;
  692. }
  693. iowrite32_rep(tf, buf, 1);
  694. xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
  695. tf_pointer += num_chars;
  696. }
  697. /* disable tx interrupts if nothing more to send */
  698. if (uart_circ_empty(xmit))
  699. msm_stop_tx(port);
  700. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  701. uart_write_wakeup(port);
  702. }
  703. static void msm_handle_tx(struct uart_port *port)
  704. {
  705. struct msm_port *msm_port = UART_TO_MSM(port);
  706. struct circ_buf *xmit = &msm_port->uart.state->xmit;
  707. struct msm_dma *dma = &msm_port->tx_dma;
  708. unsigned int pio_count, dma_count, dma_min;
  709. char buf[4] = { 0 };
  710. void __iomem *tf;
  711. int err = 0;
  712. if (port->x_char) {
  713. if (msm_port->is_uartdm)
  714. tf = port->membase + UARTDM_TF;
  715. else
  716. tf = port->membase + UART_TF;
  717. buf[0] = port->x_char;
  718. if (msm_port->is_uartdm)
  719. msm_reset_dm_count(port, 1);
  720. iowrite32_rep(tf, buf, 1);
  721. port->icount.tx++;
  722. port->x_char = 0;
  723. return;
  724. }
  725. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  726. msm_stop_tx(port);
  727. return;
  728. }
  729. pio_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  730. dma_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  731. dma_min = 1; /* Always DMA */
  732. if (msm_port->is_uartdm > UARTDM_1P3) {
  733. dma_count = UARTDM_TX_AIGN(dma_count);
  734. dma_min = UARTDM_BURST_SIZE;
  735. } else {
  736. if (dma_count > UARTDM_TX_MAX)
  737. dma_count = UARTDM_TX_MAX;
  738. }
  739. if (pio_count > port->fifosize)
  740. pio_count = port->fifosize;
  741. if (!dma->chan || dma_count < dma_min)
  742. msm_handle_tx_pio(port, pio_count);
  743. else
  744. err = msm_handle_tx_dma(msm_port, dma_count);
  745. if (err) /* fall back to PIO mode */
  746. msm_handle_tx_pio(port, pio_count);
  747. }
  748. static void msm_handle_delta_cts(struct uart_port *port)
  749. {
  750. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  751. port->icount.cts++;
  752. wake_up_interruptible(&port->state->port.delta_msr_wait);
  753. }
  754. static irqreturn_t msm_uart_irq(int irq, void *dev_id)
  755. {
  756. struct uart_port *port = dev_id;
  757. struct msm_port *msm_port = UART_TO_MSM(port);
  758. struct msm_dma *dma = &msm_port->rx_dma;
  759. unsigned long flags;
  760. unsigned int misr;
  761. u32 val;
  762. spin_lock_irqsave(&port->lock, flags);
  763. misr = msm_read(port, UART_MISR);
  764. msm_write(port, 0, UART_IMR); /* disable interrupt */
  765. if (misr & UART_IMR_RXBREAK_START) {
  766. msm_port->break_detected = true;
  767. msm_write(port, UART_CR_CMD_RESET_RXBREAK_START, UART_CR);
  768. }
  769. if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
  770. if (dma->count) {
  771. val = UART_CR_CMD_STALE_EVENT_DISABLE;
  772. msm_write(port, val, UART_CR);
  773. val = UART_CR_CMD_RESET_STALE_INT;
  774. msm_write(port, val, UART_CR);
  775. /*
  776. * Flush DMA input fifo to memory, this will also
  777. * trigger DMA RX completion
  778. */
  779. dmaengine_terminate_all(dma->chan);
  780. } else if (msm_port->is_uartdm) {
  781. msm_handle_rx_dm(port, misr);
  782. } else {
  783. msm_handle_rx(port);
  784. }
  785. }
  786. if (misr & UART_IMR_TXLEV)
  787. msm_handle_tx(port);
  788. if (misr & UART_IMR_DELTA_CTS)
  789. msm_handle_delta_cts(port);
  790. msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
  791. spin_unlock_irqrestore(&port->lock, flags);
  792. return IRQ_HANDLED;
  793. }
  794. static unsigned int msm_tx_empty(struct uart_port *port)
  795. {
  796. return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
  797. }
  798. static unsigned int msm_get_mctrl(struct uart_port *port)
  799. {
  800. return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
  801. }
  802. static void msm_reset(struct uart_port *port)
  803. {
  804. struct msm_port *msm_port = UART_TO_MSM(port);
  805. unsigned int mr;
  806. /* reset everything */
  807. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  808. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  809. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  810. msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
  811. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  812. msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
  813. mr = msm_read(port, UART_MR1);
  814. mr &= ~UART_MR1_RX_RDY_CTL;
  815. msm_write(port, mr, UART_MR1);
  816. /* Disable DM modes */
  817. if (msm_port->is_uartdm)
  818. msm_write(port, 0, UARTDM_DMEN);
  819. }
  820. static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
  821. {
  822. unsigned int mr;
  823. mr = msm_read(port, UART_MR1);
  824. if (!(mctrl & TIOCM_RTS)) {
  825. mr &= ~UART_MR1_RX_RDY_CTL;
  826. msm_write(port, mr, UART_MR1);
  827. msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
  828. } else {
  829. mr |= UART_MR1_RX_RDY_CTL;
  830. msm_write(port, mr, UART_MR1);
  831. }
  832. }
  833. static void msm_break_ctl(struct uart_port *port, int break_ctl)
  834. {
  835. if (break_ctl)
  836. msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
  837. else
  838. msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
  839. }
  840. struct msm_baud_map {
  841. u16 divisor;
  842. u8 code;
  843. u8 rxstale;
  844. };
  845. static const struct msm_baud_map *
  846. msm_find_best_baud(struct uart_port *port, unsigned int baud,
  847. unsigned long *rate)
  848. {
  849. struct msm_port *msm_port = UART_TO_MSM(port);
  850. unsigned int divisor, result;
  851. unsigned long target, old, best_rate = 0, diff, best_diff = ULONG_MAX;
  852. const struct msm_baud_map *entry, *end, *best;
  853. static const struct msm_baud_map table[] = {
  854. { 1, 0xff, 31 },
  855. { 2, 0xee, 16 },
  856. { 3, 0xdd, 8 },
  857. { 4, 0xcc, 6 },
  858. { 6, 0xbb, 6 },
  859. { 8, 0xaa, 6 },
  860. { 12, 0x99, 6 },
  861. { 16, 0x88, 1 },
  862. { 24, 0x77, 1 },
  863. { 32, 0x66, 1 },
  864. { 48, 0x55, 1 },
  865. { 96, 0x44, 1 },
  866. { 192, 0x33, 1 },
  867. { 384, 0x22, 1 },
  868. { 768, 0x11, 1 },
  869. { 1536, 0x00, 1 },
  870. };
  871. best = table; /* Default to smallest divider */
  872. target = clk_round_rate(msm_port->clk, 16 * baud);
  873. divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
  874. end = table + ARRAY_SIZE(table);
  875. entry = table;
  876. while (entry < end) {
  877. if (entry->divisor <= divisor) {
  878. result = target / entry->divisor / 16;
  879. diff = abs(result - baud);
  880. /* Keep track of best entry */
  881. if (diff < best_diff) {
  882. best_diff = diff;
  883. best = entry;
  884. best_rate = target;
  885. }
  886. if (result == baud)
  887. break;
  888. } else if (entry->divisor > divisor) {
  889. old = target;
  890. target = clk_round_rate(msm_port->clk, old + 1);
  891. /*
  892. * The rate didn't get any faster so we can't do
  893. * better at dividing it down
  894. */
  895. if (target == old)
  896. break;
  897. /* Start the divisor search over at this new rate */
  898. entry = table;
  899. divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
  900. continue;
  901. }
  902. entry++;
  903. }
  904. *rate = best_rate;
  905. return best;
  906. }
  907. static int msm_set_baud_rate(struct uart_port *port, unsigned int baud,
  908. unsigned long *saved_flags)
  909. {
  910. unsigned int rxstale, watermark, mask;
  911. struct msm_port *msm_port = UART_TO_MSM(port);
  912. const struct msm_baud_map *entry;
  913. unsigned long flags, rate;
  914. flags = *saved_flags;
  915. spin_unlock_irqrestore(&port->lock, flags);
  916. entry = msm_find_best_baud(port, baud, &rate);
  917. clk_set_rate(msm_port->clk, rate);
  918. baud = rate / 16 / entry->divisor;
  919. spin_lock_irqsave(&port->lock, flags);
  920. *saved_flags = flags;
  921. port->uartclk = rate;
  922. msm_write(port, entry->code, UART_CSR);
  923. /* RX stale watermark */
  924. rxstale = entry->rxstale;
  925. watermark = UART_IPR_STALE_LSB & rxstale;
  926. if (msm_port->is_uartdm) {
  927. mask = UART_DM_IPR_STALE_TIMEOUT_MSB;
  928. } else {
  929. watermark |= UART_IPR_RXSTALE_LAST;
  930. mask = UART_IPR_STALE_TIMEOUT_MSB;
  931. }
  932. watermark |= mask & (rxstale << 2);
  933. msm_write(port, watermark, UART_IPR);
  934. /* set RX watermark */
  935. watermark = (port->fifosize * 3) / 4;
  936. msm_write(port, watermark, UART_RFWR);
  937. /* set TX watermark */
  938. msm_write(port, 10, UART_TFWR);
  939. msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
  940. msm_reset(port);
  941. /* Enable RX and TX */
  942. msm_write(port, UART_CR_TX_ENABLE | UART_CR_RX_ENABLE, UART_CR);
  943. /* turn on RX and CTS interrupts */
  944. msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
  945. UART_IMR_CURRENT_CTS | UART_IMR_RXBREAK_START;
  946. msm_write(port, msm_port->imr, UART_IMR);
  947. if (msm_port->is_uartdm) {
  948. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  949. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  950. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  951. }
  952. return baud;
  953. }
  954. static void msm_init_clock(struct uart_port *port)
  955. {
  956. struct msm_port *msm_port = UART_TO_MSM(port);
  957. clk_prepare_enable(msm_port->clk);
  958. clk_prepare_enable(msm_port->pclk);
  959. msm_serial_set_mnd_regs(port);
  960. }
  961. static int msm_startup(struct uart_port *port)
  962. {
  963. struct msm_port *msm_port = UART_TO_MSM(port);
  964. unsigned int data, rfr_level, mask;
  965. int ret;
  966. snprintf(msm_port->name, sizeof(msm_port->name),
  967. "msm_serial%d", port->line);
  968. msm_init_clock(port);
  969. if (likely(port->fifosize > 12))
  970. rfr_level = port->fifosize - 12;
  971. else
  972. rfr_level = port->fifosize;
  973. /* set automatic RFR level */
  974. data = msm_read(port, UART_MR1);
  975. if (msm_port->is_uartdm)
  976. mask = UART_DM_MR1_AUTO_RFR_LEVEL1;
  977. else
  978. mask = UART_MR1_AUTO_RFR_LEVEL1;
  979. data &= ~mask;
  980. data &= ~UART_MR1_AUTO_RFR_LEVEL0;
  981. data |= mask & (rfr_level << 2);
  982. data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
  983. msm_write(port, data, UART_MR1);
  984. if (msm_port->is_uartdm) {
  985. msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
  986. msm_request_rx_dma(msm_port, msm_port->uart.mapbase);
  987. }
  988. ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
  989. msm_port->name, port);
  990. if (unlikely(ret))
  991. goto err_irq;
  992. return 0;
  993. err_irq:
  994. if (msm_port->is_uartdm)
  995. msm_release_dma(msm_port);
  996. clk_disable_unprepare(msm_port->pclk);
  997. clk_disable_unprepare(msm_port->clk);
  998. return ret;
  999. }
  1000. static void msm_shutdown(struct uart_port *port)
  1001. {
  1002. struct msm_port *msm_port = UART_TO_MSM(port);
  1003. msm_port->imr = 0;
  1004. msm_write(port, 0, UART_IMR); /* disable interrupts */
  1005. if (msm_port->is_uartdm)
  1006. msm_release_dma(msm_port);
  1007. clk_disable_unprepare(msm_port->clk);
  1008. free_irq(port->irq, port);
  1009. }
  1010. static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
  1011. struct ktermios *old)
  1012. {
  1013. struct msm_port *msm_port = UART_TO_MSM(port);
  1014. struct msm_dma *dma = &msm_port->rx_dma;
  1015. unsigned long flags;
  1016. unsigned int baud, mr;
  1017. spin_lock_irqsave(&port->lock, flags);
  1018. if (dma->chan) /* Terminate if any */
  1019. msm_stop_dma(port, dma);
  1020. /* calculate and set baud rate */
  1021. baud = uart_get_baud_rate(port, termios, old, 300, 4000000);
  1022. baud = msm_set_baud_rate(port, baud, &flags);
  1023. if (tty_termios_baud_rate(termios))
  1024. tty_termios_encode_baud_rate(termios, baud, baud);
  1025. /* calculate parity */
  1026. mr = msm_read(port, UART_MR2);
  1027. mr &= ~UART_MR2_PARITY_MODE;
  1028. if (termios->c_cflag & PARENB) {
  1029. if (termios->c_cflag & PARODD)
  1030. mr |= UART_MR2_PARITY_MODE_ODD;
  1031. else if (termios->c_cflag & CMSPAR)
  1032. mr |= UART_MR2_PARITY_MODE_SPACE;
  1033. else
  1034. mr |= UART_MR2_PARITY_MODE_EVEN;
  1035. }
  1036. /* calculate bits per char */
  1037. mr &= ~UART_MR2_BITS_PER_CHAR;
  1038. switch (termios->c_cflag & CSIZE) {
  1039. case CS5:
  1040. mr |= UART_MR2_BITS_PER_CHAR_5;
  1041. break;
  1042. case CS6:
  1043. mr |= UART_MR2_BITS_PER_CHAR_6;
  1044. break;
  1045. case CS7:
  1046. mr |= UART_MR2_BITS_PER_CHAR_7;
  1047. break;
  1048. case CS8:
  1049. default:
  1050. mr |= UART_MR2_BITS_PER_CHAR_8;
  1051. break;
  1052. }
  1053. /* calculate stop bits */
  1054. mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
  1055. if (termios->c_cflag & CSTOPB)
  1056. mr |= UART_MR2_STOP_BIT_LEN_TWO;
  1057. else
  1058. mr |= UART_MR2_STOP_BIT_LEN_ONE;
  1059. /* set parity, bits per char, and stop bit */
  1060. msm_write(port, mr, UART_MR2);
  1061. /* calculate and set hardware flow control */
  1062. mr = msm_read(port, UART_MR1);
  1063. mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
  1064. if (termios->c_cflag & CRTSCTS) {
  1065. mr |= UART_MR1_CTS_CTL;
  1066. mr |= UART_MR1_RX_RDY_CTL;
  1067. }
  1068. msm_write(port, mr, UART_MR1);
  1069. /* Configure status bits to ignore based on termio flags. */
  1070. port->read_status_mask = 0;
  1071. if (termios->c_iflag & INPCK)
  1072. port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
  1073. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1074. port->read_status_mask |= UART_SR_RX_BREAK;
  1075. uart_update_timeout(port, termios->c_cflag, baud);
  1076. /* Try to use DMA */
  1077. msm_start_rx_dma(msm_port);
  1078. spin_unlock_irqrestore(&port->lock, flags);
  1079. }
  1080. static const char *msm_type(struct uart_port *port)
  1081. {
  1082. return "MSM";
  1083. }
  1084. static void msm_release_port(struct uart_port *port)
  1085. {
  1086. struct platform_device *pdev = to_platform_device(port->dev);
  1087. struct resource *uart_resource;
  1088. resource_size_t size;
  1089. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1090. if (unlikely(!uart_resource))
  1091. return;
  1092. size = resource_size(uart_resource);
  1093. release_mem_region(port->mapbase, size);
  1094. iounmap(port->membase);
  1095. port->membase = NULL;
  1096. }
  1097. static int msm_request_port(struct uart_port *port)
  1098. {
  1099. struct platform_device *pdev = to_platform_device(port->dev);
  1100. struct resource *uart_resource;
  1101. resource_size_t size;
  1102. int ret;
  1103. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1104. if (unlikely(!uart_resource))
  1105. return -ENXIO;
  1106. size = resource_size(uart_resource);
  1107. if (!request_mem_region(port->mapbase, size, "msm_serial"))
  1108. return -EBUSY;
  1109. port->membase = ioremap(port->mapbase, size);
  1110. if (!port->membase) {
  1111. ret = -EBUSY;
  1112. goto fail_release_port;
  1113. }
  1114. return 0;
  1115. fail_release_port:
  1116. release_mem_region(port->mapbase, size);
  1117. return ret;
  1118. }
  1119. static void msm_config_port(struct uart_port *port, int flags)
  1120. {
  1121. int ret;
  1122. if (flags & UART_CONFIG_TYPE) {
  1123. port->type = PORT_MSM;
  1124. ret = msm_request_port(port);
  1125. if (ret)
  1126. return;
  1127. }
  1128. }
  1129. static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
  1130. {
  1131. if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
  1132. return -EINVAL;
  1133. if (unlikely(port->irq != ser->irq))
  1134. return -EINVAL;
  1135. return 0;
  1136. }
  1137. static void msm_power(struct uart_port *port, unsigned int state,
  1138. unsigned int oldstate)
  1139. {
  1140. struct msm_port *msm_port = UART_TO_MSM(port);
  1141. switch (state) {
  1142. case 0:
  1143. clk_prepare_enable(msm_port->clk);
  1144. clk_prepare_enable(msm_port->pclk);
  1145. break;
  1146. case 3:
  1147. clk_disable_unprepare(msm_port->clk);
  1148. clk_disable_unprepare(msm_port->pclk);
  1149. break;
  1150. default:
  1151. pr_err("msm_serial: Unknown PM state %d\n", state);
  1152. }
  1153. }
  1154. #ifdef CONFIG_CONSOLE_POLL
  1155. static int msm_poll_get_char_single(struct uart_port *port)
  1156. {
  1157. struct msm_port *msm_port = UART_TO_MSM(port);
  1158. unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
  1159. if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
  1160. return NO_POLL_CHAR;
  1161. return msm_read(port, rf_reg) & 0xff;
  1162. }
  1163. static int msm_poll_get_char_dm(struct uart_port *port)
  1164. {
  1165. int c;
  1166. static u32 slop;
  1167. static int count;
  1168. unsigned char *sp = (unsigned char *)&slop;
  1169. /* Check if a previous read had more than one char */
  1170. if (count) {
  1171. c = sp[sizeof(slop) - count];
  1172. count--;
  1173. /* Or if FIFO is empty */
  1174. } else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
  1175. /*
  1176. * If RX packing buffer has less than a word, force stale to
  1177. * push contents into RX FIFO
  1178. */
  1179. count = msm_read(port, UARTDM_RXFS);
  1180. count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
  1181. if (count) {
  1182. msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
  1183. slop = msm_read(port, UARTDM_RF);
  1184. c = sp[0];
  1185. count--;
  1186. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  1187. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  1188. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE,
  1189. UART_CR);
  1190. } else {
  1191. c = NO_POLL_CHAR;
  1192. }
  1193. /* FIFO has a word */
  1194. } else {
  1195. slop = msm_read(port, UARTDM_RF);
  1196. c = sp[0];
  1197. count = sizeof(slop) - 1;
  1198. }
  1199. return c;
  1200. }
  1201. static int msm_poll_get_char(struct uart_port *port)
  1202. {
  1203. u32 imr;
  1204. int c;
  1205. struct msm_port *msm_port = UART_TO_MSM(port);
  1206. /* Disable all interrupts */
  1207. imr = msm_read(port, UART_IMR);
  1208. msm_write(port, 0, UART_IMR);
  1209. if (msm_port->is_uartdm)
  1210. c = msm_poll_get_char_dm(port);
  1211. else
  1212. c = msm_poll_get_char_single(port);
  1213. /* Enable interrupts */
  1214. msm_write(port, imr, UART_IMR);
  1215. return c;
  1216. }
  1217. static void msm_poll_put_char(struct uart_port *port, unsigned char c)
  1218. {
  1219. u32 imr;
  1220. struct msm_port *msm_port = UART_TO_MSM(port);
  1221. /* Disable all interrupts */
  1222. imr = msm_read(port, UART_IMR);
  1223. msm_write(port, 0, UART_IMR);
  1224. if (msm_port->is_uartdm)
  1225. msm_reset_dm_count(port, 1);
  1226. /* Wait until FIFO is empty */
  1227. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  1228. cpu_relax();
  1229. /* Write a character */
  1230. msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  1231. /* Wait until FIFO is empty */
  1232. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  1233. cpu_relax();
  1234. /* Enable interrupts */
  1235. msm_write(port, imr, UART_IMR);
  1236. }
  1237. #endif
  1238. static struct uart_ops msm_uart_pops = {
  1239. .tx_empty = msm_tx_empty,
  1240. .set_mctrl = msm_set_mctrl,
  1241. .get_mctrl = msm_get_mctrl,
  1242. .stop_tx = msm_stop_tx,
  1243. .start_tx = msm_start_tx,
  1244. .stop_rx = msm_stop_rx,
  1245. .enable_ms = msm_enable_ms,
  1246. .break_ctl = msm_break_ctl,
  1247. .startup = msm_startup,
  1248. .shutdown = msm_shutdown,
  1249. .set_termios = msm_set_termios,
  1250. .type = msm_type,
  1251. .release_port = msm_release_port,
  1252. .request_port = msm_request_port,
  1253. .config_port = msm_config_port,
  1254. .verify_port = msm_verify_port,
  1255. .pm = msm_power,
  1256. #ifdef CONFIG_CONSOLE_POLL
  1257. .poll_get_char = msm_poll_get_char,
  1258. .poll_put_char = msm_poll_put_char,
  1259. #endif
  1260. };
  1261. static struct msm_port msm_uart_ports[] = {
  1262. {
  1263. .uart = {
  1264. .iotype = UPIO_MEM,
  1265. .ops = &msm_uart_pops,
  1266. .flags = UPF_BOOT_AUTOCONF,
  1267. .fifosize = 64,
  1268. .line = 0,
  1269. },
  1270. },
  1271. {
  1272. .uart = {
  1273. .iotype = UPIO_MEM,
  1274. .ops = &msm_uart_pops,
  1275. .flags = UPF_BOOT_AUTOCONF,
  1276. .fifosize = 64,
  1277. .line = 1,
  1278. },
  1279. },
  1280. {
  1281. .uart = {
  1282. .iotype = UPIO_MEM,
  1283. .ops = &msm_uart_pops,
  1284. .flags = UPF_BOOT_AUTOCONF,
  1285. .fifosize = 64,
  1286. .line = 2,
  1287. },
  1288. },
  1289. };
  1290. #define UART_NR ARRAY_SIZE(msm_uart_ports)
  1291. static inline struct uart_port *msm_get_port_from_line(unsigned int line)
  1292. {
  1293. return &msm_uart_ports[line].uart;
  1294. }
  1295. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  1296. static void __msm_console_write(struct uart_port *port, const char *s,
  1297. unsigned int count, bool is_uartdm)
  1298. {
  1299. int i;
  1300. int num_newlines = 0;
  1301. bool replaced = false;
  1302. void __iomem *tf;
  1303. int locked = 1;
  1304. if (is_uartdm)
  1305. tf = port->membase + UARTDM_TF;
  1306. else
  1307. tf = port->membase + UART_TF;
  1308. /* Account for newlines that will get a carriage return added */
  1309. for (i = 0; i < count; i++)
  1310. if (s[i] == '\n')
  1311. num_newlines++;
  1312. count += num_newlines;
  1313. if (port->sysrq)
  1314. locked = 0;
  1315. else if (oops_in_progress)
  1316. locked = spin_trylock(&port->lock);
  1317. else
  1318. spin_lock(&port->lock);
  1319. if (is_uartdm)
  1320. msm_reset_dm_count(port, count);
  1321. i = 0;
  1322. while (i < count) {
  1323. int j;
  1324. unsigned int num_chars;
  1325. char buf[4] = { 0 };
  1326. if (is_uartdm)
  1327. num_chars = min(count - i, (unsigned int)sizeof(buf));
  1328. else
  1329. num_chars = 1;
  1330. for (j = 0; j < num_chars; j++) {
  1331. char c = *s;
  1332. if (c == '\n' && !replaced) {
  1333. buf[j] = '\r';
  1334. j++;
  1335. replaced = true;
  1336. }
  1337. if (j < num_chars) {
  1338. buf[j] = c;
  1339. s++;
  1340. replaced = false;
  1341. }
  1342. }
  1343. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  1344. cpu_relax();
  1345. iowrite32_rep(tf, buf, 1);
  1346. i += num_chars;
  1347. }
  1348. if (locked)
  1349. spin_unlock(&port->lock);
  1350. }
  1351. static void msm_console_write(struct console *co, const char *s,
  1352. unsigned int count)
  1353. {
  1354. struct uart_port *port;
  1355. struct msm_port *msm_port;
  1356. BUG_ON(co->index < 0 || co->index >= UART_NR);
  1357. port = msm_get_port_from_line(co->index);
  1358. msm_port = UART_TO_MSM(port);
  1359. __msm_console_write(port, s, count, msm_port->is_uartdm);
  1360. }
  1361. static int __init msm_console_setup(struct console *co, char *options)
  1362. {
  1363. struct uart_port *port;
  1364. int baud = 115200;
  1365. int bits = 8;
  1366. int parity = 'n';
  1367. int flow = 'n';
  1368. if (unlikely(co->index >= UART_NR || co->index < 0))
  1369. return -ENXIO;
  1370. port = msm_get_port_from_line(co->index);
  1371. if (unlikely(!port->membase))
  1372. return -ENXIO;
  1373. msm_init_clock(port);
  1374. if (options)
  1375. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1376. pr_info("msm_serial: console setup on port #%d\n", port->line);
  1377. return uart_set_options(port, co, baud, parity, bits, flow);
  1378. }
  1379. static void
  1380. msm_serial_early_write(struct console *con, const char *s, unsigned n)
  1381. {
  1382. struct earlycon_device *dev = con->data;
  1383. __msm_console_write(&dev->port, s, n, false);
  1384. }
  1385. static int __init
  1386. msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
  1387. {
  1388. if (!device->port.membase)
  1389. return -ENODEV;
  1390. device->con->write = msm_serial_early_write;
  1391. return 0;
  1392. }
  1393. OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
  1394. msm_serial_early_console_setup);
  1395. static void
  1396. msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
  1397. {
  1398. struct earlycon_device *dev = con->data;
  1399. __msm_console_write(&dev->port, s, n, true);
  1400. }
  1401. static int __init
  1402. msm_serial_early_console_setup_dm(struct earlycon_device *device,
  1403. const char *opt)
  1404. {
  1405. if (!device->port.membase)
  1406. return -ENODEV;
  1407. device->con->write = msm_serial_early_write_dm;
  1408. return 0;
  1409. }
  1410. OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
  1411. msm_serial_early_console_setup_dm);
  1412. static struct uart_driver msm_uart_driver;
  1413. static struct console msm_console = {
  1414. .name = "ttyMSM",
  1415. .write = msm_console_write,
  1416. .device = uart_console_device,
  1417. .setup = msm_console_setup,
  1418. .flags = CON_PRINTBUFFER,
  1419. .index = -1,
  1420. .data = &msm_uart_driver,
  1421. };
  1422. #define MSM_CONSOLE (&msm_console)
  1423. #else
  1424. #define MSM_CONSOLE NULL
  1425. #endif
  1426. static struct uart_driver msm_uart_driver = {
  1427. .owner = THIS_MODULE,
  1428. .driver_name = "msm_serial",
  1429. .dev_name = "ttyMSM",
  1430. .nr = UART_NR,
  1431. .cons = MSM_CONSOLE,
  1432. };
  1433. static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
  1434. static const struct of_device_id msm_uartdm_table[] = {
  1435. { .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
  1436. { .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
  1437. { .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
  1438. { .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
  1439. { }
  1440. };
  1441. static int msm_serial_probe(struct platform_device *pdev)
  1442. {
  1443. struct msm_port *msm_port;
  1444. struct resource *resource;
  1445. struct uart_port *port;
  1446. const struct of_device_id *id;
  1447. int irq, line;
  1448. if (pdev->dev.of_node)
  1449. line = of_alias_get_id(pdev->dev.of_node, "serial");
  1450. else
  1451. line = pdev->id;
  1452. if (line < 0)
  1453. line = atomic_inc_return(&msm_uart_next_id) - 1;
  1454. if (unlikely(line < 0 || line >= UART_NR))
  1455. return -ENXIO;
  1456. dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
  1457. port = msm_get_port_from_line(line);
  1458. port->dev = &pdev->dev;
  1459. msm_port = UART_TO_MSM(port);
  1460. id = of_match_device(msm_uartdm_table, &pdev->dev);
  1461. if (id)
  1462. msm_port->is_uartdm = (unsigned long)id->data;
  1463. else
  1464. msm_port->is_uartdm = 0;
  1465. msm_port->clk = devm_clk_get(&pdev->dev, "core");
  1466. if (IS_ERR(msm_port->clk))
  1467. return PTR_ERR(msm_port->clk);
  1468. if (msm_port->is_uartdm) {
  1469. msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
  1470. if (IS_ERR(msm_port->pclk))
  1471. return PTR_ERR(msm_port->pclk);
  1472. }
  1473. port->uartclk = clk_get_rate(msm_port->clk);
  1474. dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
  1475. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1476. if (unlikely(!resource))
  1477. return -ENXIO;
  1478. port->mapbase = resource->start;
  1479. irq = platform_get_irq(pdev, 0);
  1480. if (unlikely(irq < 0))
  1481. return -ENXIO;
  1482. port->irq = irq;
  1483. platform_set_drvdata(pdev, port);
  1484. return uart_add_one_port(&msm_uart_driver, port);
  1485. }
  1486. static int msm_serial_remove(struct platform_device *pdev)
  1487. {
  1488. struct uart_port *port = platform_get_drvdata(pdev);
  1489. uart_remove_one_port(&msm_uart_driver, port);
  1490. return 0;
  1491. }
  1492. static const struct of_device_id msm_match_table[] = {
  1493. { .compatible = "qcom,msm-uart" },
  1494. { .compatible = "qcom,msm-uartdm" },
  1495. {}
  1496. };
  1497. MODULE_DEVICE_TABLE(of, msm_match_table);
  1498. static struct platform_driver msm_platform_driver = {
  1499. .remove = msm_serial_remove,
  1500. .probe = msm_serial_probe,
  1501. .driver = {
  1502. .name = "msm_serial",
  1503. .of_match_table = msm_match_table,
  1504. },
  1505. };
  1506. static int __init msm_serial_init(void)
  1507. {
  1508. int ret;
  1509. ret = uart_register_driver(&msm_uart_driver);
  1510. if (unlikely(ret))
  1511. return ret;
  1512. ret = platform_driver_register(&msm_platform_driver);
  1513. if (unlikely(ret))
  1514. uart_unregister_driver(&msm_uart_driver);
  1515. pr_info("msm_serial: driver initialized\n");
  1516. return ret;
  1517. }
  1518. static void __exit msm_serial_exit(void)
  1519. {
  1520. platform_driver_unregister(&msm_platform_driver);
  1521. uart_unregister_driver(&msm_uart_driver);
  1522. }
  1523. module_init(msm_serial_init);
  1524. module_exit(msm_serial_exit);
  1525. MODULE_AUTHOR("Robert Love <rlove@google.com>");
  1526. MODULE_DESCRIPTION("Driver for msm7x serial device");
  1527. MODULE_LICENSE("GPL");