spi-s3c64xx.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442
  1. /*
  2. * Copyright (C) 2009 Samsung Electronics Ltd.
  3. * Jaswinder Singh <jassi.brar@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/delay.h>
  19. #include <linux/clk.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/dmaengine.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/spi/spi.h>
  25. #include <linux/gpio.h>
  26. #include <linux/of.h>
  27. #include <linux/of_gpio.h>
  28. #include <linux/platform_data/spi-s3c64xx.h>
  29. #define MAX_SPI_PORTS 6
  30. #define S3C64XX_SPI_QUIRK_POLL (1 << 0)
  31. #define S3C64XX_SPI_QUIRK_CS_AUTO (1 << 1)
  32. #define AUTOSUSPEND_TIMEOUT 2000
  33. /* Registers and bit-fields */
  34. #define S3C64XX_SPI_CH_CFG 0x00
  35. #define S3C64XX_SPI_CLK_CFG 0x04
  36. #define S3C64XX_SPI_MODE_CFG 0x08
  37. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  38. #define S3C64XX_SPI_INT_EN 0x10
  39. #define S3C64XX_SPI_STATUS 0x14
  40. #define S3C64XX_SPI_TX_DATA 0x18
  41. #define S3C64XX_SPI_RX_DATA 0x1C
  42. #define S3C64XX_SPI_PACKET_CNT 0x20
  43. #define S3C64XX_SPI_PENDING_CLR 0x24
  44. #define S3C64XX_SPI_SWAP_CFG 0x28
  45. #define S3C64XX_SPI_FB_CLK 0x2C
  46. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  47. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  48. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  49. #define S3C64XX_SPI_CPOL_L (1<<3)
  50. #define S3C64XX_SPI_CPHA_B (1<<2)
  51. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  52. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  53. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  54. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  55. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  56. #define S3C64XX_SPI_PSR_MASK 0xff
  57. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  58. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  59. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  60. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  61. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  62. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  63. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  64. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  65. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  66. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  67. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  68. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  69. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  70. #define S3C64XX_SPI_SLAVE_NSC_CNT_2 (2<<4)
  71. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  72. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  73. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  74. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  75. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  76. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  77. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  78. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  79. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  80. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  81. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  82. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  83. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  84. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  85. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  86. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  87. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  88. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  89. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  90. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  91. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  92. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  93. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  94. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  95. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  96. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  97. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  98. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  99. #define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
  100. #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
  101. (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
  102. #define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
  103. #define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
  104. FIFO_LVL_MASK(i))
  105. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  106. #define S3C64XX_SPI_TRAILCNT_OFF 19
  107. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  108. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  109. #define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
  110. #define RXBUSY (1<<2)
  111. #define TXBUSY (1<<3)
  112. struct s3c64xx_spi_dma_data {
  113. struct dma_chan *ch;
  114. enum dma_transfer_direction direction;
  115. };
  116. /**
  117. * struct s3c64xx_spi_info - SPI Controller hardware info
  118. * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
  119. * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
  120. * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
  121. * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
  122. * @clk_from_cmu: True, if the controller does not include a clock mux and
  123. * prescaler unit.
  124. *
  125. * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
  126. * differ in some aspects such as the size of the fifo and spi bus clock
  127. * setup. Such differences are specified to the driver using this structure
  128. * which is provided as driver data to the driver.
  129. */
  130. struct s3c64xx_spi_port_config {
  131. int fifo_lvl_mask[MAX_SPI_PORTS];
  132. int rx_lvl_offset;
  133. int tx_st_done;
  134. int quirks;
  135. bool high_speed;
  136. bool clk_from_cmu;
  137. bool clk_ioclk;
  138. };
  139. /**
  140. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  141. * @clk: Pointer to the spi clock.
  142. * @src_clk: Pointer to the clock used to generate SPI signals.
  143. * @ioclk: Pointer to the i/o clock between master and slave
  144. * @master: Pointer to the SPI Protocol master.
  145. * @cntrlr_info: Platform specific data for the controller this driver manages.
  146. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  147. * @lock: Controller specific lock.
  148. * @state: Set of FLAGS to indicate status.
  149. * @rx_dmach: Controller's DMA channel for Rx.
  150. * @tx_dmach: Controller's DMA channel for Tx.
  151. * @sfr_start: BUS address of SPI controller regs.
  152. * @regs: Pointer to ioremap'ed controller registers.
  153. * @irq: interrupt
  154. * @xfer_completion: To indicate completion of xfer task.
  155. * @cur_mode: Stores the active configuration of the controller.
  156. * @cur_bpw: Stores the active bits per word settings.
  157. * @cur_speed: Stores the active xfer clock speed.
  158. */
  159. struct s3c64xx_spi_driver_data {
  160. void __iomem *regs;
  161. struct clk *clk;
  162. struct clk *src_clk;
  163. struct clk *ioclk;
  164. struct platform_device *pdev;
  165. struct spi_master *master;
  166. struct s3c64xx_spi_info *cntrlr_info;
  167. struct spi_device *tgl_spi;
  168. spinlock_t lock;
  169. unsigned long sfr_start;
  170. struct completion xfer_completion;
  171. unsigned state;
  172. unsigned cur_mode, cur_bpw;
  173. unsigned cur_speed;
  174. struct s3c64xx_spi_dma_data rx_dma;
  175. struct s3c64xx_spi_dma_data tx_dma;
  176. struct s3c64xx_spi_port_config *port_conf;
  177. unsigned int port_id;
  178. };
  179. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  180. {
  181. void __iomem *regs = sdd->regs;
  182. unsigned long loops;
  183. u32 val;
  184. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  185. val = readl(regs + S3C64XX_SPI_CH_CFG);
  186. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  187. writel(val, regs + S3C64XX_SPI_CH_CFG);
  188. val = readl(regs + S3C64XX_SPI_CH_CFG);
  189. val |= S3C64XX_SPI_CH_SW_RST;
  190. val &= ~S3C64XX_SPI_CH_HS_EN;
  191. writel(val, regs + S3C64XX_SPI_CH_CFG);
  192. /* Flush TxFIFO*/
  193. loops = msecs_to_loops(1);
  194. do {
  195. val = readl(regs + S3C64XX_SPI_STATUS);
  196. } while (TX_FIFO_LVL(val, sdd) && loops--);
  197. if (loops == 0)
  198. dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
  199. /* Flush RxFIFO*/
  200. loops = msecs_to_loops(1);
  201. do {
  202. val = readl(regs + S3C64XX_SPI_STATUS);
  203. if (RX_FIFO_LVL(val, sdd))
  204. readl(regs + S3C64XX_SPI_RX_DATA);
  205. else
  206. break;
  207. } while (loops--);
  208. if (loops == 0)
  209. dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
  210. val = readl(regs + S3C64XX_SPI_CH_CFG);
  211. val &= ~S3C64XX_SPI_CH_SW_RST;
  212. writel(val, regs + S3C64XX_SPI_CH_CFG);
  213. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  214. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  215. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  216. }
  217. static void s3c64xx_spi_dmacb(void *data)
  218. {
  219. struct s3c64xx_spi_driver_data *sdd;
  220. struct s3c64xx_spi_dma_data *dma = data;
  221. unsigned long flags;
  222. if (dma->direction == DMA_DEV_TO_MEM)
  223. sdd = container_of(data,
  224. struct s3c64xx_spi_driver_data, rx_dma);
  225. else
  226. sdd = container_of(data,
  227. struct s3c64xx_spi_driver_data, tx_dma);
  228. spin_lock_irqsave(&sdd->lock, flags);
  229. if (dma->direction == DMA_DEV_TO_MEM) {
  230. sdd->state &= ~RXBUSY;
  231. if (!(sdd->state & TXBUSY))
  232. complete(&sdd->xfer_completion);
  233. } else {
  234. sdd->state &= ~TXBUSY;
  235. if (!(sdd->state & RXBUSY))
  236. complete(&sdd->xfer_completion);
  237. }
  238. spin_unlock_irqrestore(&sdd->lock, flags);
  239. }
  240. static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
  241. struct sg_table *sgt)
  242. {
  243. struct s3c64xx_spi_driver_data *sdd;
  244. struct dma_slave_config config;
  245. struct dma_async_tx_descriptor *desc;
  246. memset(&config, 0, sizeof(config));
  247. if (dma->direction == DMA_DEV_TO_MEM) {
  248. sdd = container_of((void *)dma,
  249. struct s3c64xx_spi_driver_data, rx_dma);
  250. config.direction = dma->direction;
  251. config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
  252. config.src_addr_width = sdd->cur_bpw / 8;
  253. config.src_maxburst = 1;
  254. dmaengine_slave_config(dma->ch, &config);
  255. } else {
  256. sdd = container_of((void *)dma,
  257. struct s3c64xx_spi_driver_data, tx_dma);
  258. config.direction = dma->direction;
  259. config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
  260. config.dst_addr_width = sdd->cur_bpw / 8;
  261. config.dst_maxburst = 1;
  262. dmaengine_slave_config(dma->ch, &config);
  263. }
  264. desc = dmaengine_prep_slave_sg(dma->ch, sgt->sgl, sgt->nents,
  265. dma->direction, DMA_PREP_INTERRUPT);
  266. desc->callback = s3c64xx_spi_dmacb;
  267. desc->callback_param = dma;
  268. dmaengine_submit(desc);
  269. dma_async_issue_pending(dma->ch);
  270. }
  271. static void s3c64xx_spi_set_cs(struct spi_device *spi, bool enable)
  272. {
  273. struct s3c64xx_spi_driver_data *sdd =
  274. spi_master_get_devdata(spi->master);
  275. if (sdd->cntrlr_info->no_cs)
  276. return;
  277. if (enable) {
  278. if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) {
  279. writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  280. } else {
  281. u32 ssel = readl(sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  282. ssel |= (S3C64XX_SPI_SLAVE_AUTO |
  283. S3C64XX_SPI_SLAVE_NSC_CNT_2);
  284. writel(ssel, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  285. }
  286. } else {
  287. if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
  288. writel(S3C64XX_SPI_SLAVE_SIG_INACT,
  289. sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  290. }
  291. }
  292. static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
  293. {
  294. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  295. if (is_polling(sdd))
  296. return 0;
  297. spi->dma_rx = sdd->rx_dma.ch;
  298. spi->dma_tx = sdd->tx_dma.ch;
  299. return 0;
  300. }
  301. static bool s3c64xx_spi_can_dma(struct spi_master *master,
  302. struct spi_device *spi,
  303. struct spi_transfer *xfer)
  304. {
  305. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  306. return xfer->len > (FIFO_LVL_MASK(sdd) >> 1) + 1;
  307. }
  308. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  309. struct spi_device *spi,
  310. struct spi_transfer *xfer, int dma_mode)
  311. {
  312. void __iomem *regs = sdd->regs;
  313. u32 modecfg, chcfg;
  314. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  315. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  316. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  317. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  318. if (dma_mode) {
  319. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  320. } else {
  321. /* Always shift in data in FIFO, even if xfer is Tx only,
  322. * this helps setting PCKT_CNT value for generating clocks
  323. * as exactly needed.
  324. */
  325. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  326. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  327. | S3C64XX_SPI_PACKET_CNT_EN,
  328. regs + S3C64XX_SPI_PACKET_CNT);
  329. }
  330. if (xfer->tx_buf != NULL) {
  331. sdd->state |= TXBUSY;
  332. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  333. if (dma_mode) {
  334. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  335. prepare_dma(&sdd->tx_dma, &xfer->tx_sg);
  336. } else {
  337. switch (sdd->cur_bpw) {
  338. case 32:
  339. iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
  340. xfer->tx_buf, xfer->len / 4);
  341. break;
  342. case 16:
  343. iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
  344. xfer->tx_buf, xfer->len / 2);
  345. break;
  346. default:
  347. iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
  348. xfer->tx_buf, xfer->len);
  349. break;
  350. }
  351. }
  352. }
  353. if (xfer->rx_buf != NULL) {
  354. sdd->state |= RXBUSY;
  355. if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
  356. && !(sdd->cur_mode & SPI_CPHA))
  357. chcfg |= S3C64XX_SPI_CH_HS_EN;
  358. if (dma_mode) {
  359. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  360. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  361. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  362. | S3C64XX_SPI_PACKET_CNT_EN,
  363. regs + S3C64XX_SPI_PACKET_CNT);
  364. prepare_dma(&sdd->rx_dma, &xfer->rx_sg);
  365. }
  366. }
  367. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  368. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  369. }
  370. static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
  371. int timeout_ms)
  372. {
  373. void __iomem *regs = sdd->regs;
  374. unsigned long val = 1;
  375. u32 status;
  376. /* max fifo depth available */
  377. u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
  378. if (timeout_ms)
  379. val = msecs_to_loops(timeout_ms);
  380. do {
  381. status = readl(regs + S3C64XX_SPI_STATUS);
  382. } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
  383. /* return the actual received data length */
  384. return RX_FIFO_LVL(status, sdd);
  385. }
  386. static int wait_for_dma(struct s3c64xx_spi_driver_data *sdd,
  387. struct spi_transfer *xfer)
  388. {
  389. void __iomem *regs = sdd->regs;
  390. unsigned long val;
  391. u32 status;
  392. int ms;
  393. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  394. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  395. ms += 10; /* some tolerance */
  396. val = msecs_to_jiffies(ms) + 10;
  397. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  398. /*
  399. * If the previous xfer was completed within timeout, then
  400. * proceed further else return -EIO.
  401. * DmaTx returns after simply writing data in the FIFO,
  402. * w/o waiting for real transmission on the bus to finish.
  403. * DmaRx returns only after Dma read data from FIFO which
  404. * needs bus transmission to finish, so we don't worry if
  405. * Xfer involved Rx(with or without Tx).
  406. */
  407. if (val && !xfer->rx_buf) {
  408. val = msecs_to_loops(10);
  409. status = readl(regs + S3C64XX_SPI_STATUS);
  410. while ((TX_FIFO_LVL(status, sdd)
  411. || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
  412. && --val) {
  413. cpu_relax();
  414. status = readl(regs + S3C64XX_SPI_STATUS);
  415. }
  416. }
  417. /* If timed out while checking rx/tx status return error */
  418. if (!val)
  419. return -EIO;
  420. return 0;
  421. }
  422. static int wait_for_pio(struct s3c64xx_spi_driver_data *sdd,
  423. struct spi_transfer *xfer)
  424. {
  425. void __iomem *regs = sdd->regs;
  426. unsigned long val;
  427. u32 status;
  428. int loops;
  429. u32 cpy_len;
  430. u8 *buf;
  431. int ms;
  432. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  433. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  434. ms += 10; /* some tolerance */
  435. val = msecs_to_loops(ms);
  436. do {
  437. status = readl(regs + S3C64XX_SPI_STATUS);
  438. } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
  439. /* If it was only Tx */
  440. if (!xfer->rx_buf) {
  441. sdd->state &= ~TXBUSY;
  442. return 0;
  443. }
  444. /*
  445. * If the receive length is bigger than the controller fifo
  446. * size, calculate the loops and read the fifo as many times.
  447. * loops = length / max fifo size (calculated by using the
  448. * fifo mask).
  449. * For any size less than the fifo size the below code is
  450. * executed atleast once.
  451. */
  452. loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
  453. buf = xfer->rx_buf;
  454. do {
  455. /* wait for data to be received in the fifo */
  456. cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
  457. (loops ? ms : 0));
  458. switch (sdd->cur_bpw) {
  459. case 32:
  460. ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
  461. buf, cpy_len / 4);
  462. break;
  463. case 16:
  464. ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
  465. buf, cpy_len / 2);
  466. break;
  467. default:
  468. ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
  469. buf, cpy_len);
  470. break;
  471. }
  472. buf = buf + cpy_len;
  473. } while (loops--);
  474. sdd->state &= ~RXBUSY;
  475. return 0;
  476. }
  477. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  478. {
  479. void __iomem *regs = sdd->regs;
  480. u32 val;
  481. /* Disable Clock */
  482. if (!sdd->port_conf->clk_from_cmu) {
  483. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  484. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  485. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  486. }
  487. /* Set Polarity and Phase */
  488. val = readl(regs + S3C64XX_SPI_CH_CFG);
  489. val &= ~(S3C64XX_SPI_CH_SLAVE |
  490. S3C64XX_SPI_CPOL_L |
  491. S3C64XX_SPI_CPHA_B);
  492. if (sdd->cur_mode & SPI_CPOL)
  493. val |= S3C64XX_SPI_CPOL_L;
  494. if (sdd->cur_mode & SPI_CPHA)
  495. val |= S3C64XX_SPI_CPHA_B;
  496. writel(val, regs + S3C64XX_SPI_CH_CFG);
  497. /* Set Channel & DMA Mode */
  498. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  499. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  500. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  501. switch (sdd->cur_bpw) {
  502. case 32:
  503. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  504. val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
  505. break;
  506. case 16:
  507. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  508. val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
  509. break;
  510. default:
  511. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  512. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
  513. break;
  514. }
  515. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  516. if (sdd->port_conf->clk_from_cmu) {
  517. /* The src_clk clock is divided internally by 2 */
  518. clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
  519. } else {
  520. /* Configure Clock */
  521. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  522. val &= ~S3C64XX_SPI_PSR_MASK;
  523. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  524. & S3C64XX_SPI_PSR_MASK);
  525. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  526. /* Enable Clock */
  527. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  528. val |= S3C64XX_SPI_ENCLK_ENABLE;
  529. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  530. }
  531. }
  532. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  533. static int s3c64xx_spi_prepare_message(struct spi_master *master,
  534. struct spi_message *msg)
  535. {
  536. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  537. struct spi_device *spi = msg->spi;
  538. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  539. /* Configure feedback delay */
  540. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  541. return 0;
  542. }
  543. static int s3c64xx_spi_transfer_one(struct spi_master *master,
  544. struct spi_device *spi,
  545. struct spi_transfer *xfer)
  546. {
  547. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  548. int status;
  549. u32 speed;
  550. u8 bpw;
  551. unsigned long flags;
  552. int use_dma;
  553. reinit_completion(&sdd->xfer_completion);
  554. /* Only BPW and Speed may change across transfers */
  555. bpw = xfer->bits_per_word;
  556. speed = xfer->speed_hz;
  557. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  558. sdd->cur_bpw = bpw;
  559. sdd->cur_speed = speed;
  560. sdd->cur_mode = spi->mode;
  561. s3c64xx_spi_config(sdd);
  562. }
  563. /* Polling method for xfers not bigger than FIFO capacity */
  564. use_dma = 0;
  565. if (!is_polling(sdd) &&
  566. (sdd->rx_dma.ch && sdd->tx_dma.ch &&
  567. (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
  568. use_dma = 1;
  569. spin_lock_irqsave(&sdd->lock, flags);
  570. /* Pending only which is to be done */
  571. sdd->state &= ~RXBUSY;
  572. sdd->state &= ~TXBUSY;
  573. enable_datapath(sdd, spi, xfer, use_dma);
  574. /* Start the signals */
  575. s3c64xx_spi_set_cs(spi, true);
  576. spin_unlock_irqrestore(&sdd->lock, flags);
  577. if (use_dma)
  578. status = wait_for_dma(sdd, xfer);
  579. else
  580. status = wait_for_pio(sdd, xfer);
  581. if (status) {
  582. dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  583. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  584. (sdd->state & RXBUSY) ? 'f' : 'p',
  585. (sdd->state & TXBUSY) ? 'f' : 'p',
  586. xfer->len);
  587. if (use_dma) {
  588. if (xfer->tx_buf != NULL
  589. && (sdd->state & TXBUSY))
  590. dmaengine_terminate_all(sdd->tx_dma.ch);
  591. if (xfer->rx_buf != NULL
  592. && (sdd->state & RXBUSY))
  593. dmaengine_terminate_all(sdd->rx_dma.ch);
  594. }
  595. } else {
  596. flush_fifo(sdd);
  597. }
  598. return status;
  599. }
  600. static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
  601. struct spi_device *spi)
  602. {
  603. struct s3c64xx_spi_csinfo *cs;
  604. struct device_node *slave_np, *data_np = NULL;
  605. u32 fb_delay = 0;
  606. slave_np = spi->dev.of_node;
  607. if (!slave_np) {
  608. dev_err(&spi->dev, "device node not found\n");
  609. return ERR_PTR(-EINVAL);
  610. }
  611. data_np = of_get_child_by_name(slave_np, "controller-data");
  612. if (!data_np) {
  613. dev_err(&spi->dev, "child node 'controller-data' not found\n");
  614. return ERR_PTR(-EINVAL);
  615. }
  616. cs = kzalloc(sizeof(*cs), GFP_KERNEL);
  617. if (!cs) {
  618. of_node_put(data_np);
  619. return ERR_PTR(-ENOMEM);
  620. }
  621. of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
  622. cs->fb_delay = fb_delay;
  623. of_node_put(data_np);
  624. return cs;
  625. }
  626. /*
  627. * Here we only check the validity of requested configuration
  628. * and save the configuration in a local data-structure.
  629. * The controller is actually configured only just before we
  630. * get a message to transfer.
  631. */
  632. static int s3c64xx_spi_setup(struct spi_device *spi)
  633. {
  634. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  635. struct s3c64xx_spi_driver_data *sdd;
  636. struct s3c64xx_spi_info *sci;
  637. int err;
  638. sdd = spi_master_get_devdata(spi->master);
  639. if (spi->dev.of_node) {
  640. cs = s3c64xx_get_slave_ctrldata(spi);
  641. spi->controller_data = cs;
  642. } else if (cs) {
  643. /* On non-DT platforms the SPI core will set spi->cs_gpio
  644. * to -ENOENT. The GPIO pin used to drive the chip select
  645. * is defined by using platform data so spi->cs_gpio value
  646. * has to be override to have the proper GPIO pin number.
  647. */
  648. spi->cs_gpio = cs->line;
  649. }
  650. if (IS_ERR_OR_NULL(cs)) {
  651. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  652. return -ENODEV;
  653. }
  654. if (!spi_get_ctldata(spi)) {
  655. if (gpio_is_valid(spi->cs_gpio)) {
  656. err = gpio_request_one(spi->cs_gpio, GPIOF_OUT_INIT_HIGH,
  657. dev_name(&spi->dev));
  658. if (err) {
  659. dev_err(&spi->dev,
  660. "Failed to get /CS gpio [%d]: %d\n",
  661. spi->cs_gpio, err);
  662. goto err_gpio_req;
  663. }
  664. }
  665. spi_set_ctldata(spi, cs);
  666. }
  667. sci = sdd->cntrlr_info;
  668. pm_runtime_get_sync(&sdd->pdev->dev);
  669. /* Check if we can provide the requested rate */
  670. if (!sdd->port_conf->clk_from_cmu) {
  671. u32 psr, speed;
  672. /* Max possible */
  673. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
  674. if (spi->max_speed_hz > speed)
  675. spi->max_speed_hz = speed;
  676. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  677. psr &= S3C64XX_SPI_PSR_MASK;
  678. if (psr == S3C64XX_SPI_PSR_MASK)
  679. psr--;
  680. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  681. if (spi->max_speed_hz < speed) {
  682. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  683. psr++;
  684. } else {
  685. err = -EINVAL;
  686. goto setup_exit;
  687. }
  688. }
  689. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  690. if (spi->max_speed_hz >= speed) {
  691. spi->max_speed_hz = speed;
  692. } else {
  693. dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
  694. spi->max_speed_hz);
  695. err = -EINVAL;
  696. goto setup_exit;
  697. }
  698. }
  699. pm_runtime_mark_last_busy(&sdd->pdev->dev);
  700. pm_runtime_put_autosuspend(&sdd->pdev->dev);
  701. s3c64xx_spi_set_cs(spi, false);
  702. return 0;
  703. setup_exit:
  704. pm_runtime_mark_last_busy(&sdd->pdev->dev);
  705. pm_runtime_put_autosuspend(&sdd->pdev->dev);
  706. /* setup() returns with device de-selected */
  707. s3c64xx_spi_set_cs(spi, false);
  708. if (gpio_is_valid(spi->cs_gpio))
  709. gpio_free(spi->cs_gpio);
  710. spi_set_ctldata(spi, NULL);
  711. err_gpio_req:
  712. if (spi->dev.of_node)
  713. kfree(cs);
  714. return err;
  715. }
  716. static void s3c64xx_spi_cleanup(struct spi_device *spi)
  717. {
  718. struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
  719. if (gpio_is_valid(spi->cs_gpio)) {
  720. gpio_free(spi->cs_gpio);
  721. if (spi->dev.of_node)
  722. kfree(cs);
  723. else {
  724. /* On non-DT platforms, the SPI core sets
  725. * spi->cs_gpio to -ENOENT and .setup()
  726. * overrides it with the GPIO pin value
  727. * passed using platform data.
  728. */
  729. spi->cs_gpio = -ENOENT;
  730. }
  731. }
  732. spi_set_ctldata(spi, NULL);
  733. }
  734. static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
  735. {
  736. struct s3c64xx_spi_driver_data *sdd = data;
  737. struct spi_master *spi = sdd->master;
  738. unsigned int val, clr = 0;
  739. val = readl(sdd->regs + S3C64XX_SPI_STATUS);
  740. if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
  741. clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
  742. dev_err(&spi->dev, "RX overrun\n");
  743. }
  744. if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
  745. clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
  746. dev_err(&spi->dev, "RX underrun\n");
  747. }
  748. if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
  749. clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
  750. dev_err(&spi->dev, "TX overrun\n");
  751. }
  752. if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
  753. clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
  754. dev_err(&spi->dev, "TX underrun\n");
  755. }
  756. /* Clear the pending irq by setting and then clearing it */
  757. writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
  758. writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
  759. return IRQ_HANDLED;
  760. }
  761. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  762. {
  763. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  764. void __iomem *regs = sdd->regs;
  765. unsigned int val;
  766. sdd->cur_speed = 0;
  767. if (sci->no_cs)
  768. writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  769. else if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
  770. writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  771. /* Disable Interrupts - we use Polling if not DMA mode */
  772. writel(0, regs + S3C64XX_SPI_INT_EN);
  773. if (!sdd->port_conf->clk_from_cmu)
  774. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  775. regs + S3C64XX_SPI_CLK_CFG);
  776. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  777. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  778. /* Clear any irq pending bits, should set and clear the bits */
  779. val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
  780. S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
  781. S3C64XX_SPI_PND_TX_OVERRUN_CLR |
  782. S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
  783. writel(val, regs + S3C64XX_SPI_PENDING_CLR);
  784. writel(0, regs + S3C64XX_SPI_PENDING_CLR);
  785. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  786. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  787. val &= ~S3C64XX_SPI_MODE_4BURST;
  788. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  789. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  790. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  791. flush_fifo(sdd);
  792. }
  793. #ifdef CONFIG_OF
  794. static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
  795. {
  796. struct s3c64xx_spi_info *sci;
  797. u32 temp;
  798. sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
  799. if (!sci)
  800. return ERR_PTR(-ENOMEM);
  801. if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
  802. dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
  803. sci->src_clk_nr = 0;
  804. } else {
  805. sci->src_clk_nr = temp;
  806. }
  807. if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
  808. dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
  809. sci->num_cs = 1;
  810. } else {
  811. sci->num_cs = temp;
  812. }
  813. sci->no_cs = of_property_read_bool(dev->of_node, "no-cs-readback");
  814. return sci;
  815. }
  816. #else
  817. static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
  818. {
  819. return dev_get_platdata(dev);
  820. }
  821. #endif
  822. static const struct of_device_id s3c64xx_spi_dt_match[];
  823. static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
  824. struct platform_device *pdev)
  825. {
  826. #ifdef CONFIG_OF
  827. if (pdev->dev.of_node) {
  828. const struct of_device_id *match;
  829. match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
  830. return (struct s3c64xx_spi_port_config *)match->data;
  831. }
  832. #endif
  833. return (struct s3c64xx_spi_port_config *)
  834. platform_get_device_id(pdev)->driver_data;
  835. }
  836. static int s3c64xx_spi_probe(struct platform_device *pdev)
  837. {
  838. struct resource *mem_res;
  839. struct s3c64xx_spi_driver_data *sdd;
  840. struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
  841. struct spi_master *master;
  842. int ret, irq;
  843. char clk_name[16];
  844. if (!sci && pdev->dev.of_node) {
  845. sci = s3c64xx_spi_parse_dt(&pdev->dev);
  846. if (IS_ERR(sci))
  847. return PTR_ERR(sci);
  848. }
  849. if (!sci) {
  850. dev_err(&pdev->dev, "platform_data missing!\n");
  851. return -ENODEV;
  852. }
  853. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  854. if (mem_res == NULL) {
  855. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  856. return -ENXIO;
  857. }
  858. irq = platform_get_irq(pdev, 0);
  859. if (irq < 0) {
  860. dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
  861. return irq;
  862. }
  863. master = spi_alloc_master(&pdev->dev,
  864. sizeof(struct s3c64xx_spi_driver_data));
  865. if (master == NULL) {
  866. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  867. return -ENOMEM;
  868. }
  869. platform_set_drvdata(pdev, master);
  870. sdd = spi_master_get_devdata(master);
  871. sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
  872. sdd->master = master;
  873. sdd->cntrlr_info = sci;
  874. sdd->pdev = pdev;
  875. sdd->sfr_start = mem_res->start;
  876. if (pdev->dev.of_node) {
  877. ret = of_alias_get_id(pdev->dev.of_node, "spi");
  878. if (ret < 0) {
  879. dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
  880. ret);
  881. goto err_deref_master;
  882. }
  883. sdd->port_id = ret;
  884. } else {
  885. sdd->port_id = pdev->id;
  886. }
  887. sdd->cur_bpw = 8;
  888. sdd->tx_dma.direction = DMA_MEM_TO_DEV;
  889. sdd->rx_dma.direction = DMA_DEV_TO_MEM;
  890. master->dev.of_node = pdev->dev.of_node;
  891. master->bus_num = sdd->port_id;
  892. master->setup = s3c64xx_spi_setup;
  893. master->cleanup = s3c64xx_spi_cleanup;
  894. master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
  895. master->prepare_message = s3c64xx_spi_prepare_message;
  896. master->transfer_one = s3c64xx_spi_transfer_one;
  897. master->num_chipselect = sci->num_cs;
  898. master->dma_alignment = 8;
  899. master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
  900. SPI_BPW_MASK(8);
  901. /* the spi->mode bits understood by this driver: */
  902. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  903. master->auto_runtime_pm = true;
  904. if (!is_polling(sdd))
  905. master->can_dma = s3c64xx_spi_can_dma;
  906. sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
  907. if (IS_ERR(sdd->regs)) {
  908. ret = PTR_ERR(sdd->regs);
  909. goto err_deref_master;
  910. }
  911. if (sci->cfg_gpio && sci->cfg_gpio()) {
  912. dev_err(&pdev->dev, "Unable to config gpio\n");
  913. ret = -EBUSY;
  914. goto err_deref_master;
  915. }
  916. /* Setup clocks */
  917. sdd->clk = devm_clk_get(&pdev->dev, "spi");
  918. if (IS_ERR(sdd->clk)) {
  919. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  920. ret = PTR_ERR(sdd->clk);
  921. goto err_deref_master;
  922. }
  923. ret = clk_prepare_enable(sdd->clk);
  924. if (ret) {
  925. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  926. goto err_deref_master;
  927. }
  928. sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
  929. sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
  930. if (IS_ERR(sdd->src_clk)) {
  931. dev_err(&pdev->dev,
  932. "Unable to acquire clock '%s'\n", clk_name);
  933. ret = PTR_ERR(sdd->src_clk);
  934. goto err_disable_clk;
  935. }
  936. ret = clk_prepare_enable(sdd->src_clk);
  937. if (ret) {
  938. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
  939. goto err_disable_clk;
  940. }
  941. if (sdd->port_conf->clk_ioclk) {
  942. sdd->ioclk = devm_clk_get(&pdev->dev, "spi_ioclk");
  943. if (IS_ERR(sdd->ioclk)) {
  944. dev_err(&pdev->dev, "Unable to acquire 'ioclk'\n");
  945. ret = PTR_ERR(sdd->ioclk);
  946. goto err_disable_src_clk;
  947. }
  948. ret = clk_prepare_enable(sdd->ioclk);
  949. if (ret) {
  950. dev_err(&pdev->dev, "Couldn't enable clock 'ioclk'\n");
  951. goto err_disable_src_clk;
  952. }
  953. }
  954. if (!is_polling(sdd)) {
  955. /* Acquire DMA channels */
  956. sdd->rx_dma.ch = dma_request_slave_channel_reason(&pdev->dev,
  957. "rx");
  958. if (IS_ERR(sdd->rx_dma.ch)) {
  959. dev_err(&pdev->dev, "Failed to get RX DMA channel\n");
  960. ret = PTR_ERR(sdd->rx_dma.ch);
  961. goto err_disable_io_clk;
  962. }
  963. sdd->tx_dma.ch = dma_request_slave_channel_reason(&pdev->dev,
  964. "tx");
  965. if (IS_ERR(sdd->tx_dma.ch)) {
  966. dev_err(&pdev->dev, "Failed to get TX DMA channel\n");
  967. ret = PTR_ERR(sdd->tx_dma.ch);
  968. goto err_release_rx_dma;
  969. }
  970. }
  971. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
  972. pm_runtime_use_autosuspend(&pdev->dev);
  973. pm_runtime_set_active(&pdev->dev);
  974. pm_runtime_enable(&pdev->dev);
  975. pm_runtime_get_sync(&pdev->dev);
  976. /* Setup Deufult Mode */
  977. s3c64xx_spi_hwinit(sdd, sdd->port_id);
  978. spin_lock_init(&sdd->lock);
  979. init_completion(&sdd->xfer_completion);
  980. ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
  981. "spi-s3c64xx", sdd);
  982. if (ret != 0) {
  983. dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
  984. irq, ret);
  985. goto err_pm_put;
  986. }
  987. writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
  988. S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
  989. sdd->regs + S3C64XX_SPI_INT_EN);
  990. ret = devm_spi_register_master(&pdev->dev, master);
  991. if (ret != 0) {
  992. dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
  993. goto err_pm_put;
  994. }
  995. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
  996. sdd->port_id, master->num_chipselect);
  997. dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tFIFO %dbytes\n",
  998. mem_res, (FIFO_LVL_MASK(sdd) >> 1) + 1);
  999. pm_runtime_mark_last_busy(&pdev->dev);
  1000. pm_runtime_put_autosuspend(&pdev->dev);
  1001. return 0;
  1002. err_pm_put:
  1003. pm_runtime_put_noidle(&pdev->dev);
  1004. pm_runtime_disable(&pdev->dev);
  1005. pm_runtime_set_suspended(&pdev->dev);
  1006. if (!is_polling(sdd))
  1007. dma_release_channel(sdd->tx_dma.ch);
  1008. err_release_rx_dma:
  1009. if (!is_polling(sdd))
  1010. dma_release_channel(sdd->rx_dma.ch);
  1011. err_disable_io_clk:
  1012. clk_disable_unprepare(sdd->ioclk);
  1013. err_disable_src_clk:
  1014. clk_disable_unprepare(sdd->src_clk);
  1015. err_disable_clk:
  1016. clk_disable_unprepare(sdd->clk);
  1017. err_deref_master:
  1018. spi_master_put(master);
  1019. return ret;
  1020. }
  1021. static int s3c64xx_spi_remove(struct platform_device *pdev)
  1022. {
  1023. struct spi_master *master = platform_get_drvdata(pdev);
  1024. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1025. pm_runtime_get_sync(&pdev->dev);
  1026. writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
  1027. if (!is_polling(sdd)) {
  1028. dma_release_channel(sdd->rx_dma.ch);
  1029. dma_release_channel(sdd->tx_dma.ch);
  1030. }
  1031. clk_disable_unprepare(sdd->ioclk);
  1032. clk_disable_unprepare(sdd->src_clk);
  1033. clk_disable_unprepare(sdd->clk);
  1034. pm_runtime_put_noidle(&pdev->dev);
  1035. pm_runtime_disable(&pdev->dev);
  1036. pm_runtime_set_suspended(&pdev->dev);
  1037. return 0;
  1038. }
  1039. #ifdef CONFIG_PM_SLEEP
  1040. static int s3c64xx_spi_suspend(struct device *dev)
  1041. {
  1042. struct spi_master *master = dev_get_drvdata(dev);
  1043. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1044. int ret = spi_master_suspend(master);
  1045. if (ret)
  1046. return ret;
  1047. ret = pm_runtime_force_suspend(dev);
  1048. if (ret < 0)
  1049. return ret;
  1050. sdd->cur_speed = 0; /* Output Clock is stopped */
  1051. return 0;
  1052. }
  1053. static int s3c64xx_spi_resume(struct device *dev)
  1054. {
  1055. struct spi_master *master = dev_get_drvdata(dev);
  1056. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1057. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  1058. int ret;
  1059. if (sci->cfg_gpio)
  1060. sci->cfg_gpio();
  1061. ret = pm_runtime_force_resume(dev);
  1062. if (ret < 0)
  1063. return ret;
  1064. return spi_master_resume(master);
  1065. }
  1066. #endif /* CONFIG_PM_SLEEP */
  1067. #ifdef CONFIG_PM
  1068. static int s3c64xx_spi_runtime_suspend(struct device *dev)
  1069. {
  1070. struct spi_master *master = dev_get_drvdata(dev);
  1071. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1072. clk_disable_unprepare(sdd->clk);
  1073. clk_disable_unprepare(sdd->src_clk);
  1074. clk_disable_unprepare(sdd->ioclk);
  1075. return 0;
  1076. }
  1077. static int s3c64xx_spi_runtime_resume(struct device *dev)
  1078. {
  1079. struct spi_master *master = dev_get_drvdata(dev);
  1080. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1081. int ret;
  1082. if (sdd->port_conf->clk_ioclk) {
  1083. ret = clk_prepare_enable(sdd->ioclk);
  1084. if (ret != 0)
  1085. return ret;
  1086. }
  1087. ret = clk_prepare_enable(sdd->src_clk);
  1088. if (ret != 0)
  1089. goto err_disable_ioclk;
  1090. ret = clk_prepare_enable(sdd->clk);
  1091. if (ret != 0)
  1092. goto err_disable_src_clk;
  1093. s3c64xx_spi_hwinit(sdd, sdd->port_id);
  1094. return 0;
  1095. err_disable_src_clk:
  1096. clk_disable_unprepare(sdd->src_clk);
  1097. err_disable_ioclk:
  1098. clk_disable_unprepare(sdd->ioclk);
  1099. return ret;
  1100. }
  1101. #endif /* CONFIG_PM */
  1102. static const struct dev_pm_ops s3c64xx_spi_pm = {
  1103. SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
  1104. SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
  1105. s3c64xx_spi_runtime_resume, NULL)
  1106. };
  1107. static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
  1108. .fifo_lvl_mask = { 0x7f },
  1109. .rx_lvl_offset = 13,
  1110. .tx_st_done = 21,
  1111. .high_speed = true,
  1112. };
  1113. static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
  1114. .fifo_lvl_mask = { 0x7f, 0x7F },
  1115. .rx_lvl_offset = 13,
  1116. .tx_st_done = 21,
  1117. };
  1118. static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
  1119. .fifo_lvl_mask = { 0x1ff, 0x7F },
  1120. .rx_lvl_offset = 15,
  1121. .tx_st_done = 25,
  1122. .high_speed = true,
  1123. };
  1124. static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
  1125. .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
  1126. .rx_lvl_offset = 15,
  1127. .tx_st_done = 25,
  1128. .high_speed = true,
  1129. .clk_from_cmu = true,
  1130. };
  1131. static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
  1132. .fifo_lvl_mask = { 0x1ff },
  1133. .rx_lvl_offset = 15,
  1134. .tx_st_done = 25,
  1135. .high_speed = true,
  1136. .clk_from_cmu = true,
  1137. .quirks = S3C64XX_SPI_QUIRK_POLL,
  1138. };
  1139. static struct s3c64xx_spi_port_config exynos7_spi_port_config = {
  1140. .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff},
  1141. .rx_lvl_offset = 15,
  1142. .tx_st_done = 25,
  1143. .high_speed = true,
  1144. .clk_from_cmu = true,
  1145. .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
  1146. };
  1147. static struct s3c64xx_spi_port_config exynos5433_spi_port_config = {
  1148. .fifo_lvl_mask = { 0x1ff, 0x7f, 0x7f, 0x7f, 0x7f, 0x1ff},
  1149. .rx_lvl_offset = 15,
  1150. .tx_st_done = 25,
  1151. .high_speed = true,
  1152. .clk_from_cmu = true,
  1153. .clk_ioclk = true,
  1154. .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
  1155. };
  1156. static const struct platform_device_id s3c64xx_spi_driver_ids[] = {
  1157. {
  1158. .name = "s3c2443-spi",
  1159. .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
  1160. }, {
  1161. .name = "s3c6410-spi",
  1162. .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
  1163. },
  1164. { },
  1165. };
  1166. static const struct of_device_id s3c64xx_spi_dt_match[] = {
  1167. { .compatible = "samsung,s3c2443-spi",
  1168. .data = (void *)&s3c2443_spi_port_config,
  1169. },
  1170. { .compatible = "samsung,s3c6410-spi",
  1171. .data = (void *)&s3c6410_spi_port_config,
  1172. },
  1173. { .compatible = "samsung,s5pv210-spi",
  1174. .data = (void *)&s5pv210_spi_port_config,
  1175. },
  1176. { .compatible = "samsung,exynos4210-spi",
  1177. .data = (void *)&exynos4_spi_port_config,
  1178. },
  1179. { .compatible = "samsung,exynos5440-spi",
  1180. .data = (void *)&exynos5440_spi_port_config,
  1181. },
  1182. { .compatible = "samsung,exynos7-spi",
  1183. .data = (void *)&exynos7_spi_port_config,
  1184. },
  1185. { .compatible = "samsung,exynos5433-spi",
  1186. .data = (void *)&exynos5433_spi_port_config,
  1187. },
  1188. { },
  1189. };
  1190. MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
  1191. static struct platform_driver s3c64xx_spi_driver = {
  1192. .driver = {
  1193. .name = "s3c64xx-spi",
  1194. .pm = &s3c64xx_spi_pm,
  1195. .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
  1196. },
  1197. .probe = s3c64xx_spi_probe,
  1198. .remove = s3c64xx_spi_remove,
  1199. .id_table = s3c64xx_spi_driver_ids,
  1200. };
  1201. MODULE_ALIAS("platform:s3c64xx-spi");
  1202. module_platform_driver(s3c64xx_spi_driver);
  1203. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  1204. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  1205. MODULE_LICENSE("GPL");