qla_fw.h 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_FW_H
  8. #define __QLA_FW_H
  9. #include <linux/nvme.h>
  10. #include <linux/nvme-fc.h>
  11. #define MBS_CHECKSUM_ERROR 0x4010
  12. #define MBS_INVALID_PRODUCT_KEY 0x4020
  13. /*
  14. * Firmware Options.
  15. */
  16. #define FO1_ENABLE_PUREX BIT_10
  17. #define FO1_DISABLE_LED_CTRL BIT_6
  18. #define FO1_ENABLE_8016 BIT_0
  19. #define FO2_ENABLE_SEL_CLASS2 BIT_5
  20. #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
  21. #define FO3_HOLD_STS_IOCB BIT_12
  22. /*
  23. * Port Database structure definition for ISP 24xx.
  24. */
  25. #define PDO_FORCE_ADISC BIT_1
  26. #define PDO_FORCE_PLOGI BIT_0
  27. #define PORT_DATABASE_24XX_SIZE 64
  28. struct port_database_24xx {
  29. uint16_t flags;
  30. #define PDF_TASK_RETRY_ID BIT_14
  31. #define PDF_FC_TAPE BIT_7
  32. #define PDF_ACK0_CAPABLE BIT_6
  33. #define PDF_FCP2_CONF BIT_5
  34. #define PDF_CLASS_2 BIT_4
  35. #define PDF_HARD_ADDR BIT_1
  36. /*
  37. * for NVMe, the login_state field has been
  38. * split into nibbles.
  39. * The lower nibble is for FCP.
  40. * The upper nibble is for NVMe.
  41. */
  42. uint8_t current_login_state;
  43. uint8_t last_login_state;
  44. #define PDS_PLOGI_PENDING 0x03
  45. #define PDS_PLOGI_COMPLETE 0x04
  46. #define PDS_PRLI_PENDING 0x05
  47. #define PDS_PRLI_COMPLETE 0x06
  48. #define PDS_PORT_UNAVAILABLE 0x07
  49. #define PDS_PRLO_PENDING 0x09
  50. #define PDS_LOGO_PENDING 0x11
  51. #define PDS_PRLI2_PENDING 0x12
  52. uint8_t hard_address[3];
  53. uint8_t reserved_1;
  54. uint8_t port_id[3];
  55. uint8_t sequence_id;
  56. uint16_t port_timer;
  57. uint16_t nport_handle; /* N_PORT handle. */
  58. uint16_t receive_data_size;
  59. uint16_t reserved_2;
  60. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  61. /* Bits 15-0 of word 0 */
  62. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  63. /* Bits 15-0 of word 3 */
  64. uint8_t port_name[WWN_SIZE];
  65. uint8_t node_name[WWN_SIZE];
  66. uint8_t reserved_3[4];
  67. uint16_t prli_nvme_svc_param_word_0; /* Bits 15-0 of word 0 */
  68. uint16_t prli_nvme_svc_param_word_3; /* Bits 15-0 of word 3 */
  69. uint16_t nvme_first_burst_size;
  70. uint8_t reserved_4[14];
  71. };
  72. /*
  73. * MB 75h returns a list of DB entries similar to port_database_24xx(64B).
  74. * However, in this case it returns 1st 40 bytes.
  75. */
  76. struct get_name_list_extended {
  77. __le16 flags;
  78. u8 current_login_state;
  79. u8 last_login_state;
  80. u8 hard_address[3];
  81. u8 reserved_1;
  82. u8 port_id[3];
  83. u8 sequence_id;
  84. __le16 port_timer;
  85. __le16 nport_handle; /* N_PORT handle. */
  86. __le16 receive_data_size;
  87. __le16 reserved_2;
  88. /* PRLI SVC Param are Big endian */
  89. u8 prli_svc_param_word_0[2]; /* Bits 15-0 of word 0 */
  90. u8 prli_svc_param_word_3[2]; /* Bits 15-0 of word 3 */
  91. u8 port_name[WWN_SIZE];
  92. u8 node_name[WWN_SIZE];
  93. };
  94. /* MB 75h: This is the short version of the database */
  95. struct get_name_list {
  96. u8 port_node_name[WWN_SIZE]; /* B7 most sig, B0 least sig */
  97. __le16 nport_handle;
  98. u8 reserved;
  99. };
  100. struct vp_database_24xx {
  101. uint16_t vp_status;
  102. uint8_t options;
  103. uint8_t id;
  104. uint8_t port_name[WWN_SIZE];
  105. uint8_t node_name[WWN_SIZE];
  106. uint16_t port_id_low;
  107. uint16_t port_id_high;
  108. };
  109. struct nvram_24xx {
  110. /* NVRAM header. */
  111. uint8_t id[4];
  112. uint16_t nvram_version;
  113. uint16_t reserved_0;
  114. /* Firmware Initialization Control Block. */
  115. uint16_t version;
  116. uint16_t reserved_1;
  117. __le16 frame_payload_size;
  118. uint16_t execution_throttle;
  119. uint16_t exchange_count;
  120. uint16_t hard_address;
  121. uint8_t port_name[WWN_SIZE];
  122. uint8_t node_name[WWN_SIZE];
  123. uint16_t login_retry_count;
  124. uint16_t link_down_on_nos;
  125. uint16_t interrupt_delay_timer;
  126. uint16_t login_timeout;
  127. uint32_t firmware_options_1;
  128. uint32_t firmware_options_2;
  129. uint32_t firmware_options_3;
  130. /* Offset 56. */
  131. /*
  132. * BIT 0 = Control Enable
  133. * BIT 1-15 =
  134. *
  135. * BIT 0-7 = Reserved
  136. * BIT 8-10 = Output Swing 1G
  137. * BIT 11-13 = Output Emphasis 1G
  138. * BIT 14-15 = Reserved
  139. *
  140. * BIT 0-7 = Reserved
  141. * BIT 8-10 = Output Swing 2G
  142. * BIT 11-13 = Output Emphasis 2G
  143. * BIT 14-15 = Reserved
  144. *
  145. * BIT 0-7 = Reserved
  146. * BIT 8-10 = Output Swing 4G
  147. * BIT 11-13 = Output Emphasis 4G
  148. * BIT 14-15 = Reserved
  149. */
  150. uint16_t seriallink_options[4];
  151. uint16_t reserved_2[16];
  152. /* Offset 96. */
  153. uint16_t reserved_3[16];
  154. /* PCIe table entries. */
  155. uint16_t reserved_4[16];
  156. /* Offset 160. */
  157. uint16_t reserved_5[16];
  158. /* Offset 192. */
  159. uint16_t reserved_6[16];
  160. /* Offset 224. */
  161. uint16_t reserved_7[16];
  162. /*
  163. * BIT 0 = Enable spinup delay
  164. * BIT 1 = Disable BIOS
  165. * BIT 2 = Enable Memory Map BIOS
  166. * BIT 3 = Enable Selectable Boot
  167. * BIT 4 = Disable RISC code load
  168. * BIT 5 = Disable Serdes
  169. * BIT 6 =
  170. * BIT 7 =
  171. *
  172. * BIT 8 =
  173. * BIT 9 =
  174. * BIT 10 = Enable lip full login
  175. * BIT 11 = Enable target reset
  176. * BIT 12 =
  177. * BIT 13 =
  178. * BIT 14 =
  179. * BIT 15 = Enable alternate WWN
  180. *
  181. * BIT 16-31 =
  182. */
  183. uint32_t host_p;
  184. uint8_t alternate_port_name[WWN_SIZE];
  185. uint8_t alternate_node_name[WWN_SIZE];
  186. uint8_t boot_port_name[WWN_SIZE];
  187. uint16_t boot_lun_number;
  188. uint16_t reserved_8;
  189. uint8_t alt1_boot_port_name[WWN_SIZE];
  190. uint16_t alt1_boot_lun_number;
  191. uint16_t reserved_9;
  192. uint8_t alt2_boot_port_name[WWN_SIZE];
  193. uint16_t alt2_boot_lun_number;
  194. uint16_t reserved_10;
  195. uint8_t alt3_boot_port_name[WWN_SIZE];
  196. uint16_t alt3_boot_lun_number;
  197. uint16_t reserved_11;
  198. /*
  199. * BIT 0 = Selective Login
  200. * BIT 1 = Alt-Boot Enable
  201. * BIT 2 = Reserved
  202. * BIT 3 = Boot Order List
  203. * BIT 4 = Reserved
  204. * BIT 5 = Selective LUN
  205. * BIT 6 = Reserved
  206. * BIT 7-31 =
  207. */
  208. uint32_t efi_parameters;
  209. uint8_t reset_delay;
  210. uint8_t reserved_12;
  211. uint16_t reserved_13;
  212. uint16_t boot_id_number;
  213. uint16_t reserved_14;
  214. uint16_t max_luns_per_target;
  215. uint16_t reserved_15;
  216. uint16_t port_down_retry_count;
  217. uint16_t link_down_timeout;
  218. /* FCode parameters. */
  219. uint16_t fcode_parameter;
  220. uint16_t reserved_16[3];
  221. /* Offset 352. */
  222. uint8_t prev_drv_ver_major;
  223. uint8_t prev_drv_ver_submajob;
  224. uint8_t prev_drv_ver_minor;
  225. uint8_t prev_drv_ver_subminor;
  226. uint16_t prev_bios_ver_major;
  227. uint16_t prev_bios_ver_minor;
  228. uint16_t prev_efi_ver_major;
  229. uint16_t prev_efi_ver_minor;
  230. uint16_t prev_fw_ver_major;
  231. uint8_t prev_fw_ver_minor;
  232. uint8_t prev_fw_ver_subminor;
  233. uint16_t reserved_17[8];
  234. /* Offset 384. */
  235. uint16_t reserved_18[16];
  236. /* Offset 416. */
  237. uint16_t reserved_19[16];
  238. /* Offset 448. */
  239. uint16_t reserved_20[16];
  240. /* Offset 480. */
  241. uint8_t model_name[16];
  242. uint16_t reserved_21[2];
  243. /* Offset 500. */
  244. /* HW Parameter Block. */
  245. uint16_t pcie_table_sig;
  246. uint16_t pcie_table_offset;
  247. uint16_t subsystem_vendor_id;
  248. uint16_t subsystem_device_id;
  249. uint32_t checksum;
  250. };
  251. /*
  252. * ISP Initialization Control Block.
  253. * Little endian except where noted.
  254. */
  255. #define ICB_VERSION 1
  256. struct init_cb_24xx {
  257. uint16_t version;
  258. uint16_t reserved_1;
  259. uint16_t frame_payload_size;
  260. uint16_t execution_throttle;
  261. uint16_t exchange_count;
  262. uint16_t hard_address;
  263. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  264. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  265. uint16_t response_q_inpointer;
  266. uint16_t request_q_outpointer;
  267. uint16_t login_retry_count;
  268. uint16_t prio_request_q_outpointer;
  269. uint16_t response_q_length;
  270. uint16_t request_q_length;
  271. uint16_t link_down_on_nos; /* Milliseconds. */
  272. uint16_t prio_request_q_length;
  273. uint32_t request_q_address[2];
  274. uint32_t response_q_address[2];
  275. uint32_t prio_request_q_address[2];
  276. uint16_t msix;
  277. uint16_t msix_atio;
  278. uint8_t reserved_2[4];
  279. uint16_t atio_q_inpointer;
  280. uint16_t atio_q_length;
  281. uint32_t atio_q_address[2];
  282. uint16_t interrupt_delay_timer; /* 100us increments. */
  283. uint16_t login_timeout;
  284. /*
  285. * BIT 0 = Enable Hard Loop Id
  286. * BIT 1 = Enable Fairness
  287. * BIT 2 = Enable Full-Duplex
  288. * BIT 3 = Reserved
  289. * BIT 4 = Enable Target Mode
  290. * BIT 5 = Disable Initiator Mode
  291. * BIT 6 = Acquire FA-WWN
  292. * BIT 7 = Enable D-port Diagnostics
  293. *
  294. * BIT 8 = Reserved
  295. * BIT 9 = Non Participating LIP
  296. * BIT 10 = Descending Loop ID Search
  297. * BIT 11 = Acquire Loop ID in LIPA
  298. * BIT 12 = Reserved
  299. * BIT 13 = Full Login after LIP
  300. * BIT 14 = Node Name Option
  301. * BIT 15-31 = Reserved
  302. */
  303. uint32_t firmware_options_1;
  304. /*
  305. * BIT 0 = Operation Mode bit 0
  306. * BIT 1 = Operation Mode bit 1
  307. * BIT 2 = Operation Mode bit 2
  308. * BIT 3 = Operation Mode bit 3
  309. * BIT 4 = Connection Options bit 0
  310. * BIT 5 = Connection Options bit 1
  311. * BIT 6 = Connection Options bit 2
  312. * BIT 7 = Enable Non part on LIHA failure
  313. *
  314. * BIT 8 = Enable Class 2
  315. * BIT 9 = Enable ACK0
  316. * BIT 10 = Reserved
  317. * BIT 11 = Enable FC-SP Security
  318. * BIT 12 = FC Tape Enable
  319. * BIT 13 = Reserved
  320. * BIT 14 = Enable Target PRLI Control
  321. * BIT 15-31 = Reserved
  322. */
  323. uint32_t firmware_options_2;
  324. /*
  325. * BIT 0 = Reserved
  326. * BIT 1 = Soft ID only
  327. * BIT 2 = Reserved
  328. * BIT 3 = Reserved
  329. * BIT 4 = FCP RSP Payload bit 0
  330. * BIT 5 = FCP RSP Payload bit 1
  331. * BIT 6 = Enable Receive Out-of-Order data frame handling
  332. * BIT 7 = Disable Automatic PLOGI on Local Loop
  333. *
  334. * BIT 8 = Reserved
  335. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  336. * BIT 10 = Reserved
  337. * BIT 11 = Reserved
  338. * BIT 12 = Reserved
  339. * BIT 13 = Data Rate bit 0
  340. * BIT 14 = Data Rate bit 1
  341. * BIT 15 = Data Rate bit 2
  342. * BIT 16 = Enable 75 ohm Termination Select
  343. * BIT 17-28 = Reserved
  344. * BIT 29 = Enable response queue 0 in index shadowing
  345. * BIT 30 = Enable request queue 0 out index shadowing
  346. * BIT 31 = Reserved
  347. */
  348. uint32_t firmware_options_3;
  349. uint16_t qos;
  350. uint16_t rid;
  351. uint8_t reserved_3[20];
  352. };
  353. /*
  354. * ISP queue - command entry structure definition.
  355. */
  356. #define COMMAND_BIDIRECTIONAL 0x75
  357. struct cmd_bidir {
  358. uint8_t entry_type; /* Entry type. */
  359. uint8_t entry_count; /* Entry count. */
  360. uint8_t sys_define; /* System defined */
  361. uint8_t entry_status; /* Entry status. */
  362. uint32_t handle; /* System handle. */
  363. uint16_t nport_handle; /* N_PORT hanlde. */
  364. uint16_t timeout; /* Commnad timeout. */
  365. uint16_t wr_dseg_count; /* Write Data segment count. */
  366. uint16_t rd_dseg_count; /* Read Data segment count. */
  367. struct scsi_lun lun; /* FCP LUN (BE). */
  368. uint16_t control_flags; /* Control flags. */
  369. #define BD_WRAP_BACK BIT_3
  370. #define BD_READ_DATA BIT_1
  371. #define BD_WRITE_DATA BIT_0
  372. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  373. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  374. uint16_t reserved[2]; /* Reserved */
  375. uint32_t rd_byte_count; /* Total Byte count Read. */
  376. uint32_t wr_byte_count; /* Total Byte count write. */
  377. uint8_t port_id[3]; /* PortID of destination port.*/
  378. uint8_t vp_index;
  379. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  380. uint16_t fcp_data_dseg_len; /* Data segment length. */
  381. };
  382. #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
  383. struct cmd_type_6 {
  384. uint8_t entry_type; /* Entry type. */
  385. uint8_t entry_count; /* Entry count. */
  386. uint8_t sys_define; /* System defined. */
  387. uint8_t entry_status; /* Entry Status. */
  388. uint32_t handle; /* System handle. */
  389. uint16_t nport_handle; /* N_PORT handle. */
  390. uint16_t timeout; /* Command timeout. */
  391. uint16_t dseg_count; /* Data segment count. */
  392. uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
  393. struct scsi_lun lun; /* FCP LUN (BE). */
  394. uint16_t control_flags; /* Control flags. */
  395. #define CF_DIF_SEG_DESCR_ENABLE BIT_3
  396. #define CF_DATA_SEG_DESCR_ENABLE BIT_2
  397. #define CF_READ_DATA BIT_1
  398. #define CF_WRITE_DATA BIT_0
  399. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  400. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  401. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  402. uint32_t byte_count; /* Total byte count. */
  403. uint8_t port_id[3]; /* PortID of destination port. */
  404. uint8_t vp_index;
  405. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  406. uint32_t fcp_data_dseg_len; /* Data segment length. */
  407. };
  408. #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
  409. struct cmd_type_7 {
  410. uint8_t entry_type; /* Entry type. */
  411. uint8_t entry_count; /* Entry count. */
  412. uint8_t sys_define; /* System defined. */
  413. uint8_t entry_status; /* Entry Status. */
  414. uint32_t handle; /* System handle. */
  415. uint16_t nport_handle; /* N_PORT handle. */
  416. uint16_t timeout; /* Command timeout. */
  417. #define FW_MAX_TIMEOUT 0x1999
  418. uint16_t dseg_count; /* Data segment count. */
  419. uint16_t reserved_1;
  420. struct scsi_lun lun; /* FCP LUN (BE). */
  421. uint16_t task_mgmt_flags; /* Task management flags. */
  422. #define TMF_CLEAR_ACA BIT_14
  423. #define TMF_TARGET_RESET BIT_13
  424. #define TMF_LUN_RESET BIT_12
  425. #define TMF_CLEAR_TASK_SET BIT_10
  426. #define TMF_ABORT_TASK_SET BIT_9
  427. #define TMF_DSD_LIST_ENABLE BIT_2
  428. #define TMF_READ_DATA BIT_1
  429. #define TMF_WRITE_DATA BIT_0
  430. uint8_t task;
  431. #define TSK_SIMPLE 0
  432. #define TSK_HEAD_OF_QUEUE 1
  433. #define TSK_ORDERED 2
  434. #define TSK_ACA 4
  435. #define TSK_UNTAGGED 5
  436. uint8_t crn;
  437. uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
  438. uint32_t byte_count; /* Total byte count. */
  439. uint8_t port_id[3]; /* PortID of destination port. */
  440. uint8_t vp_index;
  441. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  442. uint32_t dseg_0_len; /* Data segment 0 length. */
  443. };
  444. #define COMMAND_TYPE_CRC_2 0x6A /* Command Type CRC_2 (Type 6)
  445. * (T10-DIF) */
  446. struct cmd_type_crc_2 {
  447. uint8_t entry_type; /* Entry type. */
  448. uint8_t entry_count; /* Entry count. */
  449. uint8_t sys_define; /* System defined. */
  450. uint8_t entry_status; /* Entry Status. */
  451. uint32_t handle; /* System handle. */
  452. uint16_t nport_handle; /* N_PORT handle. */
  453. uint16_t timeout; /* Command timeout. */
  454. uint16_t dseg_count; /* Data segment count. */
  455. uint16_t fcp_rsp_dseg_len; /* FCP_RSP DSD length. */
  456. struct scsi_lun lun; /* FCP LUN (BE). */
  457. uint16_t control_flags; /* Control flags. */
  458. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  459. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  460. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  461. uint32_t byte_count; /* Total byte count. */
  462. uint8_t port_id[3]; /* PortID of destination port. */
  463. uint8_t vp_index;
  464. uint32_t crc_context_address[2]; /* Data segment address. */
  465. uint16_t crc_context_len; /* Data segment length. */
  466. uint16_t reserved_1; /* MUST be set to 0. */
  467. };
  468. /*
  469. * ISP queue - status entry structure definition.
  470. */
  471. #define STATUS_TYPE 0x03 /* Status entry. */
  472. struct sts_entry_24xx {
  473. uint8_t entry_type; /* Entry type. */
  474. uint8_t entry_count; /* Entry count. */
  475. uint8_t sys_define; /* System defined. */
  476. uint8_t entry_status; /* Entry Status. */
  477. uint32_t handle; /* System handle. */
  478. uint16_t comp_status; /* Completion status. */
  479. uint16_t ox_id; /* OX_ID used by the firmware. */
  480. uint32_t residual_len; /* FW calc residual transfer length. */
  481. union {
  482. uint16_t reserved_1;
  483. uint16_t nvme_rsp_pyld_len;
  484. };
  485. uint16_t state_flags; /* State flags. */
  486. #define SF_TRANSFERRED_DATA BIT_11
  487. #define SF_NVME_ERSP BIT_6
  488. #define SF_FCP_RSP_DMA BIT_0
  489. uint16_t retry_delay;
  490. uint16_t scsi_status; /* SCSI status. */
  491. #define SS_CONFIRMATION_REQ BIT_12
  492. uint32_t rsp_residual_count; /* FCP RSP residual count. */
  493. uint32_t sense_len; /* FCP SENSE length. */
  494. union {
  495. struct {
  496. uint32_t rsp_data_len; /* FCP response data length */
  497. uint8_t data[28]; /* FCP rsp/sense information */
  498. };
  499. struct nvme_fc_ersp_iu nvme_ersp;
  500. uint8_t nvme_ersp_data[32];
  501. };
  502. /*
  503. * If DIF Error is set in comp_status, these additional fields are
  504. * defined:
  505. *
  506. * !!! NOTE: Firmware sends expected/actual DIF data in big endian
  507. * format; but all of the "data" field gets swab32-d in the beginning
  508. * of qla2x00_status_entry().
  509. *
  510. * &data[10] : uint8_t report_runt_bg[2]; - computed guard
  511. * &data[12] : uint8_t actual_dif[8]; - DIF Data received
  512. * &data[20] : uint8_t expected_dif[8]; - DIF Data computed
  513. */
  514. };
  515. /*
  516. * Status entry completion status
  517. */
  518. #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
  519. #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
  520. #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
  521. #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
  522. #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
  523. /*
  524. * ISP queue - marker entry structure definition.
  525. */
  526. #define MARKER_TYPE 0x04 /* Marker entry. */
  527. struct mrk_entry_24xx {
  528. uint8_t entry_type; /* Entry type. */
  529. uint8_t entry_count; /* Entry count. */
  530. uint8_t handle_count; /* Handle count. */
  531. uint8_t entry_status; /* Entry Status. */
  532. uint32_t handle; /* System handle. */
  533. uint16_t nport_handle; /* N_PORT handle. */
  534. uint8_t modifier; /* Modifier (7-0). */
  535. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  536. #define MK_SYNC_ID 1 /* Synchronize ID */
  537. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  538. uint8_t reserved_1;
  539. uint8_t reserved_2;
  540. uint8_t vp_index;
  541. uint16_t reserved_3;
  542. uint8_t lun[8]; /* FCP LUN (BE). */
  543. uint8_t reserved_4[40];
  544. };
  545. /*
  546. * ISP queue - CT Pass-Through entry structure definition.
  547. */
  548. #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
  549. struct ct_entry_24xx {
  550. uint8_t entry_type; /* Entry type. */
  551. uint8_t entry_count; /* Entry count. */
  552. uint8_t sys_define; /* System Defined. */
  553. uint8_t entry_status; /* Entry Status. */
  554. uint32_t handle; /* System handle. */
  555. uint16_t comp_status; /* Completion status. */
  556. uint16_t nport_handle; /* N_PORT handle. */
  557. uint16_t cmd_dsd_count;
  558. uint8_t vp_index;
  559. uint8_t reserved_1;
  560. uint16_t timeout; /* Command timeout. */
  561. uint16_t reserved_2;
  562. uint16_t rsp_dsd_count;
  563. uint8_t reserved_3[10];
  564. uint32_t rsp_byte_count;
  565. uint32_t cmd_byte_count;
  566. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  567. uint32_t dseg_0_len; /* Data segment 0 length. */
  568. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  569. uint32_t dseg_1_len; /* Data segment 1 length. */
  570. };
  571. /*
  572. * ISP queue - ELS Pass-Through entry structure definition.
  573. */
  574. #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
  575. struct els_entry_24xx {
  576. uint8_t entry_type; /* Entry type. */
  577. uint8_t entry_count; /* Entry count. */
  578. uint8_t sys_define; /* System Defined. */
  579. uint8_t entry_status; /* Entry Status. */
  580. uint32_t handle; /* System handle. */
  581. uint16_t reserved_1;
  582. uint16_t nport_handle; /* N_PORT handle. */
  583. uint16_t tx_dsd_count;
  584. uint8_t vp_index;
  585. uint8_t sof_type;
  586. #define EST_SOFI3 (1 << 4)
  587. #define EST_SOFI2 (3 << 4)
  588. uint32_t rx_xchg_address; /* Receive exchange address. */
  589. uint16_t rx_dsd_count;
  590. uint8_t opcode;
  591. uint8_t reserved_2;
  592. uint8_t port_id[3];
  593. uint8_t reserved_3;
  594. uint16_t reserved_4;
  595. uint16_t control_flags; /* Control flags. */
  596. #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
  597. #define EPD_ELS_COMMAND (0 << 13)
  598. #define EPD_ELS_ACC (1 << 13)
  599. #define EPD_ELS_RJT (2 << 13)
  600. #define EPD_RX_XCHG (3 << 13)
  601. #define ECF_CLR_PASSTHRU_PEND BIT_12
  602. #define ECF_INCL_FRAME_HDR BIT_11
  603. uint32_t rx_byte_count;
  604. uint32_t tx_byte_count;
  605. uint32_t tx_address[2]; /* Data segment 0 address. */
  606. uint32_t tx_len; /* Data segment 0 length. */
  607. uint32_t rx_address[2]; /* Data segment 1 address. */
  608. uint32_t rx_len; /* Data segment 1 length. */
  609. };
  610. struct els_sts_entry_24xx {
  611. uint8_t entry_type; /* Entry type. */
  612. uint8_t entry_count; /* Entry count. */
  613. uint8_t sys_define; /* System Defined. */
  614. uint8_t entry_status; /* Entry Status. */
  615. uint32_t handle; /* System handle. */
  616. uint16_t comp_status;
  617. uint16_t nport_handle; /* N_PORT handle. */
  618. uint16_t reserved_1;
  619. uint8_t vp_index;
  620. uint8_t sof_type;
  621. uint32_t rx_xchg_address; /* Receive exchange address. */
  622. uint16_t reserved_2;
  623. uint8_t opcode;
  624. uint8_t reserved_3;
  625. uint8_t port_id[3];
  626. uint8_t reserved_4;
  627. uint16_t reserved_5;
  628. uint16_t control_flags; /* Control flags. */
  629. uint32_t total_byte_count;
  630. uint32_t error_subcode_1;
  631. uint32_t error_subcode_2;
  632. };
  633. /*
  634. * ISP queue - Mailbox Command entry structure definition.
  635. */
  636. #define MBX_IOCB_TYPE 0x39
  637. struct mbx_entry_24xx {
  638. uint8_t entry_type; /* Entry type. */
  639. uint8_t entry_count; /* Entry count. */
  640. uint8_t handle_count; /* Handle count. */
  641. uint8_t entry_status; /* Entry Status. */
  642. uint32_t handle; /* System handle. */
  643. uint16_t mbx[28];
  644. };
  645. #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
  646. struct logio_entry_24xx {
  647. uint8_t entry_type; /* Entry type. */
  648. uint8_t entry_count; /* Entry count. */
  649. uint8_t sys_define; /* System defined. */
  650. uint8_t entry_status; /* Entry Status. */
  651. uint32_t handle; /* System handle. */
  652. uint16_t comp_status; /* Completion status. */
  653. #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
  654. uint16_t nport_handle; /* N_PORT handle. */
  655. uint16_t control_flags; /* Control flags. */
  656. /* Modifiers. */
  657. #define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
  658. #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
  659. #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
  660. #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
  661. #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
  662. #define LCF_NVME_PRLI BIT_6 /* Perform NVME FC4 PRLI */
  663. #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
  664. #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
  665. #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
  666. #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
  667. #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
  668. /* Commands. */
  669. #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
  670. #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
  671. #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
  672. #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
  673. #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
  674. #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
  675. #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
  676. uint8_t vp_index;
  677. uint8_t reserved_1;
  678. uint8_t port_id[3]; /* PortID of destination port. */
  679. uint8_t rsp_size; /* Response size in 32bit words. */
  680. uint32_t io_parameter[11]; /* General I/O parameters. */
  681. #define LSC_SCODE_NOLINK 0x01
  682. #define LSC_SCODE_NOIOCB 0x02
  683. #define LSC_SCODE_NOXCB 0x03
  684. #define LSC_SCODE_CMD_FAILED 0x04
  685. #define LSC_SCODE_NOFABRIC 0x05
  686. #define LSC_SCODE_FW_NOT_READY 0x07
  687. #define LSC_SCODE_NOT_LOGGED_IN 0x09
  688. #define LSC_SCODE_NOPCB 0x0A
  689. #define LSC_SCODE_ELS_REJECT 0x18
  690. #define LSC_SCODE_CMD_PARAM_ERR 0x19
  691. #define LSC_SCODE_PORTID_USED 0x1A
  692. #define LSC_SCODE_NPORT_USED 0x1B
  693. #define LSC_SCODE_NONPORT 0x1C
  694. #define LSC_SCODE_LOGGED_IN 0x1D
  695. #define LSC_SCODE_NOFLOGI_ACC 0x1F
  696. };
  697. #define TSK_MGMT_IOCB_TYPE 0x14
  698. struct tsk_mgmt_entry {
  699. uint8_t entry_type; /* Entry type. */
  700. uint8_t entry_count; /* Entry count. */
  701. uint8_t handle_count; /* Handle count. */
  702. uint8_t entry_status; /* Entry Status. */
  703. uint32_t handle; /* System handle. */
  704. uint16_t nport_handle; /* N_PORT handle. */
  705. uint16_t reserved_1;
  706. uint16_t delay; /* Activity delay in seconds. */
  707. uint16_t timeout; /* Command timeout. */
  708. struct scsi_lun lun; /* FCP LUN (BE). */
  709. uint32_t control_flags; /* Control Flags. */
  710. #define TCF_NOTMCMD_TO_TARGET BIT_31
  711. #define TCF_LUN_RESET BIT_4
  712. #define TCF_ABORT_TASK_SET BIT_3
  713. #define TCF_CLEAR_TASK_SET BIT_2
  714. #define TCF_TARGET_RESET BIT_1
  715. #define TCF_CLEAR_ACA BIT_0
  716. uint8_t reserved_2[20];
  717. uint8_t port_id[3]; /* PortID of destination port. */
  718. uint8_t vp_index;
  719. uint8_t reserved_3[12];
  720. };
  721. #define ABORT_IOCB_TYPE 0x33
  722. struct abort_entry_24xx {
  723. uint8_t entry_type; /* Entry type. */
  724. uint8_t entry_count; /* Entry count. */
  725. uint8_t handle_count; /* Handle count. */
  726. uint8_t entry_status; /* Entry Status. */
  727. uint32_t handle; /* System handle. */
  728. uint16_t nport_handle; /* N_PORT handle. */
  729. /* or Completion status. */
  730. uint16_t options; /* Options. */
  731. #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
  732. uint32_t handle_to_abort; /* System handle to abort. */
  733. uint16_t req_que_no;
  734. uint8_t reserved_1[30];
  735. uint8_t port_id[3]; /* PortID of destination port. */
  736. uint8_t vp_index;
  737. uint8_t reserved_2[12];
  738. };
  739. /*
  740. * ISP I/O Register Set structure definitions.
  741. */
  742. struct device_reg_24xx {
  743. uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
  744. #define FARX_DATA_FLAG BIT_31
  745. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  746. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  747. #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
  748. #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
  749. #define FA_NVRAM_FUNC0_ADDR 0x80
  750. #define FA_NVRAM_FUNC1_ADDR 0x180
  751. #define FA_NVRAM_VPD_SIZE 0x200
  752. #define FA_NVRAM_VPD0_ADDR 0x00
  753. #define FA_NVRAM_VPD1_ADDR 0x100
  754. #define FA_BOOT_CODE_ADDR 0x00000
  755. /*
  756. * RISC code begins at offset 512KB
  757. * within flash. Consisting of two
  758. * contiguous RISC code segments.
  759. */
  760. #define FA_RISC_CODE_ADDR 0x20000
  761. #define FA_RISC_CODE_SEGMENTS 2
  762. #define FA_FLASH_DESCR_ADDR_24 0x11000
  763. #define FA_FLASH_LAYOUT_ADDR_24 0x11400
  764. #define FA_NPIV_CONF0_ADDR_24 0x16000
  765. #define FA_NPIV_CONF1_ADDR_24 0x17000
  766. #define FA_FW_AREA_ADDR 0x40000
  767. #define FA_VPD_NVRAM_ADDR 0x48000
  768. #define FA_FEATURE_ADDR 0x4C000
  769. #define FA_FLASH_DESCR_ADDR 0x50000
  770. #define FA_FLASH_LAYOUT_ADDR 0x50400
  771. #define FA_HW_EVENT0_ADDR 0x54000
  772. #define FA_HW_EVENT1_ADDR 0x54400
  773. #define FA_HW_EVENT_SIZE 0x200
  774. #define FA_HW_EVENT_ENTRY_SIZE 4
  775. #define FA_NPIV_CONF0_ADDR 0x5C000
  776. #define FA_NPIV_CONF1_ADDR 0x5D000
  777. #define FA_FCP_PRIO0_ADDR 0x10000
  778. #define FA_FCP_PRIO1_ADDR 0x12000
  779. /*
  780. * Flash Error Log Event Codes.
  781. */
  782. #define HW_EVENT_RESET_ERR 0xF00B
  783. #define HW_EVENT_ISP_ERR 0xF020
  784. #define HW_EVENT_PARITY_ERR 0xF022
  785. #define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023
  786. #define HW_EVENT_FLASH_FW_ERR 0xF024
  787. uint32_t flash_data; /* Flash/NVRAM BIOS data. */
  788. uint32_t ctrl_status; /* Control/Status. */
  789. #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
  790. #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
  791. #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
  792. #define CSRX_FUNCTION BIT_15 /* Function number. */
  793. /* PCI-X Bus Mode. */
  794. #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
  795. #define PBM_PCI_33MHZ (0 << 8)
  796. #define PBM_PCIX_M1_66MHZ (1 << 8)
  797. #define PBM_PCIX_M1_100MHZ (2 << 8)
  798. #define PBM_PCIX_M1_133MHZ (3 << 8)
  799. #define PBM_PCIX_M2_66MHZ (5 << 8)
  800. #define PBM_PCIX_M2_100MHZ (6 << 8)
  801. #define PBM_PCIX_M2_133MHZ (7 << 8)
  802. #define PBM_PCI_66MHZ (8 << 8)
  803. /* Max Write Burst byte count. */
  804. #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
  805. #define MWB_512_BYTES (0 << 4)
  806. #define MWB_1024_BYTES (1 << 4)
  807. #define MWB_2048_BYTES (2 << 4)
  808. #define MWB_4096_BYTES (3 << 4)
  809. #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
  810. #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
  811. #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
  812. uint32_t ictrl; /* Interrupt control. */
  813. #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
  814. uint32_t istatus; /* Interrupt status. */
  815. #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
  816. uint32_t unused_1[2]; /* Gap. */
  817. /* Request Queue. */
  818. uint32_t req_q_in; /* In-Pointer. */
  819. uint32_t req_q_out; /* Out-Pointer. */
  820. /* Response Queue. */
  821. uint32_t rsp_q_in; /* In-Pointer. */
  822. uint32_t rsp_q_out; /* Out-Pointer. */
  823. /* Priority Request Queue. */
  824. uint32_t preq_q_in; /* In-Pointer. */
  825. uint32_t preq_q_out; /* Out-Pointer. */
  826. uint32_t unused_2[2]; /* Gap. */
  827. /* ATIO Queue. */
  828. uint32_t atio_q_in; /* In-Pointer. */
  829. uint32_t atio_q_out; /* Out-Pointer. */
  830. uint32_t host_status;
  831. #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
  832. #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
  833. uint32_t hccr; /* Host command & control register. */
  834. /* HCCR statuses. */
  835. #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
  836. #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
  837. /* HCCR commands. */
  838. /* NOOP. */
  839. #define HCCRX_NOOP 0x00000000
  840. /* Set RISC Reset. */
  841. #define HCCRX_SET_RISC_RESET 0x10000000
  842. /* Clear RISC Reset. */
  843. #define HCCRX_CLR_RISC_RESET 0x20000000
  844. /* Set RISC Pause. */
  845. #define HCCRX_SET_RISC_PAUSE 0x30000000
  846. /* Releases RISC Pause. */
  847. #define HCCRX_REL_RISC_PAUSE 0x40000000
  848. /* Set HOST to RISC interrupt. */
  849. #define HCCRX_SET_HOST_INT 0x50000000
  850. /* Clear HOST to RISC interrupt. */
  851. #define HCCRX_CLR_HOST_INT 0x60000000
  852. /* Clear RISC to PCI interrupt. */
  853. #define HCCRX_CLR_RISC_INT 0xA0000000
  854. uint32_t gpiod; /* GPIO Data register. */
  855. /* LED update mask. */
  856. #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
  857. /* Data update mask. */
  858. #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
  859. /* Data update mask. */
  860. #define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  861. /* LED control mask. */
  862. #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
  863. /* LED bit values. Color names as
  864. * referenced in fw spec.
  865. */
  866. #define GPDX_LED_YELLOW_ON BIT_2
  867. #define GPDX_LED_GREEN_ON BIT_3
  868. #define GPDX_LED_AMBER_ON BIT_4
  869. /* Data in/out. */
  870. #define GPDX_DATA_INOUT (BIT_1|BIT_0)
  871. uint32_t gpioe; /* GPIO Enable register. */
  872. /* Enable update mask. */
  873. #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
  874. /* Enable update mask. */
  875. #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  876. /* Enable. */
  877. #define GPEX_ENABLE (BIT_1|BIT_0)
  878. uint32_t iobase_addr; /* I/O Bus Base Address register. */
  879. uint32_t unused_3[10]; /* Gap. */
  880. uint16_t mailbox0;
  881. uint16_t mailbox1;
  882. uint16_t mailbox2;
  883. uint16_t mailbox3;
  884. uint16_t mailbox4;
  885. uint16_t mailbox5;
  886. uint16_t mailbox6;
  887. uint16_t mailbox7;
  888. uint16_t mailbox8;
  889. uint16_t mailbox9;
  890. uint16_t mailbox10;
  891. uint16_t mailbox11;
  892. uint16_t mailbox12;
  893. uint16_t mailbox13;
  894. uint16_t mailbox14;
  895. uint16_t mailbox15;
  896. uint16_t mailbox16;
  897. uint16_t mailbox17;
  898. uint16_t mailbox18;
  899. uint16_t mailbox19;
  900. uint16_t mailbox20;
  901. uint16_t mailbox21;
  902. uint16_t mailbox22;
  903. uint16_t mailbox23;
  904. uint16_t mailbox24;
  905. uint16_t mailbox25;
  906. uint16_t mailbox26;
  907. uint16_t mailbox27;
  908. uint16_t mailbox28;
  909. uint16_t mailbox29;
  910. uint16_t mailbox30;
  911. uint16_t mailbox31;
  912. uint32_t iobase_window;
  913. uint32_t iobase_c4;
  914. uint32_t iobase_c8;
  915. uint32_t unused_4_1[6]; /* Gap. */
  916. uint32_t iobase_q;
  917. uint32_t unused_5[2]; /* Gap. */
  918. uint32_t iobase_select;
  919. uint32_t unused_6[2]; /* Gap. */
  920. uint32_t iobase_sdata;
  921. };
  922. /* RISC-RISC semaphore register PCI offet */
  923. #define RISC_REGISTER_BASE_OFFSET 0x7010
  924. #define RISC_REGISTER_WINDOW_OFFET 0x6
  925. /* RISC-RISC semaphore/flag register (risc address 0x7016) */
  926. #define RISC_SEMAPHORE 0x1UL
  927. #define RISC_SEMAPHORE_WE (RISC_SEMAPHORE << 16)
  928. #define RISC_SEMAPHORE_CLR (RISC_SEMAPHORE_WE | 0x0UL)
  929. #define RISC_SEMAPHORE_SET (RISC_SEMAPHORE_WE | RISC_SEMAPHORE)
  930. #define RISC_SEMAPHORE_FORCE 0x8000UL
  931. #define RISC_SEMAPHORE_FORCE_WE (RISC_SEMAPHORE_FORCE << 16)
  932. #define RISC_SEMAPHORE_FORCE_CLR (RISC_SEMAPHORE_FORCE_WE | 0x0UL)
  933. #define RISC_SEMAPHORE_FORCE_SET \
  934. (RISC_SEMAPHORE_FORCE_WE | RISC_SEMAPHORE_FORCE)
  935. /* RISC semaphore timeouts (ms) */
  936. #define TIMEOUT_SEMAPHORE 2500
  937. #define TIMEOUT_SEMAPHORE_FORCE 2000
  938. #define TIMEOUT_TOTAL_ELAPSED 4500
  939. /* Trace Control *************************************************************/
  940. #define TC_AEN_DISABLE 0
  941. #define TC_EFT_ENABLE 4
  942. #define TC_EFT_DISABLE 5
  943. #define TC_FCE_ENABLE 8
  944. #define TC_FCE_OPTIONS 0
  945. #define TC_FCE_DEFAULT_RX_SIZE 2112
  946. #define TC_FCE_DEFAULT_TX_SIZE 2112
  947. #define TC_FCE_DISABLE 9
  948. #define TC_FCE_DISABLE_TRACE BIT_0
  949. /* MID Support ***************************************************************/
  950. #define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
  951. #define MAX_MULTI_ID_FABRIC 256 /* ... */
  952. struct mid_conf_entry_24xx {
  953. uint16_t reserved_1;
  954. /*
  955. * BIT 0 = Enable Hard Loop Id
  956. * BIT 1 = Acquire Loop ID in LIPA
  957. * BIT 2 = ID not Acquired
  958. * BIT 3 = Enable VP
  959. * BIT 4 = Enable Initiator Mode
  960. * BIT 5 = Disable Target Mode
  961. * BIT 6-7 = Reserved
  962. */
  963. uint8_t options;
  964. uint8_t hard_address;
  965. uint8_t port_name[WWN_SIZE];
  966. uint8_t node_name[WWN_SIZE];
  967. };
  968. struct mid_init_cb_24xx {
  969. struct init_cb_24xx init_cb;
  970. uint16_t count;
  971. uint16_t options;
  972. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  973. };
  974. struct mid_db_entry_24xx {
  975. uint16_t status;
  976. #define MDBS_NON_PARTIC BIT_3
  977. #define MDBS_ID_ACQUIRED BIT_1
  978. #define MDBS_ENABLED BIT_0
  979. uint8_t options;
  980. uint8_t hard_address;
  981. uint8_t port_name[WWN_SIZE];
  982. uint8_t node_name[WWN_SIZE];
  983. uint8_t port_id[3];
  984. uint8_t reserved_1;
  985. };
  986. /*
  987. * Virtual Port Control IOCB
  988. */
  989. #define VP_CTRL_IOCB_TYPE 0x30 /* Virtual Port Control entry. */
  990. struct vp_ctrl_entry_24xx {
  991. uint8_t entry_type; /* Entry type. */
  992. uint8_t entry_count; /* Entry count. */
  993. uint8_t sys_define; /* System defined. */
  994. uint8_t entry_status; /* Entry Status. */
  995. uint32_t handle; /* System handle. */
  996. uint16_t vp_idx_failed;
  997. uint16_t comp_status; /* Completion status. */
  998. #define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
  999. #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
  1000. #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
  1001. uint16_t command;
  1002. #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
  1003. #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
  1004. #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
  1005. #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
  1006. #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
  1007. uint16_t vp_count;
  1008. uint8_t vp_idx_map[16];
  1009. uint16_t flags;
  1010. uint16_t id;
  1011. uint16_t reserved_4;
  1012. uint16_t hopct;
  1013. uint8_t reserved_5[24];
  1014. };
  1015. /*
  1016. * Modify Virtual Port Configuration IOCB
  1017. */
  1018. #define VP_CONFIG_IOCB_TYPE 0x31 /* Virtual Port Config entry. */
  1019. struct vp_config_entry_24xx {
  1020. uint8_t entry_type; /* Entry type. */
  1021. uint8_t entry_count; /* Entry count. */
  1022. uint8_t handle_count;
  1023. uint8_t entry_status; /* Entry Status. */
  1024. uint32_t handle; /* System handle. */
  1025. uint16_t flags;
  1026. #define CS_VF_BIND_VPORTS_TO_VF BIT_0
  1027. #define CS_VF_SET_QOS_OF_VPORTS BIT_1
  1028. #define CS_VF_SET_HOPS_OF_VPORTS BIT_2
  1029. uint16_t comp_status; /* Completion status. */
  1030. #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
  1031. #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
  1032. #define CS_VCT_ERROR 0x03 /* Unknown error. */
  1033. #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
  1034. #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
  1035. uint8_t command;
  1036. #define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
  1037. #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
  1038. uint8_t vp_count;
  1039. uint8_t vp_index1;
  1040. uint8_t vp_index2;
  1041. uint8_t options_idx1;
  1042. uint8_t hard_address_idx1;
  1043. uint16_t reserved_vp1;
  1044. uint8_t port_name_idx1[WWN_SIZE];
  1045. uint8_t node_name_idx1[WWN_SIZE];
  1046. uint8_t options_idx2;
  1047. uint8_t hard_address_idx2;
  1048. uint16_t reserved_vp2;
  1049. uint8_t port_name_idx2[WWN_SIZE];
  1050. uint8_t node_name_idx2[WWN_SIZE];
  1051. uint16_t id;
  1052. uint16_t reserved_4;
  1053. uint16_t hopct;
  1054. uint8_t reserved_5[2];
  1055. };
  1056. #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
  1057. enum VP_STATUS {
  1058. VP_STAT_COMPL,
  1059. VP_STAT_FAIL,
  1060. VP_STAT_ID_CHG,
  1061. VP_STAT_SNS_TO, /* timeout */
  1062. VP_STAT_SNS_RJT,
  1063. VP_STAT_SCR_TO, /* timeout */
  1064. VP_STAT_SCR_RJT,
  1065. };
  1066. enum VP_FLAGS {
  1067. VP_FLAGS_CON_FLOOP = 1,
  1068. VP_FLAGS_CON_P2P = 2,
  1069. VP_FLAGS_CON_FABRIC = 3,
  1070. VP_FLAGS_NAME_VALID = BIT_5,
  1071. };
  1072. struct vp_rpt_id_entry_24xx {
  1073. uint8_t entry_type; /* Entry type. */
  1074. uint8_t entry_count; /* Entry count. */
  1075. uint8_t sys_define; /* System defined. */
  1076. uint8_t entry_status; /* Entry Status. */
  1077. uint32_t resv1;
  1078. uint8_t vp_acquired;
  1079. uint8_t vp_setup;
  1080. uint8_t vp_idx; /* Format 0=reserved */
  1081. uint8_t vp_status; /* Format 0=reserved */
  1082. uint8_t port_id[3];
  1083. uint8_t format;
  1084. union {
  1085. struct {
  1086. /* format 0 loop */
  1087. uint8_t vp_idx_map[16];
  1088. uint8_t reserved_4[32];
  1089. } f0;
  1090. struct {
  1091. /* format 1 fabric */
  1092. uint8_t vpstat1_subcode; /* vp_status=1 subcode */
  1093. uint8_t flags;
  1094. uint16_t fip_flags;
  1095. uint8_t rsv2[12];
  1096. uint8_t ls_rjt_vendor;
  1097. uint8_t ls_rjt_explanation;
  1098. uint8_t ls_rjt_reason;
  1099. uint8_t rsv3[5];
  1100. uint8_t port_name[8];
  1101. uint8_t node_name[8];
  1102. uint16_t bbcr;
  1103. uint8_t reserved_5[6];
  1104. } f1;
  1105. struct { /* format 2: N2N direct connect */
  1106. uint8_t vpstat1_subcode;
  1107. uint8_t flags;
  1108. uint16_t rsv6;
  1109. uint8_t rsv2[12];
  1110. uint8_t ls_rjt_vendor;
  1111. uint8_t ls_rjt_explanation;
  1112. uint8_t ls_rjt_reason;
  1113. uint8_t rsv3[5];
  1114. uint8_t port_name[8];
  1115. uint8_t node_name[8];
  1116. uint32_t remote_nport_id;
  1117. uint32_t reserved_5;
  1118. } f2;
  1119. } u;
  1120. };
  1121. #define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
  1122. struct vf_evfp_entry_24xx {
  1123. uint8_t entry_type; /* Entry type. */
  1124. uint8_t entry_count; /* Entry count. */
  1125. uint8_t sys_define; /* System defined. */
  1126. uint8_t entry_status; /* Entry Status. */
  1127. uint32_t handle; /* System handle. */
  1128. uint16_t comp_status; /* Completion status. */
  1129. uint16_t timeout; /* timeout */
  1130. uint16_t adim_tagging_mode;
  1131. uint16_t vfport_id;
  1132. uint32_t exch_addr;
  1133. uint16_t nport_handle; /* N_PORT handle. */
  1134. uint16_t control_flags;
  1135. uint32_t io_parameter_0;
  1136. uint32_t io_parameter_1;
  1137. uint32_t tx_address[2]; /* Data segment 0 address. */
  1138. uint32_t tx_len; /* Data segment 0 length. */
  1139. uint32_t rx_address[2]; /* Data segment 1 address. */
  1140. uint32_t rx_len; /* Data segment 1 length. */
  1141. };
  1142. /* END MID Support ***********************************************************/
  1143. /* Flash Description Table ***************************************************/
  1144. struct qla_fdt_layout {
  1145. uint8_t sig[4];
  1146. uint16_t version;
  1147. uint16_t len;
  1148. uint16_t checksum;
  1149. uint8_t unused1[2];
  1150. uint8_t model[16];
  1151. uint16_t man_id;
  1152. uint16_t id;
  1153. uint8_t flags;
  1154. uint8_t erase_cmd;
  1155. uint8_t alt_erase_cmd;
  1156. uint8_t wrt_enable_cmd;
  1157. uint8_t wrt_enable_bits;
  1158. uint8_t wrt_sts_reg_cmd;
  1159. uint8_t unprotect_sec_cmd;
  1160. uint8_t read_man_id_cmd;
  1161. uint32_t block_size;
  1162. uint32_t alt_block_size;
  1163. uint32_t flash_size;
  1164. uint32_t wrt_enable_data;
  1165. uint8_t read_id_addr_len;
  1166. uint8_t wrt_disable_bits;
  1167. uint8_t read_dev_id_len;
  1168. uint8_t chip_erase_cmd;
  1169. uint16_t read_timeout;
  1170. uint8_t protect_sec_cmd;
  1171. uint8_t unused2[65];
  1172. };
  1173. /* Flash Layout Table ********************************************************/
  1174. struct qla_flt_location {
  1175. uint8_t sig[4];
  1176. uint16_t start_lo;
  1177. uint16_t start_hi;
  1178. uint8_t version;
  1179. uint8_t unused[5];
  1180. uint16_t checksum;
  1181. };
  1182. struct qla_flt_header {
  1183. uint16_t version;
  1184. uint16_t length;
  1185. uint16_t checksum;
  1186. uint16_t unused;
  1187. };
  1188. #define FLT_REG_FW 0x01
  1189. #define FLT_REG_BOOT_CODE 0x07
  1190. #define FLT_REG_VPD_0 0x14
  1191. #define FLT_REG_NVRAM_0 0x15
  1192. #define FLT_REG_VPD_1 0x16
  1193. #define FLT_REG_NVRAM_1 0x17
  1194. #define FLT_REG_VPD_2 0xD4
  1195. #define FLT_REG_NVRAM_2 0xD5
  1196. #define FLT_REG_VPD_3 0xD6
  1197. #define FLT_REG_NVRAM_3 0xD7
  1198. #define FLT_REG_FDT 0x1a
  1199. #define FLT_REG_FLT 0x1c
  1200. #define FLT_REG_HW_EVENT_0 0x1d
  1201. #define FLT_REG_HW_EVENT_1 0x1f
  1202. #define FLT_REG_NPIV_CONF_0 0x29
  1203. #define FLT_REG_NPIV_CONF_1 0x2a
  1204. #define FLT_REG_GOLD_FW 0x2f
  1205. #define FLT_REG_FCP_PRIO_0 0x87
  1206. #define FLT_REG_FCP_PRIO_1 0x88
  1207. #define FLT_REG_CNA_FW 0x97
  1208. #define FLT_REG_BOOT_CODE_8044 0xA2
  1209. #define FLT_REG_FCOE_FW 0xA4
  1210. #define FLT_REG_FCOE_NVRAM_0 0xAA
  1211. #define FLT_REG_FCOE_NVRAM_1 0xAC
  1212. /* 27xx */
  1213. #define FLT_REG_IMG_PRI_27XX 0x95
  1214. #define FLT_REG_IMG_SEC_27XX 0x96
  1215. #define FLT_REG_FW_SEC_27XX 0x02
  1216. #define FLT_REG_BOOTLOAD_SEC_27XX 0x9
  1217. #define FLT_REG_VPD_SEC_27XX_0 0x50
  1218. #define FLT_REG_VPD_SEC_27XX_1 0x52
  1219. #define FLT_REG_VPD_SEC_27XX_2 0xD8
  1220. #define FLT_REG_VPD_SEC_27XX_3 0xDA
  1221. struct qla_flt_region {
  1222. uint32_t code;
  1223. uint32_t size;
  1224. uint32_t start;
  1225. uint32_t end;
  1226. };
  1227. /* Flash NPIV Configuration Table ********************************************/
  1228. struct qla_npiv_header {
  1229. uint8_t sig[2];
  1230. uint16_t version;
  1231. uint16_t entries;
  1232. uint16_t unused[4];
  1233. uint16_t checksum;
  1234. };
  1235. struct qla_npiv_entry {
  1236. uint16_t flags;
  1237. uint16_t vf_id;
  1238. uint8_t q_qos;
  1239. uint8_t f_qos;
  1240. uint16_t unused1;
  1241. uint8_t port_name[WWN_SIZE];
  1242. uint8_t node_name[WWN_SIZE];
  1243. };
  1244. /* 84XX Support **************************************************************/
  1245. #define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */
  1246. #define A84_PANIC_RECOVERY 0x1
  1247. #define A84_OP_LOGIN_COMPLETE 0x2
  1248. #define A84_DIAG_LOGIN_COMPLETE 0x3
  1249. #define A84_GOLD_LOGIN_COMPLETE 0x4
  1250. #define MBC_ISP84XX_RESET 0x3a /* Reset. */
  1251. #define FSTATE_REMOTE_FC_DOWN BIT_0
  1252. #define FSTATE_NSL_LINK_DOWN BIT_1
  1253. #define FSTATE_IS_DIAG_FW BIT_2
  1254. #define FSTATE_LOGGED_IN BIT_3
  1255. #define FSTATE_WAITING_FOR_VERIFY BIT_4
  1256. #define VERIFY_CHIP_IOCB_TYPE 0x1B
  1257. struct verify_chip_entry_84xx {
  1258. uint8_t entry_type;
  1259. uint8_t entry_count;
  1260. uint8_t sys_defined;
  1261. uint8_t entry_status;
  1262. uint32_t handle;
  1263. uint16_t options;
  1264. #define VCO_DONT_UPDATE_FW BIT_0
  1265. #define VCO_FORCE_UPDATE BIT_1
  1266. #define VCO_DONT_RESET_UPDATE BIT_2
  1267. #define VCO_DIAG_FW BIT_3
  1268. #define VCO_END_OF_DATA BIT_14
  1269. #define VCO_ENABLE_DSD BIT_15
  1270. uint16_t reserved_1;
  1271. uint16_t data_seg_cnt;
  1272. uint16_t reserved_2[3];
  1273. uint32_t fw_ver;
  1274. uint32_t exchange_address;
  1275. uint32_t reserved_3[3];
  1276. uint32_t fw_size;
  1277. uint32_t fw_seq_size;
  1278. uint32_t relative_offset;
  1279. uint32_t dseg_address[2];
  1280. uint32_t dseg_length;
  1281. };
  1282. struct verify_chip_rsp_84xx {
  1283. uint8_t entry_type;
  1284. uint8_t entry_count;
  1285. uint8_t sys_defined;
  1286. uint8_t entry_status;
  1287. uint32_t handle;
  1288. uint16_t comp_status;
  1289. #define CS_VCS_CHIP_FAILURE 0x3
  1290. #define CS_VCS_BAD_EXCHANGE 0x8
  1291. #define CS_VCS_SEQ_COMPLETEi 0x40
  1292. uint16_t failure_code;
  1293. #define VFC_CHECKSUM_ERROR 0x1
  1294. #define VFC_INVALID_LEN 0x2
  1295. #define VFC_ALREADY_IN_PROGRESS 0x8
  1296. uint16_t reserved_1[4];
  1297. uint32_t fw_ver;
  1298. uint32_t exchange_address;
  1299. uint32_t reserved_2[6];
  1300. };
  1301. #define ACCESS_CHIP_IOCB_TYPE 0x2B
  1302. struct access_chip_84xx {
  1303. uint8_t entry_type;
  1304. uint8_t entry_count;
  1305. uint8_t sys_defined;
  1306. uint8_t entry_status;
  1307. uint32_t handle;
  1308. uint16_t options;
  1309. #define ACO_DUMP_MEMORY 0x0
  1310. #define ACO_LOAD_MEMORY 0x1
  1311. #define ACO_CHANGE_CONFIG_PARAM 0x2
  1312. #define ACO_REQUEST_INFO 0x3
  1313. uint16_t reserved1;
  1314. uint16_t dseg_count;
  1315. uint16_t reserved2[3];
  1316. uint32_t parameter1;
  1317. uint32_t parameter2;
  1318. uint32_t parameter3;
  1319. uint32_t reserved3[3];
  1320. uint32_t total_byte_cnt;
  1321. uint32_t reserved4;
  1322. uint32_t dseg_address[2];
  1323. uint32_t dseg_length;
  1324. };
  1325. struct access_chip_rsp_84xx {
  1326. uint8_t entry_type;
  1327. uint8_t entry_count;
  1328. uint8_t sys_defined;
  1329. uint8_t entry_status;
  1330. uint32_t handle;
  1331. uint16_t comp_status;
  1332. uint16_t failure_code;
  1333. uint32_t residual_count;
  1334. uint32_t reserved[12];
  1335. };
  1336. /* 81XX Support **************************************************************/
  1337. #define MBA_DCBX_START 0x8016
  1338. #define MBA_DCBX_COMPLETE 0x8030
  1339. #define MBA_FCF_CONF_ERR 0x8031
  1340. #define MBA_DCBX_PARAM_UPDATE 0x8032
  1341. #define MBA_IDC_COMPLETE 0x8100
  1342. #define MBA_IDC_NOTIFY 0x8101
  1343. #define MBA_IDC_TIME_EXT 0x8102
  1344. #define MBC_IDC_ACK 0x101
  1345. #define MBC_RESTART_MPI_FW 0x3d
  1346. #define MBC_FLASH_ACCESS_CTRL 0x3e /* Control flash access. */
  1347. #define MBC_GET_XGMAC_STATS 0x7a
  1348. #define MBC_GET_DCBX_PARAMS 0x51
  1349. /*
  1350. * ISP83xx mailbox commands
  1351. */
  1352. #define MBC_WRITE_REMOTE_REG 0x0001 /* Write remote register */
  1353. #define MBC_READ_REMOTE_REG 0x0009 /* Read remote register */
  1354. #define MBC_RESTART_NIC_FIRMWARE 0x003d /* Restart NIC firmware */
  1355. #define MBC_SET_ACCESS_CONTROL 0x003e /* Access control command */
  1356. /* Flash access control option field bit definitions */
  1357. #define FAC_OPT_FORCE_SEMAPHORE BIT_15
  1358. #define FAC_OPT_REQUESTOR_ID BIT_14
  1359. #define FAC_OPT_CMD_SUBCODE 0xff
  1360. /* Flash access control command subcodes */
  1361. #define FAC_OPT_CMD_WRITE_PROTECT 0x00
  1362. #define FAC_OPT_CMD_WRITE_ENABLE 0x01
  1363. #define FAC_OPT_CMD_ERASE_SECTOR 0x02
  1364. #define FAC_OPT_CMD_LOCK_SEMAPHORE 0x03
  1365. #define FAC_OPT_CMD_UNLOCK_SEMAPHORE 0x04
  1366. #define FAC_OPT_CMD_GET_SECTOR_SIZE 0x05
  1367. /* enhanced features bit definitions */
  1368. #define NEF_LR_DIST_ENABLE BIT_0
  1369. /* LR Distance bit positions */
  1370. #define LR_DIST_NV_POS 2
  1371. #define LR_DIST_FW_POS 12
  1372. #define LR_DIST_FW_SHIFT (LR_DIST_FW_POS - LR_DIST_NV_POS)
  1373. #define LR_DIST_FW_FIELD(x) ((x) << LR_DIST_FW_SHIFT & 0xf000)
  1374. struct nvram_81xx {
  1375. /* NVRAM header. */
  1376. uint8_t id[4];
  1377. uint16_t nvram_version;
  1378. uint16_t reserved_0;
  1379. /* Firmware Initialization Control Block. */
  1380. uint16_t version;
  1381. uint16_t reserved_1;
  1382. uint16_t frame_payload_size;
  1383. uint16_t execution_throttle;
  1384. uint16_t exchange_count;
  1385. uint16_t reserved_2;
  1386. uint8_t port_name[WWN_SIZE];
  1387. uint8_t node_name[WWN_SIZE];
  1388. uint16_t login_retry_count;
  1389. uint16_t reserved_3;
  1390. uint16_t interrupt_delay_timer;
  1391. uint16_t login_timeout;
  1392. uint32_t firmware_options_1;
  1393. uint32_t firmware_options_2;
  1394. uint32_t firmware_options_3;
  1395. uint16_t reserved_4[4];
  1396. /* Offset 64. */
  1397. uint8_t enode_mac[6];
  1398. uint16_t reserved_5[5];
  1399. /* Offset 80. */
  1400. uint16_t reserved_6[24];
  1401. /* Offset 128. */
  1402. uint16_t ex_version;
  1403. uint8_t prio_fcf_matching_flags;
  1404. uint8_t reserved_6_1[3];
  1405. uint16_t pri_fcf_vlan_id;
  1406. uint8_t pri_fcf_fabric_name[8];
  1407. uint16_t reserved_6_2[7];
  1408. uint8_t spma_mac_addr[6];
  1409. uint16_t reserved_6_3[14];
  1410. /* Offset 192. */
  1411. uint8_t min_link_speed;
  1412. uint8_t reserved_7_0;
  1413. uint16_t reserved_7[31];
  1414. /*
  1415. * BIT 0 = Enable spinup delay
  1416. * BIT 1 = Disable BIOS
  1417. * BIT 2 = Enable Memory Map BIOS
  1418. * BIT 3 = Enable Selectable Boot
  1419. * BIT 4 = Disable RISC code load
  1420. * BIT 5 = Disable Serdes
  1421. * BIT 6 = Opt boot mode
  1422. * BIT 7 = Interrupt enable
  1423. *
  1424. * BIT 8 = EV Control enable
  1425. * BIT 9 = Enable lip reset
  1426. * BIT 10 = Enable lip full login
  1427. * BIT 11 = Enable target reset
  1428. * BIT 12 = Stop firmware
  1429. * BIT 13 = Enable nodename option
  1430. * BIT 14 = Default WWPN valid
  1431. * BIT 15 = Enable alternate WWN
  1432. *
  1433. * BIT 16 = CLP LUN string
  1434. * BIT 17 = CLP Target string
  1435. * BIT 18 = CLP BIOS enable string
  1436. * BIT 19 = CLP Serdes string
  1437. * BIT 20 = CLP WWPN string
  1438. * BIT 21 = CLP WWNN string
  1439. * BIT 22 =
  1440. * BIT 23 =
  1441. * BIT 24 = Keep WWPN
  1442. * BIT 25 = Temp WWPN
  1443. * BIT 26-31 =
  1444. */
  1445. uint32_t host_p;
  1446. uint8_t alternate_port_name[WWN_SIZE];
  1447. uint8_t alternate_node_name[WWN_SIZE];
  1448. uint8_t boot_port_name[WWN_SIZE];
  1449. uint16_t boot_lun_number;
  1450. uint16_t reserved_8;
  1451. uint8_t alt1_boot_port_name[WWN_SIZE];
  1452. uint16_t alt1_boot_lun_number;
  1453. uint16_t reserved_9;
  1454. uint8_t alt2_boot_port_name[WWN_SIZE];
  1455. uint16_t alt2_boot_lun_number;
  1456. uint16_t reserved_10;
  1457. uint8_t alt3_boot_port_name[WWN_SIZE];
  1458. uint16_t alt3_boot_lun_number;
  1459. uint16_t reserved_11;
  1460. /*
  1461. * BIT 0 = Selective Login
  1462. * BIT 1 = Alt-Boot Enable
  1463. * BIT 2 = Reserved
  1464. * BIT 3 = Boot Order List
  1465. * BIT 4 = Reserved
  1466. * BIT 5 = Selective LUN
  1467. * BIT 6 = Reserved
  1468. * BIT 7-31 =
  1469. */
  1470. uint32_t efi_parameters;
  1471. uint8_t reset_delay;
  1472. uint8_t reserved_12;
  1473. uint16_t reserved_13;
  1474. uint16_t boot_id_number;
  1475. uint16_t reserved_14;
  1476. uint16_t max_luns_per_target;
  1477. uint16_t reserved_15;
  1478. uint16_t port_down_retry_count;
  1479. uint16_t link_down_timeout;
  1480. /* FCode parameters. */
  1481. uint16_t fcode_parameter;
  1482. uint16_t reserved_16[3];
  1483. /* Offset 352. */
  1484. uint8_t reserved_17[4];
  1485. uint16_t reserved_18[5];
  1486. uint8_t reserved_19[2];
  1487. uint16_t reserved_20[8];
  1488. /* Offset 384. */
  1489. uint8_t reserved_21[16];
  1490. uint16_t reserved_22[3];
  1491. /* Offset 406 (0x196) Enhanced Features
  1492. * BIT 0 = Extended BB credits for LR
  1493. * BIT 1 = Virtual Fabric Enable
  1494. * BIT 2-5 = Distance Support if BIT 0 is on
  1495. * BIT 6-15 = Unused
  1496. */
  1497. uint16_t enhanced_features;
  1498. uint16_t reserved_24[4];
  1499. /* Offset 416. */
  1500. uint16_t reserved_25[32];
  1501. /* Offset 480. */
  1502. uint8_t model_name[16];
  1503. /* Offset 496. */
  1504. uint16_t feature_mask_l;
  1505. uint16_t feature_mask_h;
  1506. uint16_t reserved_26[2];
  1507. uint16_t subsystem_vendor_id;
  1508. uint16_t subsystem_device_id;
  1509. uint32_t checksum;
  1510. };
  1511. /*
  1512. * ISP Initialization Control Block.
  1513. * Little endian except where noted.
  1514. */
  1515. #define ICB_VERSION 1
  1516. struct init_cb_81xx {
  1517. uint16_t version;
  1518. uint16_t reserved_1;
  1519. uint16_t frame_payload_size;
  1520. uint16_t execution_throttle;
  1521. uint16_t exchange_count;
  1522. uint16_t reserved_2;
  1523. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1524. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1525. uint16_t response_q_inpointer;
  1526. uint16_t request_q_outpointer;
  1527. uint16_t login_retry_count;
  1528. uint16_t prio_request_q_outpointer;
  1529. uint16_t response_q_length;
  1530. uint16_t request_q_length;
  1531. uint16_t reserved_3;
  1532. uint16_t prio_request_q_length;
  1533. uint32_t request_q_address[2];
  1534. uint32_t response_q_address[2];
  1535. uint32_t prio_request_q_address[2];
  1536. uint8_t reserved_4[8];
  1537. uint16_t atio_q_inpointer;
  1538. uint16_t atio_q_length;
  1539. uint32_t atio_q_address[2];
  1540. uint16_t interrupt_delay_timer; /* 100us increments. */
  1541. uint16_t login_timeout;
  1542. /*
  1543. * BIT 0-3 = Reserved
  1544. * BIT 4 = Enable Target Mode
  1545. * BIT 5 = Disable Initiator Mode
  1546. * BIT 6 = Reserved
  1547. * BIT 7 = Reserved
  1548. *
  1549. * BIT 8-13 = Reserved
  1550. * BIT 14 = Node Name Option
  1551. * BIT 15-31 = Reserved
  1552. */
  1553. uint32_t firmware_options_1;
  1554. /*
  1555. * BIT 0 = Operation Mode bit 0
  1556. * BIT 1 = Operation Mode bit 1
  1557. * BIT 2 = Operation Mode bit 2
  1558. * BIT 3 = Operation Mode bit 3
  1559. * BIT 4-7 = Reserved
  1560. *
  1561. * BIT 8 = Enable Class 2
  1562. * BIT 9 = Enable ACK0
  1563. * BIT 10 = Reserved
  1564. * BIT 11 = Enable FC-SP Security
  1565. * BIT 12 = FC Tape Enable
  1566. * BIT 13 = Reserved
  1567. * BIT 14 = Enable Target PRLI Control
  1568. * BIT 15-31 = Reserved
  1569. */
  1570. uint32_t firmware_options_2;
  1571. /*
  1572. * BIT 0-3 = Reserved
  1573. * BIT 4 = FCP RSP Payload bit 0
  1574. * BIT 5 = FCP RSP Payload bit 1
  1575. * BIT 6 = Enable Receive Out-of-Order data frame handling
  1576. * BIT 7 = Reserved
  1577. *
  1578. * BIT 8 = Reserved
  1579. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  1580. * BIT 10-16 = Reserved
  1581. * BIT 17 = Enable multiple FCFs
  1582. * BIT 18-20 = MAC addressing mode
  1583. * BIT 21-25 = Ethernet data rate
  1584. * BIT 26 = Enable ethernet header rx IOCB for ATIO q
  1585. * BIT 27 = Enable ethernet header rx IOCB for response q
  1586. * BIT 28 = SPMA selection bit 0
  1587. * BIT 28 = SPMA selection bit 1
  1588. * BIT 30-31 = Reserved
  1589. */
  1590. uint32_t firmware_options_3;
  1591. uint8_t reserved_5[8];
  1592. uint8_t enode_mac[6];
  1593. uint8_t reserved_6[10];
  1594. };
  1595. struct mid_init_cb_81xx {
  1596. struct init_cb_81xx init_cb;
  1597. uint16_t count;
  1598. uint16_t options;
  1599. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  1600. };
  1601. struct ex_init_cb_81xx {
  1602. uint16_t ex_version;
  1603. uint8_t prio_fcf_matching_flags;
  1604. uint8_t reserved_1[3];
  1605. uint16_t pri_fcf_vlan_id;
  1606. uint8_t pri_fcf_fabric_name[8];
  1607. uint16_t reserved_2[7];
  1608. uint8_t spma_mac_addr[6];
  1609. uint16_t reserved_3[14];
  1610. };
  1611. #define FARX_ACCESS_FLASH_CONF_81XX 0x7FFD0000
  1612. #define FARX_ACCESS_FLASH_DATA_81XX 0x7F800000
  1613. /* FCP priority config defines *************************************/
  1614. /* operations */
  1615. #define QLFC_FCP_PRIO_DISABLE 0x0
  1616. #define QLFC_FCP_PRIO_ENABLE 0x1
  1617. #define QLFC_FCP_PRIO_GET_CONFIG 0x2
  1618. #define QLFC_FCP_PRIO_SET_CONFIG 0x3
  1619. struct qla_fcp_prio_entry {
  1620. uint16_t flags; /* Describes parameter(s) in FCP */
  1621. /* priority entry that are valid */
  1622. #define FCP_PRIO_ENTRY_VALID 0x1
  1623. #define FCP_PRIO_ENTRY_TAG_VALID 0x2
  1624. #define FCP_PRIO_ENTRY_SPID_VALID 0x4
  1625. #define FCP_PRIO_ENTRY_DPID_VALID 0x8
  1626. #define FCP_PRIO_ENTRY_LUNB_VALID 0x10
  1627. #define FCP_PRIO_ENTRY_LUNE_VALID 0x20
  1628. #define FCP_PRIO_ENTRY_SWWN_VALID 0x40
  1629. #define FCP_PRIO_ENTRY_DWWN_VALID 0x80
  1630. uint8_t tag; /* Priority value */
  1631. uint8_t reserved; /* Reserved for future use */
  1632. uint32_t src_pid; /* Src port id. high order byte */
  1633. /* unused; -1 (wild card) */
  1634. uint32_t dst_pid; /* Src port id. high order byte */
  1635. /* unused; -1 (wild card) */
  1636. uint16_t lun_beg; /* 1st lun num of lun range. */
  1637. /* -1 (wild card) */
  1638. uint16_t lun_end; /* 2nd lun num of lun range. */
  1639. /* -1 (wild card) */
  1640. uint8_t src_wwpn[8]; /* Source WWPN: -1 (wild card) */
  1641. uint8_t dst_wwpn[8]; /* Destination WWPN: -1 (wild card) */
  1642. };
  1643. struct qla_fcp_prio_cfg {
  1644. uint8_t signature[4]; /* "HQOS" signature of config data */
  1645. uint16_t version; /* 1: Initial version */
  1646. uint16_t length; /* config data size in num bytes */
  1647. uint16_t checksum; /* config data bytes checksum */
  1648. uint16_t num_entries; /* Number of entries */
  1649. uint16_t size_of_entry; /* Size of each entry in num bytes */
  1650. uint8_t attributes; /* enable/disable, persistence */
  1651. #define FCP_PRIO_ATTR_DISABLE 0x0
  1652. #define FCP_PRIO_ATTR_ENABLE 0x1
  1653. #define FCP_PRIO_ATTR_PERSIST 0x2
  1654. uint8_t reserved; /* Reserved for future use */
  1655. #define FCP_PRIO_CFG_HDR_SIZE 0x10
  1656. struct qla_fcp_prio_entry entry[1]; /* fcp priority entries */
  1657. #define FCP_PRIO_CFG_ENTRY_SIZE 0x20
  1658. };
  1659. #define FCP_PRIO_CFG_SIZE (32*1024) /* fcp prio data per port*/
  1660. /* 25XX Support ****************************************************/
  1661. #define FA_FCP_PRIO0_ADDR_25 0x3C000
  1662. #define FA_FCP_PRIO1_ADDR_25 0x3E000
  1663. /* 81XX Flash locations -- occupies second 2MB region. */
  1664. #define FA_BOOT_CODE_ADDR_81 0x80000
  1665. #define FA_RISC_CODE_ADDR_81 0xA0000
  1666. #define FA_FW_AREA_ADDR_81 0xC0000
  1667. #define FA_VPD_NVRAM_ADDR_81 0xD0000
  1668. #define FA_VPD0_ADDR_81 0xD0000
  1669. #define FA_VPD1_ADDR_81 0xD0400
  1670. #define FA_NVRAM0_ADDR_81 0xD0080
  1671. #define FA_NVRAM1_ADDR_81 0xD0180
  1672. #define FA_FEATURE_ADDR_81 0xD4000
  1673. #define FA_FLASH_DESCR_ADDR_81 0xD8000
  1674. #define FA_FLASH_LAYOUT_ADDR_81 0xD8400
  1675. #define FA_HW_EVENT0_ADDR_81 0xDC000
  1676. #define FA_HW_EVENT1_ADDR_81 0xDC400
  1677. #define FA_NPIV_CONF0_ADDR_81 0xD1000
  1678. #define FA_NPIV_CONF1_ADDR_81 0xD2000
  1679. /* 83XX Flash locations -- occupies second 8MB region. */
  1680. #define FA_FLASH_LAYOUT_ADDR_83 0xFC400
  1681. #endif