mv_sas.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * Marvell 88SE64xx/88SE94xx main function head file
  3. *
  4. * Copyright 2007 Red Hat, Inc.
  5. * Copyright 2008 Marvell. <kewei@marvell.com>
  6. * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
  7. *
  8. * This file is licensed under GPLv2.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; version 2 of the
  13. * License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  23. * USA
  24. */
  25. #ifndef _MV_SAS_H_
  26. #define _MV_SAS_H_
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/delay.h>
  31. #include <linux/types.h>
  32. #include <linux/ctype.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/pci.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/irq.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <asm/unaligned.h>
  41. #include <scsi/libsas.h>
  42. #include <scsi/scsi.h>
  43. #include <scsi/scsi_tcq.h>
  44. #include <scsi/sas_ata.h>
  45. #include "mv_defs.h"
  46. #define DRV_NAME "mvsas"
  47. #define DRV_VERSION "0.8.16"
  48. #define MVS_ID_NOT_MAPPED 0x7f
  49. #define WIDE_PORT_MAX_PHY 4
  50. #define mv_printk(fmt, arg ...) \
  51. printk(KERN_DEBUG"%s %d:" fmt, __FILE__, __LINE__, ## arg)
  52. #ifdef MV_DEBUG
  53. #define mv_dprintk(format, arg...) \
  54. printk(KERN_DEBUG"%s %d:" format, __FILE__, __LINE__, ## arg)
  55. #else
  56. #define mv_dprintk(format, arg...)
  57. #endif
  58. #define MV_MAX_U32 0xffffffff
  59. extern int interrupt_coalescing;
  60. extern struct mvs_tgt_initiator mvs_tgt;
  61. extern struct mvs_info *tgt_mvi;
  62. extern const struct mvs_dispatch mvs_64xx_dispatch;
  63. extern const struct mvs_dispatch mvs_94xx_dispatch;
  64. #define DEV_IS_EXPANDER(type) \
  65. ((type == SAS_EDGE_EXPANDER_DEVICE) || (type == SAS_FANOUT_EXPANDER_DEVICE))
  66. #define bit(n) ((u64)1 << n)
  67. #define for_each_phy(__lseq_mask, __mc, __lseq) \
  68. for ((__mc) = (__lseq_mask), (__lseq) = 0; \
  69. (__mc) != 0 ; \
  70. (++__lseq), (__mc) >>= 1)
  71. #define MVS_PHY_ID (1U << sas_phy->id)
  72. #define MV_INIT_DELAYED_WORK(w, f, d) INIT_DELAYED_WORK(w, f)
  73. #define UNASSOC_D2H_FIS(id) \
  74. ((void *) mvi->rx_fis + 0x100 * id)
  75. #define SATA_RECEIVED_FIS_LIST(reg_set) \
  76. ((void *) mvi->rx_fis + mvi->chip->fis_offs + 0x100 * reg_set)
  77. #define SATA_RECEIVED_SDB_FIS(reg_set) \
  78. (SATA_RECEIVED_FIS_LIST(reg_set) + 0x58)
  79. #define SATA_RECEIVED_D2H_FIS(reg_set) \
  80. (SATA_RECEIVED_FIS_LIST(reg_set) + 0x40)
  81. #define SATA_RECEIVED_PIO_FIS(reg_set) \
  82. (SATA_RECEIVED_FIS_LIST(reg_set) + 0x20)
  83. #define SATA_RECEIVED_DMA_FIS(reg_set) \
  84. (SATA_RECEIVED_FIS_LIST(reg_set) + 0x00)
  85. enum dev_status {
  86. MVS_DEV_NORMAL = 0x0,
  87. MVS_DEV_EH = 0x1,
  88. };
  89. enum dev_reset {
  90. MVS_SOFT_RESET = 0,
  91. MVS_HARD_RESET = 1,
  92. MVS_PHY_TUNE = 2,
  93. };
  94. struct mvs_info;
  95. struct mvs_prv_info;
  96. struct mvs_dispatch {
  97. char *name;
  98. int (*chip_init)(struct mvs_info *mvi);
  99. int (*spi_init)(struct mvs_info *mvi);
  100. int (*chip_ioremap)(struct mvs_info *mvi);
  101. void (*chip_iounmap)(struct mvs_info *mvi);
  102. irqreturn_t (*isr)(struct mvs_info *mvi, int irq, u32 stat);
  103. u32 (*isr_status)(struct mvs_info *mvi, int irq);
  104. void (*interrupt_enable)(struct mvs_info *mvi);
  105. void (*interrupt_disable)(struct mvs_info *mvi);
  106. u32 (*read_phy_ctl)(struct mvs_info *mvi, u32 port);
  107. void (*write_phy_ctl)(struct mvs_info *mvi, u32 port, u32 val);
  108. u32 (*read_port_cfg_data)(struct mvs_info *mvi, u32 port);
  109. void (*write_port_cfg_data)(struct mvs_info *mvi, u32 port, u32 val);
  110. void (*write_port_cfg_addr)(struct mvs_info *mvi, u32 port, u32 addr);
  111. u32 (*read_port_vsr_data)(struct mvs_info *mvi, u32 port);
  112. void (*write_port_vsr_data)(struct mvs_info *mvi, u32 port, u32 val);
  113. void (*write_port_vsr_addr)(struct mvs_info *mvi, u32 port, u32 addr);
  114. u32 (*read_port_irq_stat)(struct mvs_info *mvi, u32 port);
  115. void (*write_port_irq_stat)(struct mvs_info *mvi, u32 port, u32 val);
  116. u32 (*read_port_irq_mask)(struct mvs_info *mvi, u32 port);
  117. void (*write_port_irq_mask)(struct mvs_info *mvi, u32 port, u32 val);
  118. void (*command_active)(struct mvs_info *mvi, u32 slot_idx);
  119. void (*clear_srs_irq)(struct mvs_info *mvi, u8 reg_set, u8 clear_all);
  120. void (*issue_stop)(struct mvs_info *mvi, enum mvs_port_type type,
  121. u32 tfs);
  122. void (*start_delivery)(struct mvs_info *mvi, u32 tx);
  123. u32 (*rx_update)(struct mvs_info *mvi);
  124. void (*int_full)(struct mvs_info *mvi);
  125. u8 (*assign_reg_set)(struct mvs_info *mvi, u8 *tfs);
  126. void (*free_reg_set)(struct mvs_info *mvi, u8 *tfs);
  127. u32 (*prd_size)(void);
  128. u32 (*prd_count)(void);
  129. void (*make_prd)(struct scatterlist *scatter, int nr, void *prd);
  130. void (*detect_porttype)(struct mvs_info *mvi, int i);
  131. int (*oob_done)(struct mvs_info *mvi, int i);
  132. void (*fix_phy_info)(struct mvs_info *mvi, int i,
  133. struct sas_identify_frame *id);
  134. void (*phy_work_around)(struct mvs_info *mvi, int i);
  135. void (*phy_set_link_rate)(struct mvs_info *mvi, u32 phy_id,
  136. struct sas_phy_linkrates *rates);
  137. u32 (*phy_max_link_rate)(void);
  138. void (*phy_disable)(struct mvs_info *mvi, u32 phy_id);
  139. void (*phy_enable)(struct mvs_info *mvi, u32 phy_id);
  140. void (*phy_reset)(struct mvs_info *mvi, u32 phy_id, int hard);
  141. void (*stp_reset)(struct mvs_info *mvi, u32 phy_id);
  142. void (*clear_active_cmds)(struct mvs_info *mvi);
  143. u32 (*spi_read_data)(struct mvs_info *mvi);
  144. void (*spi_write_data)(struct mvs_info *mvi, u32 data);
  145. int (*spi_buildcmd)(struct mvs_info *mvi,
  146. u32 *dwCmd,
  147. u8 cmd,
  148. u8 read,
  149. u8 length,
  150. u32 addr
  151. );
  152. int (*spi_issuecmd)(struct mvs_info *mvi, u32 cmd);
  153. int (*spi_waitdataready)(struct mvs_info *mvi, u32 timeout);
  154. void (*dma_fix)(struct mvs_info *mvi, u32 phy_mask,
  155. int buf_len, int from, void *prd);
  156. void (*tune_interrupt)(struct mvs_info *mvi, u32 time);
  157. void (*non_spec_ncq_error)(struct mvs_info *mvi);
  158. int (*gpio_write)(struct mvs_prv_info *mvs_prv, u8 reg_type,
  159. u8 reg_index, u8 reg_count, u8 *write_data);
  160. };
  161. struct mvs_chip_info {
  162. u32 n_host;
  163. u32 n_phy;
  164. u32 fis_offs;
  165. u32 fis_count;
  166. u32 srs_sz;
  167. u32 sg_width;
  168. u32 slot_width;
  169. const struct mvs_dispatch *dispatch;
  170. };
  171. #define MVS_MAX_SG (1U << mvi->chip->sg_width)
  172. #define MVS_CHIP_SLOT_SZ (1U << mvi->chip->slot_width)
  173. #define MVS_RX_FISL_SZ \
  174. (mvi->chip->fis_offs + (mvi->chip->fis_count * 0x100))
  175. #define MVS_CHIP_DISP (mvi->chip->dispatch)
  176. struct mvs_err_info {
  177. __le32 flags;
  178. __le32 flags2;
  179. };
  180. struct mvs_cmd_hdr {
  181. __le32 flags; /* PRD tbl len; SAS, SATA ctl */
  182. __le32 lens; /* cmd, max resp frame len */
  183. __le32 tags; /* targ port xfer tag; tag */
  184. __le32 data_len; /* data xfer len */
  185. __le64 cmd_tbl; /* command table address */
  186. __le64 open_frame; /* open addr frame address */
  187. __le64 status_buf; /* status buffer address */
  188. __le64 prd_tbl; /* PRD tbl address */
  189. __le32 reserved[4];
  190. };
  191. struct mvs_port {
  192. struct asd_sas_port sas_port;
  193. u8 port_attached;
  194. u8 wide_port_phymap;
  195. struct list_head list;
  196. };
  197. struct mvs_phy {
  198. struct mvs_info *mvi;
  199. struct mvs_port *port;
  200. struct asd_sas_phy sas_phy;
  201. struct sas_identify identify;
  202. struct scsi_device *sdev;
  203. struct timer_list timer;
  204. u64 dev_sas_addr;
  205. u64 att_dev_sas_addr;
  206. u32 att_dev_info;
  207. u32 dev_info;
  208. u32 phy_type;
  209. u32 phy_status;
  210. u32 irq_status;
  211. u32 frame_rcvd_size;
  212. u8 frame_rcvd[32];
  213. u8 phy_attached;
  214. u8 phy_mode;
  215. u8 reserved[2];
  216. u32 phy_event;
  217. enum sas_linkrate minimum_linkrate;
  218. enum sas_linkrate maximum_linkrate;
  219. };
  220. struct mvs_device {
  221. struct list_head dev_entry;
  222. enum sas_device_type dev_type;
  223. struct mvs_info *mvi_info;
  224. struct domain_device *sas_device;
  225. struct timer_list timer;
  226. u32 attached_phy;
  227. u32 device_id;
  228. u32 running_req;
  229. u8 taskfileset;
  230. u8 dev_status;
  231. u16 reserved;
  232. };
  233. /* Generate PHY tunning parameters */
  234. struct phy_tuning {
  235. /* 1 bit, transmitter emphasis enable */
  236. u8 trans_emp_en:1;
  237. /* 4 bits, transmitter emphasis amplitude */
  238. u8 trans_emp_amp:4;
  239. /* 3 bits, reserved space */
  240. u8 Reserved_2bit_1:3;
  241. /* 5 bits, transmitter amplitude */
  242. u8 trans_amp:5;
  243. /* 2 bits, transmitter amplitude adjust */
  244. u8 trans_amp_adj:2;
  245. /* 1 bit, reserved space */
  246. u8 resv_2bit_2:1;
  247. /* 2 bytes, reserved space */
  248. u8 reserved[2];
  249. };
  250. struct ffe_control {
  251. /* 4 bits, FFE Capacitor Select (value range 0~F) */
  252. u8 ffe_cap_sel:4;
  253. /* 3 bits, FFE Resistor Select (value range 0~7) */
  254. u8 ffe_rss_sel:3;
  255. /* 1 bit reserve*/
  256. u8 reserved:1;
  257. };
  258. /*
  259. * HBA_Info_Page is saved in Flash/NVRAM, total 256 bytes.
  260. * The data area is valid only Signature="MRVL".
  261. * If any member fills with 0xFF, the member is invalid.
  262. */
  263. struct hba_info_page {
  264. /* Dword 0 */
  265. /* 4 bytes, structure signature,should be "MRVL" at first initial */
  266. u8 signature[4];
  267. /* Dword 1-13 */
  268. u32 reserved1[13];
  269. /* Dword 14-29 */
  270. /* 64 bytes, SAS address for each port */
  271. u64 sas_addr[8];
  272. /* Dword 30-31 */
  273. /* 8 bytes for vanir 8 port PHY FFE seeting
  274. * BIT 0~3 : FFE Capacitor select(value range 0~F)
  275. * BIT 4~6 : FFE Resistor select(value range 0~7)
  276. * BIT 7: reserve.
  277. */
  278. struct ffe_control ffe_ctl[8];
  279. /* Dword 32 -43 */
  280. u32 reserved2[12];
  281. /* Dword 44-45 */
  282. /* 8 bytes, 0: 1.5G, 1: 3.0G, should be 0x01 at first initial */
  283. u8 phy_rate[8];
  284. /* Dword 46-53 */
  285. /* 32 bytes, PHY tuning parameters for each PHY*/
  286. struct phy_tuning phy_tuning[8];
  287. /* Dword 54-63 */
  288. u32 reserved3[10];
  289. }; /* total 256 bytes */
  290. struct mvs_slot_info {
  291. struct list_head entry;
  292. union {
  293. struct sas_task *task;
  294. void *tdata;
  295. };
  296. u32 n_elem;
  297. u32 tx;
  298. u32 slot_tag;
  299. /* DMA buffer for storing cmd tbl, open addr frame, status buffer,
  300. * and PRD table
  301. */
  302. void *buf;
  303. dma_addr_t buf_dma;
  304. void *response;
  305. struct mvs_port *port;
  306. struct mvs_device *device;
  307. void *open_frame;
  308. };
  309. struct mvs_info {
  310. unsigned long flags;
  311. /* host-wide lock */
  312. spinlock_t lock;
  313. /* our device */
  314. struct pci_dev *pdev;
  315. struct device *dev;
  316. /* enhanced mode registers */
  317. void __iomem *regs;
  318. /* peripheral or soc registers */
  319. void __iomem *regs_ex;
  320. u8 sas_addr[SAS_ADDR_SIZE];
  321. /* SCSI/SAS glue */
  322. struct sas_ha_struct *sas;
  323. struct Scsi_Host *shost;
  324. /* TX (delivery) DMA ring */
  325. __le32 *tx;
  326. dma_addr_t tx_dma;
  327. /* cached next-producer idx */
  328. u32 tx_prod;
  329. /* RX (completion) DMA ring */
  330. __le32 *rx;
  331. dma_addr_t rx_dma;
  332. /* RX consumer idx */
  333. u32 rx_cons;
  334. /* RX'd FIS area */
  335. __le32 *rx_fis;
  336. dma_addr_t rx_fis_dma;
  337. /* DMA command header slots */
  338. struct mvs_cmd_hdr *slot;
  339. dma_addr_t slot_dma;
  340. u32 chip_id;
  341. const struct mvs_chip_info *chip;
  342. int tags_num;
  343. unsigned long *tags;
  344. /* further per-slot information */
  345. struct mvs_phy phy[MVS_MAX_PHYS];
  346. struct mvs_port port[MVS_MAX_PHYS];
  347. u32 id;
  348. u64 sata_reg_set;
  349. struct list_head *hba_list;
  350. struct list_head soc_entry;
  351. struct list_head wq_list;
  352. unsigned long instance;
  353. u16 flashid;
  354. u32 flashsize;
  355. u32 flashsectSize;
  356. void *addon;
  357. struct hba_info_page hba_info_param;
  358. struct mvs_device devices[MVS_MAX_DEVICES];
  359. void *bulk_buffer;
  360. dma_addr_t bulk_buffer_dma;
  361. void *bulk_buffer1;
  362. dma_addr_t bulk_buffer_dma1;
  363. #define TRASH_BUCKET_SIZE 0x20000
  364. void *dma_pool;
  365. struct mvs_slot_info slot_info[0];
  366. };
  367. struct mvs_prv_info{
  368. u8 n_host;
  369. u8 n_phy;
  370. u8 scan_finished;
  371. u8 reserve;
  372. struct mvs_info *mvi[2];
  373. struct tasklet_struct mv_tasklet;
  374. };
  375. struct mvs_wq {
  376. struct delayed_work work_q;
  377. struct mvs_info *mvi;
  378. void *data;
  379. int handler;
  380. struct list_head entry;
  381. };
  382. struct mvs_task_exec_info {
  383. struct sas_task *task;
  384. struct mvs_cmd_hdr *hdr;
  385. struct mvs_port *port;
  386. u32 tag;
  387. int n_elem;
  388. };
  389. /******************** function prototype *********************/
  390. void mvs_get_sas_addr(void *buf, u32 buflen);
  391. void mvs_tag_clear(struct mvs_info *mvi, u32 tag);
  392. void mvs_tag_free(struct mvs_info *mvi, u32 tag);
  393. void mvs_tag_set(struct mvs_info *mvi, unsigned int tag);
  394. int mvs_tag_alloc(struct mvs_info *mvi, u32 *tag_out);
  395. void mvs_tag_init(struct mvs_info *mvi);
  396. void mvs_iounmap(void __iomem *regs);
  397. int mvs_ioremap(struct mvs_info *mvi, int bar, int bar_ex);
  398. void mvs_phys_reset(struct mvs_info *mvi, u32 phy_mask, int hard);
  399. int mvs_phy_control(struct asd_sas_phy *sas_phy, enum phy_func func,
  400. void *funcdata);
  401. void mvs_set_sas_addr(struct mvs_info *mvi, int port_id, u32 off_lo,
  402. u32 off_hi, u64 sas_addr);
  403. void mvs_scan_start(struct Scsi_Host *shost);
  404. int mvs_scan_finished(struct Scsi_Host *shost, unsigned long time);
  405. int mvs_queue_command(struct sas_task *task, gfp_t gfp_flags);
  406. int mvs_abort_task(struct sas_task *task);
  407. int mvs_abort_task_set(struct domain_device *dev, u8 *lun);
  408. int mvs_clear_aca(struct domain_device *dev, u8 *lun);
  409. int mvs_clear_task_set(struct domain_device *dev, u8 * lun);
  410. void mvs_port_formed(struct asd_sas_phy *sas_phy);
  411. void mvs_port_deformed(struct asd_sas_phy *sas_phy);
  412. int mvs_dev_found(struct domain_device *dev);
  413. void mvs_dev_gone(struct domain_device *dev);
  414. int mvs_lu_reset(struct domain_device *dev, u8 *lun);
  415. int mvs_slot_complete(struct mvs_info *mvi, u32 rx_desc, u32 flags);
  416. int mvs_I_T_nexus_reset(struct domain_device *dev);
  417. int mvs_query_task(struct sas_task *task);
  418. void mvs_release_task(struct mvs_info *mvi,
  419. struct domain_device *dev);
  420. void mvs_do_release_task(struct mvs_info *mvi, int phy_no,
  421. struct domain_device *dev);
  422. void mvs_int_port(struct mvs_info *mvi, int phy_no, u32 events);
  423. void mvs_update_phyinfo(struct mvs_info *mvi, int i, int get_st);
  424. int mvs_int_rx(struct mvs_info *mvi, bool self_clear);
  425. struct mvs_device *mvs_find_dev_by_reg_set(struct mvs_info *mvi, u8 reg_set);
  426. int mvs_gpio_write(struct sas_ha_struct *, u8 reg_type, u8 reg_index,
  427. u8 reg_count, u8 *write_data);
  428. #endif