be_main.h 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079
  1. /*
  2. * Copyright 2017 Broadcom. All Rights Reserved.
  3. * The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@broadcom.com
  12. *
  13. */
  14. #ifndef _BEISCSI_MAIN_
  15. #define _BEISCSI_MAIN_
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/if_ether.h>
  19. #include <linux/in.h>
  20. #include <linux/ctype.h>
  21. #include <linux/module.h>
  22. #include <linux/aer.h>
  23. #include <scsi/scsi.h>
  24. #include <scsi/scsi_cmnd.h>
  25. #include <scsi/scsi_device.h>
  26. #include <scsi/scsi_host.h>
  27. #include <scsi/iscsi_proto.h>
  28. #include <scsi/libiscsi.h>
  29. #include <scsi/scsi_transport_iscsi.h>
  30. #define DRV_NAME "be2iscsi"
  31. #define BUILD_STR "11.4.0.0"
  32. #define BE_NAME "Emulex OneConnect" \
  33. "Open-iSCSI Driver version" BUILD_STR
  34. #define DRV_DESC BE_NAME " " "Driver"
  35. #define BE_VENDOR_ID 0x19A2
  36. #define ELX_VENDOR_ID 0x10DF
  37. /* DEVICE ID's for BE2 */
  38. #define BE_DEVICE_ID1 0x212
  39. #define OC_DEVICE_ID1 0x702
  40. #define OC_DEVICE_ID2 0x703
  41. /* DEVICE ID's for BE3 */
  42. #define BE_DEVICE_ID2 0x222
  43. #define OC_DEVICE_ID3 0x712
  44. /* DEVICE ID for SKH */
  45. #define OC_SKH_ID1 0x722
  46. #define BE2_IO_DEPTH 1024
  47. #define BE2_MAX_SESSIONS 256
  48. #define BE2_TMFS 16
  49. #define BE2_NOPOUT_REQ 16
  50. #define BE2_SGE 32
  51. #define BE2_DEFPDU_HDR_SZ 64
  52. #define BE2_DEFPDU_DATA_SZ 8192
  53. #define BE2_MAX_NUM_CQ_PROC 512
  54. #define MAX_CPUS 64
  55. #define BEISCSI_MAX_NUM_CPUS 7
  56. #define BEISCSI_VER_STRLEN 32
  57. #define BEISCSI_SGLIST_ELEMENTS 30
  58. /**
  59. * BE_INVLDT_CMD_TBL_SZ is 128 which is total number commands that can
  60. * be invalidated at a time, consider it before changing the value of
  61. * BEISCSI_CMD_PER_LUN.
  62. */
  63. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  64. #define BEISCSI_MAX_SECTORS 1024 /* scsi_host->max_sectors */
  65. #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
  66. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  67. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  68. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  69. #define BEISCSI_MAX_FRAGS_INIT 192
  70. #define BE_NUM_MSIX_ENTRIES 1
  71. #define BE_SENSE_INFO_SIZE 258
  72. #define BE_ISCSI_PDU_HEADER_SIZE 64
  73. #define BE_MIN_MEM_SIZE 16384
  74. #define MAX_CMD_SZ 65536
  75. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  76. /**
  77. * hardware needs the async PDU buffers to be posted in multiples of 8
  78. * So have atleast 8 of them by default
  79. */
  80. #define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
  81. (phwi->phwi_ctxt->pasync_ctx[ulp_num])
  82. /********* Memory BAR register ************/
  83. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  84. /**
  85. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  86. * Disable" may still globally block interrupts in addition to individual
  87. * interrupt masks; a mechanism for the device driver to block all interrupts
  88. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  89. * with the OS.
  90. */
  91. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  92. /********* ISR0 Register offset **********/
  93. #define CEV_ISR0_OFFSET 0xC18
  94. #define CEV_ISR_SIZE 4
  95. /**
  96. * Macros for reading/writing a protection domain or CSR registers
  97. * in BladeEngine.
  98. */
  99. #define DB_TXULP0_OFFSET 0x40
  100. #define DB_RXULP0_OFFSET 0xA0
  101. /********* Event Q door bell *************/
  102. #define DB_EQ_OFFSET DB_CQ_OFFSET
  103. #define DB_EQ_RING_ID_LOW_MASK 0x1FF /* bits 0 - 8 */
  104. /* Clear the interrupt for this eq */
  105. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  106. /* Must be 1 */
  107. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  108. /* Higher Order EQ_ID bit */
  109. #define DB_EQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
  110. #define DB_EQ_HIGH_SET_SHIFT 11
  111. #define DB_EQ_HIGH_FEILD_SHIFT 9
  112. /* Number of event entries processed */
  113. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  114. /* Rearm bit */
  115. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  116. /********* Compl Q door bell *************/
  117. #define DB_CQ_OFFSET 0x120
  118. #define DB_CQ_RING_ID_LOW_MASK 0x3FF /* bits 0 - 9 */
  119. /* Higher Order CQ_ID bit */
  120. #define DB_CQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
  121. #define DB_CQ_HIGH_SET_SHIFT 11
  122. #define DB_CQ_HIGH_FEILD_SHIFT 10
  123. /* Number of event entries processed */
  124. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  125. /* Rearm bit */
  126. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  127. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  128. #define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  129. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
  130. #define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  131. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
  132. #define PAGES_REQUIRED(x) \
  133. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  134. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  135. #define MEM_DESCR_OFFSET 8
  136. #define BEISCSI_DEFQ_HDR 1
  137. #define BEISCSI_DEFQ_DATA 0
  138. enum be_mem_enum {
  139. HWI_MEM_ADDN_CONTEXT,
  140. HWI_MEM_WRB,
  141. HWI_MEM_WRBH,
  142. HWI_MEM_SGLH,
  143. HWI_MEM_SGE,
  144. HWI_MEM_TEMPLATE_HDR_ULP0,
  145. HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
  146. HWI_MEM_ASYNC_DATA_BUF_ULP0,
  147. HWI_MEM_ASYNC_HEADER_RING_ULP0,
  148. HWI_MEM_ASYNC_DATA_RING_ULP0,
  149. HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
  150. HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
  151. HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
  152. HWI_MEM_TEMPLATE_HDR_ULP1,
  153. HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
  154. HWI_MEM_ASYNC_DATA_BUF_ULP1,
  155. HWI_MEM_ASYNC_HEADER_RING_ULP1,
  156. HWI_MEM_ASYNC_DATA_RING_ULP1,
  157. HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
  158. HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
  159. HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
  160. ISCSI_MEM_GLOBAL_HEADER,
  161. SE_MEM_MAX
  162. };
  163. struct be_bus_address32 {
  164. unsigned int address_lo;
  165. unsigned int address_hi;
  166. };
  167. struct be_bus_address64 {
  168. unsigned long long address;
  169. };
  170. struct be_bus_address {
  171. union {
  172. struct be_bus_address32 a32;
  173. struct be_bus_address64 a64;
  174. } u;
  175. };
  176. struct mem_array {
  177. struct be_bus_address bus_address; /* Bus address of location */
  178. void *virtual_address; /* virtual address to the location */
  179. unsigned int size; /* Size required by memory block */
  180. };
  181. struct be_mem_descriptor {
  182. unsigned int index; /* Index of this memory parameter */
  183. unsigned int category; /* type indicates cached/non-cached */
  184. unsigned int num_elements; /* number of elements in this
  185. * descriptor
  186. */
  187. unsigned int alignment_mask; /* Alignment mask for this block */
  188. unsigned int size_in_bytes; /* Size required by memory block */
  189. struct mem_array *mem_array;
  190. };
  191. struct sgl_handle {
  192. unsigned int sgl_index;
  193. unsigned int type;
  194. unsigned int cid;
  195. struct iscsi_task *task;
  196. struct iscsi_sge *pfrag;
  197. };
  198. struct hba_parameters {
  199. unsigned int ios_per_ctrl;
  200. unsigned int cxns_per_ctrl;
  201. unsigned int icds_per_ctrl;
  202. unsigned int num_sge_per_io;
  203. unsigned int defpdu_hdr_sz;
  204. unsigned int defpdu_data_sz;
  205. unsigned int num_cq_entries;
  206. unsigned int num_eq_entries;
  207. unsigned int wrbs_per_cxn;
  208. unsigned int hwi_ws_sz;
  209. /**
  210. * These are calculated from other params. They're here
  211. * for debug purposes
  212. */
  213. unsigned int num_mcc_pages;
  214. unsigned int num_mcc_cq_pages;
  215. unsigned int num_cq_pages;
  216. unsigned int num_eq_pages;
  217. unsigned int num_async_pdu_buf_pages;
  218. unsigned int num_async_pdu_buf_sgl_pages;
  219. unsigned int num_async_pdu_buf_cq_pages;
  220. unsigned int num_async_pdu_hdr_pages;
  221. unsigned int num_async_pdu_hdr_sgl_pages;
  222. unsigned int num_async_pdu_hdr_cq_pages;
  223. unsigned int num_sge;
  224. };
  225. #define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
  226. (phwi_ctrlr->wrb_context[cri].ulp_num)
  227. struct hwi_wrb_context {
  228. spinlock_t wrb_lock;
  229. struct list_head wrb_handle_list;
  230. struct list_head wrb_handle_drvr_list;
  231. struct wrb_handle **pwrb_handle_base;
  232. struct wrb_handle **pwrb_handle_basestd;
  233. struct iscsi_wrb *plast_wrb;
  234. unsigned short alloc_index;
  235. unsigned short free_index;
  236. unsigned short wrb_handles_available;
  237. unsigned short cid;
  238. uint8_t ulp_num; /* ULP to which CID binded */
  239. uint16_t register_set;
  240. uint16_t doorbell_format;
  241. uint32_t doorbell_offset;
  242. };
  243. struct ulp_cid_info {
  244. unsigned short *cid_array;
  245. unsigned short avlbl_cids;
  246. unsigned short cid_alloc;
  247. unsigned short cid_free;
  248. };
  249. #include "be.h"
  250. #define chip_be2(phba) (phba->generation == BE_GEN2)
  251. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  252. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  253. #define BEISCSI_ULP0 0
  254. #define BEISCSI_ULP1 1
  255. #define BEISCSI_ULP_COUNT 2
  256. #define BEISCSI_ULP0_LOADED 0x01
  257. #define BEISCSI_ULP1_LOADED 0x02
  258. #define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
  259. (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
  260. #define BEISCSI_ULP0_AVLBL_CID(phba) \
  261. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
  262. #define BEISCSI_ULP1_AVLBL_CID(phba) \
  263. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
  264. struct beiscsi_hba {
  265. struct hba_parameters params;
  266. struct hwi_controller *phwi_ctrlr;
  267. unsigned int mem_req[SE_MEM_MAX];
  268. /* PCI BAR mapped addresses */
  269. u8 __iomem *csr_va; /* CSR */
  270. u8 __iomem *db_va; /* Door Bell */
  271. u8 __iomem *pci_va; /* PCI Config */
  272. struct be_bus_address csr_pa; /* CSR */
  273. struct be_bus_address db_pa; /* CSR */
  274. struct be_bus_address pci_pa; /* CSR */
  275. /* PCI representation of our HBA */
  276. struct pci_dev *pcidev;
  277. unsigned int num_cpus;
  278. unsigned int nxt_cqid;
  279. char *msi_name[MAX_CPUS];
  280. struct be_mem_descriptor *init_mem;
  281. unsigned short io_sgl_alloc_index;
  282. unsigned short io_sgl_free_index;
  283. unsigned short io_sgl_hndl_avbl;
  284. struct sgl_handle **io_sgl_hndl_base;
  285. struct sgl_handle **sgl_hndl_array;
  286. unsigned short eh_sgl_alloc_index;
  287. unsigned short eh_sgl_free_index;
  288. unsigned short eh_sgl_hndl_avbl;
  289. struct sgl_handle **eh_sgl_hndl_base;
  290. spinlock_t io_sgl_lock;
  291. spinlock_t mgmt_sgl_lock;
  292. spinlock_t async_pdu_lock;
  293. struct list_head hba_queue;
  294. #define BE_MAX_SESSION 2048
  295. #define BE_INVALID_CID 0xffff
  296. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  297. (phba->cid_to_cri_map[cid] = cri_index)
  298. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  299. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  300. struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
  301. struct iscsi_endpoint **ep_array;
  302. struct beiscsi_conn **conn_table;
  303. struct Scsi_Host *shost;
  304. struct iscsi_iface *ipv4_iface;
  305. struct iscsi_iface *ipv6_iface;
  306. struct {
  307. /**
  308. * group together since they are used most frequently
  309. * for cid to cri conversion
  310. */
  311. #define BEISCSI_PHYS_PORT_MAX 4
  312. unsigned int phys_port;
  313. /* valid values of phys_port id are 0, 1, 2, 3 */
  314. unsigned int eqid_count;
  315. unsigned int cqid_count;
  316. unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
  317. #define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
  318. (phba->fw_config.iscsi_cid_count[ulp_num])
  319. unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
  320. unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
  321. unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
  322. unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
  323. unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
  324. unsigned short iscsi_features;
  325. uint16_t dual_ulp_aware;
  326. unsigned long ulp_supported;
  327. } fw_config;
  328. unsigned long state;
  329. #define BEISCSI_HBA_ONLINE 0
  330. #define BEISCSI_HBA_LINK_UP 1
  331. #define BEISCSI_HBA_BOOT_FOUND 2
  332. #define BEISCSI_HBA_BOOT_WORK 3
  333. #define BEISCSI_HBA_UER_SUPP 4
  334. #define BEISCSI_HBA_PCI_ERR 5
  335. #define BEISCSI_HBA_FW_TIMEOUT 6
  336. #define BEISCSI_HBA_IN_UE 7
  337. #define BEISCSI_HBA_IN_TPE 8
  338. /* error bits */
  339. #define BEISCSI_HBA_IN_ERR ((1 << BEISCSI_HBA_PCI_ERR) | \
  340. (1 << BEISCSI_HBA_FW_TIMEOUT) | \
  341. (1 << BEISCSI_HBA_IN_UE) | \
  342. (1 << BEISCSI_HBA_IN_TPE))
  343. u8 optic_state;
  344. struct delayed_work eqd_update;
  345. /* update EQ delay timer every 1000ms */
  346. #define BEISCSI_EQD_UPDATE_INTERVAL 1000
  347. struct timer_list hw_check;
  348. /* check for UE every 1000ms */
  349. #define BEISCSI_UE_DETECT_INTERVAL 1000
  350. u32 ue2rp;
  351. struct delayed_work recover_port;
  352. struct work_struct sess_work;
  353. bool mac_addr_set;
  354. u8 mac_address[ETH_ALEN];
  355. u8 port_name;
  356. u8 port_speed;
  357. char fw_ver_str[BEISCSI_VER_STRLEN];
  358. struct workqueue_struct *wq; /* The actuak work queue */
  359. struct be_ctrl_info ctrl;
  360. unsigned int generation;
  361. unsigned int interface_handle;
  362. struct be_aic_obj aic_obj[MAX_CPUS];
  363. unsigned int attr_log_enable;
  364. int (*iotask_fn)(struct iscsi_task *,
  365. struct scatterlist *sg,
  366. uint32_t num_sg, uint32_t xferlen,
  367. uint32_t writedir);
  368. struct boot_struct {
  369. int retry;
  370. unsigned int tag;
  371. unsigned int s_handle;
  372. struct be_dma_mem nonemb_cmd;
  373. enum {
  374. BEISCSI_BOOT_REOPEN_SESS = 1,
  375. BEISCSI_BOOT_GET_SHANDLE,
  376. BEISCSI_BOOT_GET_SINFO,
  377. BEISCSI_BOOT_LOGOUT_SESS,
  378. BEISCSI_BOOT_CREATE_KSET,
  379. } action;
  380. struct mgmt_session_info boot_sess;
  381. struct iscsi_boot_kset *boot_kset;
  382. } boot_struct;
  383. struct work_struct boot_work;
  384. };
  385. #define beiscsi_hba_in_error(phba) ((phba)->state & BEISCSI_HBA_IN_ERR)
  386. #define beiscsi_hba_is_online(phba) \
  387. (!beiscsi_hba_in_error((phba)) && \
  388. test_bit(BEISCSI_HBA_ONLINE, &phba->state))
  389. struct beiscsi_session {
  390. struct dma_pool *bhs_pool;
  391. };
  392. /**
  393. * struct beiscsi_conn - iscsi connection structure
  394. */
  395. struct beiscsi_conn {
  396. struct iscsi_conn *conn;
  397. struct beiscsi_hba *phba;
  398. u32 exp_statsn;
  399. u32 doorbell_offset;
  400. u32 beiscsi_conn_cid;
  401. struct beiscsi_endpoint *ep;
  402. unsigned short login_in_progress;
  403. struct wrb_handle *plogin_wrb_handle;
  404. struct sgl_handle *plogin_sgl_handle;
  405. struct beiscsi_session *beiscsi_sess;
  406. struct iscsi_task *task;
  407. };
  408. /* This structure is used by the chip */
  409. struct pdu_data_out {
  410. u32 dw[12];
  411. };
  412. /**
  413. * Pseudo amap definition in which each bit of the actual structure is defined
  414. * as a byte: used to calculate offset/shift/mask of each field
  415. */
  416. struct amap_pdu_data_out {
  417. u8 opcode[6]; /* opcode */
  418. u8 rsvd0[2]; /* should be 0 */
  419. u8 rsvd1[7];
  420. u8 final_bit; /* F bit */
  421. u8 rsvd2[16];
  422. u8 ahs_length[8]; /* no AHS */
  423. u8 data_len_hi[8];
  424. u8 data_len_lo[16]; /* DataSegmentLength */
  425. u8 lun[64];
  426. u8 itt[32]; /* ITT; initiator task tag */
  427. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  428. u8 rsvd3[32];
  429. u8 exp_stat_sn[32];
  430. u8 rsvd4[32];
  431. u8 data_sn[32];
  432. u8 buffer_offset[32];
  433. u8 rsvd5[32];
  434. };
  435. struct be_cmd_bhs {
  436. struct iscsi_scsi_req iscsi_hdr;
  437. unsigned char pad1[16];
  438. struct pdu_data_out iscsi_data_pdu;
  439. unsigned char pad2[BE_SENSE_INFO_SIZE -
  440. sizeof(struct pdu_data_out)];
  441. };
  442. struct beiscsi_io_task {
  443. struct wrb_handle *pwrb_handle;
  444. struct sgl_handle *psgl_handle;
  445. struct beiscsi_conn *conn;
  446. struct scsi_cmnd *scsi_cmnd;
  447. int num_sg;
  448. struct hwi_wrb_context *pwrb_context;
  449. itt_t libiscsi_itt;
  450. struct be_cmd_bhs *cmd_bhs;
  451. struct be_bus_address bhs_pa;
  452. unsigned short bhs_len;
  453. dma_addr_t mtask_addr;
  454. uint32_t mtask_data_count;
  455. uint8_t wrb_type;
  456. };
  457. struct be_nonio_bhs {
  458. struct iscsi_hdr iscsi_hdr;
  459. unsigned char pad1[16];
  460. struct pdu_data_out iscsi_data_pdu;
  461. unsigned char pad2[BE_SENSE_INFO_SIZE -
  462. sizeof(struct pdu_data_out)];
  463. };
  464. struct be_status_bhs {
  465. struct iscsi_scsi_req iscsi_hdr;
  466. unsigned char pad1[16];
  467. /**
  468. * The plus 2 below is to hold the sense info length that gets
  469. * DMA'ed by RxULP
  470. */
  471. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  472. };
  473. struct iscsi_sge {
  474. u32 dw[4];
  475. };
  476. /**
  477. * Pseudo amap definition in which each bit of the actual structure is defined
  478. * as a byte: used to calculate offset/shift/mask of each field
  479. */
  480. struct amap_iscsi_sge {
  481. u8 addr_hi[32];
  482. u8 addr_lo[32];
  483. u8 sge_offset[22]; /* DWORD 2 */
  484. u8 rsvd0[9]; /* DWORD 2 */
  485. u8 last_sge; /* DWORD 2 */
  486. u8 len[17]; /* DWORD 3 */
  487. u8 rsvd1[15]; /* DWORD 3 */
  488. };
  489. struct beiscsi_offload_params {
  490. u32 dw[6];
  491. };
  492. #define OFFLD_PARAMS_ERL 0x00000003
  493. #define OFFLD_PARAMS_DDE 0x00000004
  494. #define OFFLD_PARAMS_HDE 0x00000008
  495. #define OFFLD_PARAMS_IR2T 0x00000010
  496. #define OFFLD_PARAMS_IMD 0x00000020
  497. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  498. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  499. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  500. /**
  501. * Pseudo amap definition in which each bit of the actual structure is defined
  502. * as a byte: used to calculate offset/shift/mask of each field
  503. */
  504. struct amap_beiscsi_offload_params {
  505. u8 max_burst_length[32];
  506. u8 max_send_data_segment_length[32];
  507. u8 first_burst_length[32];
  508. u8 erl[2];
  509. u8 dde[1];
  510. u8 hde[1];
  511. u8 ir2t[1];
  512. u8 imd[1];
  513. u8 data_seq_inorder[1];
  514. u8 pdu_seq_inorder[1];
  515. u8 max_r2t[16];
  516. u8 pad[8];
  517. u8 exp_statsn[32];
  518. u8 max_recv_data_segment_length[32];
  519. };
  520. struct hd_async_handle {
  521. struct list_head link;
  522. struct be_bus_address pa;
  523. void *pbuffer;
  524. u32 buffer_len;
  525. u16 index;
  526. u16 cri;
  527. u8 is_header;
  528. u8 is_final;
  529. u8 in_use;
  530. };
  531. #define BEISCSI_ASYNC_HDQ_SIZE(phba, ulp) \
  532. (BEISCSI_GET_CID_COUNT((phba), (ulp)) * 2)
  533. /**
  534. * This has list of async PDUs that are waiting to be processed.
  535. * Buffers live in this list for a brief duration before they get
  536. * processed and posted back to hardware.
  537. * Note that we don't really need one cri_wait_queue per async_entry.
  538. * We need one cri_wait_queue per CRI. Its easier to manage if this
  539. * is tagged along with the async_entry.
  540. */
  541. struct hd_async_entry {
  542. struct cri_wait_queue {
  543. unsigned short hdr_len;
  544. unsigned int bytes_received;
  545. unsigned int bytes_needed;
  546. struct list_head list;
  547. } wq;
  548. /* handles posted to FW resides here */
  549. struct hd_async_handle *header;
  550. struct hd_async_handle *data;
  551. };
  552. struct hd_async_buf_context {
  553. struct be_bus_address pa_base;
  554. void *va_base;
  555. void *ring_base;
  556. struct hd_async_handle *handle_base;
  557. u32 buffer_size;
  558. u16 pi;
  559. };
  560. /**
  561. * hd_async_context is declared for each ULP supporting iSCSI function.
  562. */
  563. struct hd_async_context {
  564. struct hd_async_buf_context async_header;
  565. struct hd_async_buf_context async_data;
  566. u16 num_entries;
  567. /**
  568. * When unsol PDU is in, it needs to be chained till all the bytes are
  569. * received and then processing is done. hd_async_entry is created
  570. * based on the cid_count for each ULP. When unsol PDU comes in based
  571. * on the conn_id it needs to be added to the correct async_entry wq.
  572. * Below defined cid_to_async_cri_map is used to reterive the
  573. * async_cri_map for a particular connection.
  574. *
  575. * This array is initialized after beiscsi_create_wrb_rings returns.
  576. *
  577. * - this method takes more memory space, fixed to 2K
  578. * - any support for connections greater than this the array size needs
  579. * to be incremented
  580. */
  581. #define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
  582. unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
  583. /**
  584. * This is a variable size array. Don`t add anything after this field!!
  585. */
  586. struct hd_async_entry *async_entry;
  587. };
  588. struct i_t_dpdu_cqe {
  589. u32 dw[4];
  590. } __packed;
  591. /**
  592. * Pseudo amap definition in which each bit of the actual structure is defined
  593. * as a byte: used to calculate offset/shift/mask of each field
  594. */
  595. struct amap_i_t_dpdu_cqe {
  596. u8 db_addr_hi[32];
  597. u8 db_addr_lo[32];
  598. u8 code[6];
  599. u8 cid[10];
  600. u8 dpl[16];
  601. u8 index[16];
  602. u8 num_cons[10];
  603. u8 rsvd0[4];
  604. u8 final;
  605. u8 valid;
  606. } __packed;
  607. struct amap_i_t_dpdu_cqe_v2 {
  608. u8 db_addr_hi[32]; /* DWORD 0 */
  609. u8 db_addr_lo[32]; /* DWORD 1 */
  610. u8 code[6]; /* DWORD 2 */
  611. u8 num_cons; /* DWORD 2*/
  612. u8 rsvd0[8]; /* DWORD 2 */
  613. u8 dpl[17]; /* DWORD 2 */
  614. u8 index[16]; /* DWORD 3 */
  615. u8 cid[13]; /* DWORD 3 */
  616. u8 rsvd1; /* DWORD 3 */
  617. u8 final; /* DWORD 3 */
  618. u8 valid; /* DWORD 3 */
  619. } __packed;
  620. #define CQE_VALID_MASK 0x80000000
  621. #define CQE_CODE_MASK 0x0000003F
  622. #define CQE_CID_MASK 0x0000FFC0
  623. #define EQE_VALID_MASK 0x00000001
  624. #define EQE_MAJORCODE_MASK 0x0000000E
  625. #define EQE_RESID_MASK 0xFFFF0000
  626. struct be_eq_entry {
  627. u32 dw[1];
  628. } __packed;
  629. /**
  630. * Pseudo amap definition in which each bit of the actual structure is defined
  631. * as a byte: used to calculate offset/shift/mask of each field
  632. */
  633. struct amap_eq_entry {
  634. u8 valid; /* DWORD 0 */
  635. u8 major_code[3]; /* DWORD 0 */
  636. u8 minor_code[12]; /* DWORD 0 */
  637. u8 resource_id[16]; /* DWORD 0 */
  638. } __packed;
  639. struct cq_db {
  640. u32 dw[1];
  641. } __packed;
  642. /**
  643. * Pseudo amap definition in which each bit of the actual structure is defined
  644. * as a byte: used to calculate offset/shift/mask of each field
  645. */
  646. struct amap_cq_db {
  647. u8 qid[10];
  648. u8 event[1];
  649. u8 rsvd0[5];
  650. u8 num_popped[13];
  651. u8 rearm[1];
  652. u8 rsvd1[2];
  653. } __packed;
  654. void beiscsi_process_eq(struct beiscsi_hba *phba);
  655. struct iscsi_wrb {
  656. u32 dw[16];
  657. } __packed;
  658. #define WRB_TYPE_MASK 0xF0000000
  659. #define SKH_WRB_TYPE_OFFSET 27
  660. #define BE_WRB_TYPE_OFFSET 28
  661. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  662. (pwrb->dw[0] |= (wrb_type << type_offset))
  663. /**
  664. * Pseudo amap definition in which each bit of the actual structure is defined
  665. * as a byte: used to calculate offset/shift/mask of each field
  666. */
  667. struct amap_iscsi_wrb {
  668. u8 lun[14]; /* DWORD 0 */
  669. u8 lt; /* DWORD 0 */
  670. u8 invld; /* DWORD 0 */
  671. u8 wrb_idx[8]; /* DWORD 0 */
  672. u8 dsp; /* DWORD 0 */
  673. u8 dmsg; /* DWORD 0 */
  674. u8 undr_run; /* DWORD 0 */
  675. u8 over_run; /* DWORD 0 */
  676. u8 type[4]; /* DWORD 0 */
  677. u8 ptr2nextwrb[8]; /* DWORD 1 */
  678. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  679. u8 sgl_icd_idx[12]; /* DWORD 2 */
  680. u8 rsvd0[20]; /* DWORD 2 */
  681. u8 exp_data_sn[32]; /* DWORD 3 */
  682. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  683. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  684. u8 cmdsn_itt[32]; /* DWORD 6 */
  685. u8 dif_ref_tag[32]; /* DWORD 7 */
  686. u8 sge0_addr_hi[32]; /* DWORD 8 */
  687. u8 sge0_addr_lo[32]; /* DWORD 9 */
  688. u8 sge0_offset[22]; /* DWORD 10 */
  689. u8 pbs; /* DWORD 10 */
  690. u8 dif_mode[2]; /* DWORD 10 */
  691. u8 rsvd1[6]; /* DWORD 10 */
  692. u8 sge0_last; /* DWORD 10 */
  693. u8 sge0_len[17]; /* DWORD 11 */
  694. u8 dif_meta_tag[14]; /* DWORD 11 */
  695. u8 sge0_in_ddr; /* DWORD 11 */
  696. u8 sge1_addr_hi[32]; /* DWORD 12 */
  697. u8 sge1_addr_lo[32]; /* DWORD 13 */
  698. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  699. u8 rsvd2[9]; /* DWORD 14 */
  700. u8 sge1_last; /* DWORD 14 */
  701. u8 sge1_len[17]; /* DWORD 15 */
  702. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  703. u8 rsvd3[2]; /* DWORD 15 */
  704. u8 sge1_in_ddr; /* DWORD 15 */
  705. } __packed;
  706. struct amap_iscsi_wrb_v2 {
  707. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  708. u8 rsvd0[2]; /* DWORD 0*/
  709. u8 type[5]; /* DWORD 0 */
  710. u8 ptr2nextwrb[8]; /* DWORD 1 */
  711. u8 wrb_idx[8]; /* DWORD 1 */
  712. u8 lun[16]; /* DWORD 1 */
  713. u8 sgl_idx[16]; /* DWORD 2 */
  714. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  715. u8 exp_data_sn[32]; /* DWORD 3 */
  716. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  717. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  718. u8 cq_id[16]; /* DWORD 6 */
  719. u8 rsvd1[16]; /* DWORD 6 */
  720. u8 cmdsn_itt[32]; /* DWORD 7 */
  721. u8 sge0_addr_hi[32]; /* DWORD 8 */
  722. u8 sge0_addr_lo[32]; /* DWORD 9 */
  723. u8 sge0_offset[24]; /* DWORD 10 */
  724. u8 rsvd2[7]; /* DWORD 10 */
  725. u8 sge0_last; /* DWORD 10 */
  726. u8 sge0_len[17]; /* DWORD 11 */
  727. u8 rsvd3[7]; /* DWORD 11 */
  728. u8 diff_enbl; /* DWORD 11 */
  729. u8 u_run; /* DWORD 11 */
  730. u8 o_run; /* DWORD 11 */
  731. u8 invld; /* DWORD 11 */
  732. u8 dsp; /* DWORD 11 */
  733. u8 dmsg; /* DWORD 11 */
  734. u8 rsvd4; /* DWORD 11 */
  735. u8 lt; /* DWORD 11 */
  736. u8 sge1_addr_hi[32]; /* DWORD 12 */
  737. u8 sge1_addr_lo[32]; /* DWORD 13 */
  738. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  739. u8 rsvd5[7]; /* DWORD 14 */
  740. u8 sge1_last; /* DWORD 14 */
  741. u8 sge1_len[17]; /* DWORD 15 */
  742. u8 rsvd6[15]; /* DWORD 15 */
  743. } __packed;
  744. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid,
  745. struct hwi_wrb_context **pcontext);
  746. void
  747. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  748. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  749. struct iscsi_task *task);
  750. void hwi_ring_cq_db(struct beiscsi_hba *phba,
  751. unsigned int id, unsigned int num_processed,
  752. unsigned char rearm);
  753. unsigned int beiscsi_process_cq(struct be_eq_obj *pbe_eq, int budget);
  754. void beiscsi_process_mcc_cq(struct beiscsi_hba *phba);
  755. struct pdu_nop_out {
  756. u32 dw[12];
  757. };
  758. /**
  759. * Pseudo amap definition in which each bit of the actual structure is defined
  760. * as a byte: used to calculate offset/shift/mask of each field
  761. */
  762. struct amap_pdu_nop_out {
  763. u8 opcode[6]; /* opcode 0x00 */
  764. u8 i_bit; /* I Bit */
  765. u8 x_bit; /* reserved; should be 0 */
  766. u8 fp_bit_filler1[7];
  767. u8 f_bit; /* always 1 */
  768. u8 reserved1[16];
  769. u8 ahs_length[8]; /* no AHS */
  770. u8 data_len_hi[8];
  771. u8 data_len_lo[16]; /* DataSegmentLength */
  772. u8 lun[64];
  773. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  774. u8 ttt[32]; /* target id for ping or 0xffffffff */
  775. u8 cmd_sn[32];
  776. u8 exp_stat_sn[32];
  777. u8 reserved5[128];
  778. };
  779. #define PDUBASE_OPCODE_MASK 0x0000003F
  780. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  781. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  782. struct pdu_base {
  783. u32 dw[16];
  784. } __packed;
  785. /**
  786. * Pseudo amap definition in which each bit of the actual structure is defined
  787. * as a byte: used to calculate offset/shift/mask of each field
  788. */
  789. struct amap_pdu_base {
  790. u8 opcode[6];
  791. u8 i_bit; /* immediate bit */
  792. u8 x_bit; /* reserved, always 0 */
  793. u8 reserved1[24]; /* opcode-specific fields */
  794. u8 ahs_length[8]; /* length units is 4 byte words */
  795. u8 data_len_hi[8];
  796. u8 data_len_lo[16]; /* DatasegmentLength */
  797. u8 lun[64]; /* lun or opcode-specific fields */
  798. u8 itt[32]; /* initiator task tag */
  799. u8 reserved4[224];
  800. };
  801. struct iscsi_target_context_update_wrb {
  802. u32 dw[16];
  803. } __packed;
  804. /**
  805. * Pseudo amap definition in which each bit of the actual structure is defined
  806. * as a byte: used to calculate offset/shift/mask of each field
  807. */
  808. #define BE_TGT_CTX_UPDT_CMD 0x07
  809. struct amap_iscsi_target_context_update_wrb {
  810. u8 lun[14]; /* DWORD 0 */
  811. u8 lt; /* DWORD 0 */
  812. u8 invld; /* DWORD 0 */
  813. u8 wrb_idx[8]; /* DWORD 0 */
  814. u8 dsp; /* DWORD 0 */
  815. u8 dmsg; /* DWORD 0 */
  816. u8 undr_run; /* DWORD 0 */
  817. u8 over_run; /* DWORD 0 */
  818. u8 type[4]; /* DWORD 0 */
  819. u8 ptr2nextwrb[8]; /* DWORD 1 */
  820. u8 max_burst_length[19]; /* DWORD 1 */
  821. u8 rsvd0[5]; /* DWORD 1 */
  822. u8 rsvd1[15]; /* DWORD 2 */
  823. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  824. u8 first_burst_length[14]; /* DWORD 3 */
  825. u8 rsvd2[2]; /* DWORD 3 */
  826. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  827. u8 rsvd3[5]; /* DWORD 3 */
  828. u8 session_state[3]; /* DWORD 3 */
  829. u8 rsvd4[16]; /* DWORD 4 */
  830. u8 tx_jumbo; /* DWORD 4 */
  831. u8 hde; /* DWORD 4 */
  832. u8 dde; /* DWORD 4 */
  833. u8 erl[2]; /* DWORD 4 */
  834. u8 domain_id[5]; /* DWORD 4 */
  835. u8 mode; /* DWORD 4 */
  836. u8 imd; /* DWORD 4 */
  837. u8 ir2t; /* DWORD 4 */
  838. u8 notpredblq[2]; /* DWORD 4 */
  839. u8 compltonack; /* DWORD 4 */
  840. u8 stat_sn[32]; /* DWORD 5 */
  841. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  842. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  843. u8 pad_addr_hi[32]; /* DWORD 8 */
  844. u8 pad_addr_lo[32]; /* DWORD 9 */
  845. u8 rsvd5[32]; /* DWORD 10 */
  846. u8 rsvd6[32]; /* DWORD 11 */
  847. u8 rsvd7[32]; /* DWORD 12 */
  848. u8 rsvd8[32]; /* DWORD 13 */
  849. u8 rsvd9[32]; /* DWORD 14 */
  850. u8 rsvd10[32]; /* DWORD 15 */
  851. } __packed;
  852. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  853. #define BEISCSI_MAX_CXNS 1
  854. struct amap_iscsi_target_context_update_wrb_v2 {
  855. u8 max_burst_length[24]; /* DWORD 0 */
  856. u8 rsvd0[3]; /* DWORD 0 */
  857. u8 type[5]; /* DWORD 0 */
  858. u8 ptr2nextwrb[8]; /* DWORD 1 */
  859. u8 wrb_idx[8]; /* DWORD 1 */
  860. u8 rsvd1[16]; /* DWORD 1 */
  861. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  862. u8 rsvd2[8]; /* DWORD 2 */
  863. u8 first_burst_length[24]; /* DWORD 3 */
  864. u8 rsvd3[8]; /* DOWRD 3 */
  865. u8 max_r2t[16]; /* DWORD 4 */
  866. u8 rsvd4; /* DWORD 4 */
  867. u8 hde; /* DWORD 4 */
  868. u8 dde; /* DWORD 4 */
  869. u8 erl[2]; /* DWORD 4 */
  870. u8 rsvd5[6]; /* DWORD 4 */
  871. u8 imd; /* DWORD 4 */
  872. u8 ir2t; /* DWORD 4 */
  873. u8 rsvd6[3]; /* DWORD 4 */
  874. u8 stat_sn[32]; /* DWORD 5 */
  875. u8 rsvd7[32]; /* DWORD 6 */
  876. u8 rsvd8[32]; /* DWORD 7 */
  877. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  878. u8 rsvd9[8]; /* DWORD 8 */
  879. u8 rsvd10[32]; /* DWORD 9 */
  880. u8 rsvd11[32]; /* DWORD 10 */
  881. u8 max_cxns[16]; /* DWORD 11 */
  882. u8 rsvd12[11]; /* DWORD 11*/
  883. u8 invld; /* DWORD 11 */
  884. u8 rsvd13;/* DWORD 11*/
  885. u8 dmsg; /* DWORD 11 */
  886. u8 data_seq_inorder; /* DWORD 11 */
  887. u8 pdu_seq_inorder; /* DWORD 11 */
  888. u8 rsvd14[32]; /*DWORD 12 */
  889. u8 rsvd15[32]; /* DWORD 13 */
  890. u8 rsvd16[32]; /* DWORD 14 */
  891. u8 rsvd17[32]; /* DWORD 15 */
  892. } __packed;
  893. struct be_ring {
  894. u32 pages; /* queue size in pages */
  895. u32 id; /* queue id assigned by beklib */
  896. u32 num; /* number of elements in queue */
  897. u32 cidx; /* consumer index */
  898. u32 pidx; /* producer index -- not used by most rings */
  899. u32 item_size; /* size in bytes of one object */
  900. u8 ulp_num; /* ULP to which CID binded */
  901. u16 register_set;
  902. u16 doorbell_format;
  903. u32 doorbell_offset;
  904. void *va; /* The virtual address of the ring. This
  905. * should be last to allow 32 & 64 bit debugger
  906. * extensions to work.
  907. */
  908. };
  909. struct hwi_controller {
  910. struct list_head io_sgl_list;
  911. struct list_head eh_sgl_list;
  912. struct sgl_handle *psgl_handle_base;
  913. struct hwi_wrb_context *wrb_context;
  914. struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
  915. struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
  916. struct hwi_context_memory *phwi_ctxt;
  917. };
  918. enum hwh_type_enum {
  919. HWH_TYPE_IO = 1,
  920. HWH_TYPE_LOGOUT = 2,
  921. HWH_TYPE_TMF = 3,
  922. HWH_TYPE_NOP = 4,
  923. HWH_TYPE_IO_RD = 5,
  924. HWH_TYPE_LOGIN = 11,
  925. HWH_TYPE_INVALID = 0xFFFFFFFF
  926. };
  927. struct wrb_handle {
  928. unsigned short wrb_index;
  929. struct iscsi_task *pio_handle;
  930. struct iscsi_wrb *pwrb;
  931. };
  932. struct hwi_context_memory {
  933. /* Adaptive interrupt coalescing (AIC) info */
  934. u16 min_eqd; /* in usecs */
  935. u16 max_eqd; /* in usecs */
  936. u16 cur_eqd; /* in usecs */
  937. struct be_eq_obj be_eq[MAX_CPUS];
  938. struct be_queue_info be_cq[MAX_CPUS - 1];
  939. struct be_queue_info *be_wrbq;
  940. /**
  941. * Create array of ULP number for below entries as DEFQ
  942. * will be created for both ULP if iSCSI Protocol is
  943. * loaded on both ULP.
  944. */
  945. struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
  946. struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
  947. struct hd_async_context *pasync_ctx[BEISCSI_ULP_COUNT];
  948. };
  949. void beiscsi_start_boot_work(struct beiscsi_hba *phba, unsigned int s_handle);
  950. /* Logging related definitions */
  951. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  952. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  953. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  954. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  955. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  956. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  957. #define BEISCSI_LOG_ISCSI 0x0040 /* SCSI/iSCSI Protocol related Logs */
  958. #define __beiscsi_log(phba, level, fmt, arg...) \
  959. shost_printk(level, phba->shost, fmt, __LINE__, ##arg)
  960. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  961. do { \
  962. uint32_t log_value = phba->attr_log_enable; \
  963. if (((mask) & log_value) || (level[1] <= '3')) \
  964. __beiscsi_log(phba, level, fmt, ##arg); \
  965. } while (0);
  966. #endif