rtc-ds1307.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742
  1. /*
  2. * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
  3. *
  4. * Copyright (C) 2005 James Chapman (ds1337 core)
  5. * Copyright (C) 2006 David Brownell
  6. * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
  7. * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/acpi.h>
  14. #include <linux/bcd.h>
  15. #include <linux/i2c.h>
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/of_device.h>
  19. #include <linux/rtc/ds1307.h>
  20. #include <linux/rtc.h>
  21. #include <linux/slab.h>
  22. #include <linux/string.h>
  23. #include <linux/hwmon.h>
  24. #include <linux/hwmon-sysfs.h>
  25. #include <linux/clk-provider.h>
  26. #include <linux/regmap.h>
  27. /*
  28. * We can't determine type by probing, but if we expect pre-Linux code
  29. * to have set the chip up as a clock (turning on the oscillator and
  30. * setting the date and time), Linux can ignore the non-clock features.
  31. * That's a natural job for a factory or repair bench.
  32. */
  33. enum ds_type {
  34. ds_1307,
  35. ds_1308,
  36. ds_1337,
  37. ds_1338,
  38. ds_1339,
  39. ds_1340,
  40. ds_1341,
  41. ds_1388,
  42. ds_3231,
  43. m41t0,
  44. m41t00,
  45. mcp794xx,
  46. rx_8025,
  47. rx_8130,
  48. last_ds_type /* always last */
  49. /* rs5c372 too? different address... */
  50. };
  51. /* RTC registers don't differ much, except for the century flag */
  52. #define DS1307_REG_SECS 0x00 /* 00-59 */
  53. # define DS1307_BIT_CH 0x80
  54. # define DS1340_BIT_nEOSC 0x80
  55. # define MCP794XX_BIT_ST 0x80
  56. #define DS1307_REG_MIN 0x01 /* 00-59 */
  57. # define M41T0_BIT_OF 0x80
  58. #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
  59. # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
  60. # define DS1307_BIT_PM 0x20 /* in REG_HOUR */
  61. # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
  62. # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
  63. #define DS1307_REG_WDAY 0x03 /* 01-07 */
  64. # define MCP794XX_BIT_VBATEN 0x08
  65. #define DS1307_REG_MDAY 0x04 /* 01-31 */
  66. #define DS1307_REG_MONTH 0x05 /* 01-12 */
  67. # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
  68. #define DS1307_REG_YEAR 0x06 /* 00-99 */
  69. /*
  70. * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
  71. * start at 7, and they differ a LOT. Only control and status matter for
  72. * basic RTC date and time functionality; be careful using them.
  73. */
  74. #define DS1307_REG_CONTROL 0x07 /* or ds1338 */
  75. # define DS1307_BIT_OUT 0x80
  76. # define DS1338_BIT_OSF 0x20
  77. # define DS1307_BIT_SQWE 0x10
  78. # define DS1307_BIT_RS1 0x02
  79. # define DS1307_BIT_RS0 0x01
  80. #define DS1337_REG_CONTROL 0x0e
  81. # define DS1337_BIT_nEOSC 0x80
  82. # define DS1339_BIT_BBSQI 0x20
  83. # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
  84. # define DS1337_BIT_RS2 0x10
  85. # define DS1337_BIT_RS1 0x08
  86. # define DS1337_BIT_INTCN 0x04
  87. # define DS1337_BIT_A2IE 0x02
  88. # define DS1337_BIT_A1IE 0x01
  89. #define DS1340_REG_CONTROL 0x07
  90. # define DS1340_BIT_OUT 0x80
  91. # define DS1340_BIT_FT 0x40
  92. # define DS1340_BIT_CALIB_SIGN 0x20
  93. # define DS1340_M_CALIBRATION 0x1f
  94. #define DS1340_REG_FLAG 0x09
  95. # define DS1340_BIT_OSF 0x80
  96. #define DS1337_REG_STATUS 0x0f
  97. # define DS1337_BIT_OSF 0x80
  98. # define DS3231_BIT_EN32KHZ 0x08
  99. # define DS1337_BIT_A2I 0x02
  100. # define DS1337_BIT_A1I 0x01
  101. #define DS1339_REG_ALARM1_SECS 0x07
  102. #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
  103. #define RX8025_REG_CTRL1 0x0e
  104. # define RX8025_BIT_2412 0x20
  105. #define RX8025_REG_CTRL2 0x0f
  106. # define RX8025_BIT_PON 0x10
  107. # define RX8025_BIT_VDET 0x40
  108. # define RX8025_BIT_XST 0x20
  109. struct ds1307 {
  110. struct nvmem_config nvmem_cfg;
  111. enum ds_type type;
  112. unsigned long flags;
  113. #define HAS_NVRAM 0 /* bit 0 == sysfs file active */
  114. #define HAS_ALARM 1 /* bit 1 == irq claimed */
  115. struct device *dev;
  116. struct regmap *regmap;
  117. const char *name;
  118. struct rtc_device *rtc;
  119. #ifdef CONFIG_COMMON_CLK
  120. struct clk_hw clks[2];
  121. #endif
  122. };
  123. struct chip_desc {
  124. unsigned alarm:1;
  125. u16 nvram_offset;
  126. u16 nvram_size;
  127. u8 offset; /* register's offset */
  128. u8 century_reg;
  129. u8 century_enable_bit;
  130. u8 century_bit;
  131. u8 bbsqi_bit;
  132. irq_handler_t irq_handler;
  133. const struct rtc_class_ops *rtc_ops;
  134. u16 trickle_charger_reg;
  135. u8 (*do_trickle_setup)(struct ds1307 *, u32,
  136. bool);
  137. };
  138. static int ds1307_get_time(struct device *dev, struct rtc_time *t);
  139. static int ds1307_set_time(struct device *dev, struct rtc_time *t);
  140. static u8 do_trickle_setup_ds1339(struct ds1307 *, u32 ohms, bool diode);
  141. static irqreturn_t rx8130_irq(int irq, void *dev_id);
  142. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
  143. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
  144. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
  145. static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
  146. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
  147. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
  148. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
  149. static const struct rtc_class_ops rx8130_rtc_ops = {
  150. .read_time = ds1307_get_time,
  151. .set_time = ds1307_set_time,
  152. .read_alarm = rx8130_read_alarm,
  153. .set_alarm = rx8130_set_alarm,
  154. .alarm_irq_enable = rx8130_alarm_irq_enable,
  155. };
  156. static const struct rtc_class_ops mcp794xx_rtc_ops = {
  157. .read_time = ds1307_get_time,
  158. .set_time = ds1307_set_time,
  159. .read_alarm = mcp794xx_read_alarm,
  160. .set_alarm = mcp794xx_set_alarm,
  161. .alarm_irq_enable = mcp794xx_alarm_irq_enable,
  162. };
  163. static const struct chip_desc chips[last_ds_type] = {
  164. [ds_1307] = {
  165. .nvram_offset = 8,
  166. .nvram_size = 56,
  167. },
  168. [ds_1308] = {
  169. .nvram_offset = 8,
  170. .nvram_size = 56,
  171. },
  172. [ds_1337] = {
  173. .alarm = 1,
  174. .century_reg = DS1307_REG_MONTH,
  175. .century_bit = DS1337_BIT_CENTURY,
  176. },
  177. [ds_1338] = {
  178. .nvram_offset = 8,
  179. .nvram_size = 56,
  180. },
  181. [ds_1339] = {
  182. .alarm = 1,
  183. .century_reg = DS1307_REG_MONTH,
  184. .century_bit = DS1337_BIT_CENTURY,
  185. .bbsqi_bit = DS1339_BIT_BBSQI,
  186. .trickle_charger_reg = 0x10,
  187. .do_trickle_setup = &do_trickle_setup_ds1339,
  188. },
  189. [ds_1340] = {
  190. .century_reg = DS1307_REG_HOUR,
  191. .century_enable_bit = DS1340_BIT_CENTURY_EN,
  192. .century_bit = DS1340_BIT_CENTURY,
  193. .trickle_charger_reg = 0x08,
  194. },
  195. [ds_1341] = {
  196. .century_reg = DS1307_REG_MONTH,
  197. .century_bit = DS1337_BIT_CENTURY,
  198. },
  199. [ds_1388] = {
  200. .offset = 1,
  201. .trickle_charger_reg = 0x0a,
  202. },
  203. [ds_3231] = {
  204. .alarm = 1,
  205. .century_reg = DS1307_REG_MONTH,
  206. .century_bit = DS1337_BIT_CENTURY,
  207. .bbsqi_bit = DS3231_BIT_BBSQW,
  208. },
  209. [rx_8130] = {
  210. .alarm = 1,
  211. /* this is battery backed SRAM */
  212. .nvram_offset = 0x20,
  213. .nvram_size = 4, /* 32bit (4 word x 8 bit) */
  214. .offset = 0x10,
  215. .irq_handler = rx8130_irq,
  216. .rtc_ops = &rx8130_rtc_ops,
  217. },
  218. [mcp794xx] = {
  219. .alarm = 1,
  220. /* this is battery backed SRAM */
  221. .nvram_offset = 0x20,
  222. .nvram_size = 0x40,
  223. .irq_handler = mcp794xx_irq,
  224. .rtc_ops = &mcp794xx_rtc_ops,
  225. },
  226. };
  227. static const struct i2c_device_id ds1307_id[] = {
  228. { "ds1307", ds_1307 },
  229. { "ds1308", ds_1308 },
  230. { "ds1337", ds_1337 },
  231. { "ds1338", ds_1338 },
  232. { "ds1339", ds_1339 },
  233. { "ds1388", ds_1388 },
  234. { "ds1340", ds_1340 },
  235. { "ds1341", ds_1341 },
  236. { "ds3231", ds_3231 },
  237. { "m41t0", m41t0 },
  238. { "m41t00", m41t00 },
  239. { "mcp7940x", mcp794xx },
  240. { "mcp7941x", mcp794xx },
  241. { "pt7c4338", ds_1307 },
  242. { "rx8025", rx_8025 },
  243. { "isl12057", ds_1337 },
  244. { "rx8130", rx_8130 },
  245. { }
  246. };
  247. MODULE_DEVICE_TABLE(i2c, ds1307_id);
  248. #ifdef CONFIG_OF
  249. static const struct of_device_id ds1307_of_match[] = {
  250. {
  251. .compatible = "dallas,ds1307",
  252. .data = (void *)ds_1307
  253. },
  254. {
  255. .compatible = "dallas,ds1308",
  256. .data = (void *)ds_1308
  257. },
  258. {
  259. .compatible = "dallas,ds1337",
  260. .data = (void *)ds_1337
  261. },
  262. {
  263. .compatible = "dallas,ds1338",
  264. .data = (void *)ds_1338
  265. },
  266. {
  267. .compatible = "dallas,ds1339",
  268. .data = (void *)ds_1339
  269. },
  270. {
  271. .compatible = "dallas,ds1388",
  272. .data = (void *)ds_1388
  273. },
  274. {
  275. .compatible = "dallas,ds1340",
  276. .data = (void *)ds_1340
  277. },
  278. {
  279. .compatible = "dallas,ds1341",
  280. .data = (void *)ds_1341
  281. },
  282. {
  283. .compatible = "maxim,ds3231",
  284. .data = (void *)ds_3231
  285. },
  286. {
  287. .compatible = "st,m41t0",
  288. .data = (void *)m41t00
  289. },
  290. {
  291. .compatible = "st,m41t00",
  292. .data = (void *)m41t00
  293. },
  294. {
  295. .compatible = "microchip,mcp7940x",
  296. .data = (void *)mcp794xx
  297. },
  298. {
  299. .compatible = "microchip,mcp7941x",
  300. .data = (void *)mcp794xx
  301. },
  302. {
  303. .compatible = "pericom,pt7c4338",
  304. .data = (void *)ds_1307
  305. },
  306. {
  307. .compatible = "epson,rx8025",
  308. .data = (void *)rx_8025
  309. },
  310. {
  311. .compatible = "isil,isl12057",
  312. .data = (void *)ds_1337
  313. },
  314. { }
  315. };
  316. MODULE_DEVICE_TABLE(of, ds1307_of_match);
  317. #endif
  318. #ifdef CONFIG_ACPI
  319. static const struct acpi_device_id ds1307_acpi_ids[] = {
  320. { .id = "DS1307", .driver_data = ds_1307 },
  321. { .id = "DS1308", .driver_data = ds_1308 },
  322. { .id = "DS1337", .driver_data = ds_1337 },
  323. { .id = "DS1338", .driver_data = ds_1338 },
  324. { .id = "DS1339", .driver_data = ds_1339 },
  325. { .id = "DS1388", .driver_data = ds_1388 },
  326. { .id = "DS1340", .driver_data = ds_1340 },
  327. { .id = "DS1341", .driver_data = ds_1341 },
  328. { .id = "DS3231", .driver_data = ds_3231 },
  329. { .id = "M41T0", .driver_data = m41t0 },
  330. { .id = "M41T00", .driver_data = m41t00 },
  331. { .id = "MCP7940X", .driver_data = mcp794xx },
  332. { .id = "MCP7941X", .driver_data = mcp794xx },
  333. { .id = "PT7C4338", .driver_data = ds_1307 },
  334. { .id = "RX8025", .driver_data = rx_8025 },
  335. { .id = "ISL12057", .driver_data = ds_1337 },
  336. { }
  337. };
  338. MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
  339. #endif
  340. /*
  341. * The ds1337 and ds1339 both have two alarms, but we only use the first
  342. * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
  343. * signal; ds1339 chips have only one alarm signal.
  344. */
  345. static irqreturn_t ds1307_irq(int irq, void *dev_id)
  346. {
  347. struct ds1307 *ds1307 = dev_id;
  348. struct mutex *lock = &ds1307->rtc->ops_lock;
  349. int stat, ret;
  350. mutex_lock(lock);
  351. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
  352. if (ret)
  353. goto out;
  354. if (stat & DS1337_BIT_A1I) {
  355. stat &= ~DS1337_BIT_A1I;
  356. regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
  357. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  358. DS1337_BIT_A1IE, 0);
  359. if (ret)
  360. goto out;
  361. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  362. }
  363. out:
  364. mutex_unlock(lock);
  365. return IRQ_HANDLED;
  366. }
  367. /*----------------------------------------------------------------------*/
  368. static int ds1307_get_time(struct device *dev, struct rtc_time *t)
  369. {
  370. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  371. int tmp, ret;
  372. const struct chip_desc *chip = &chips[ds1307->type];
  373. u8 regs[7];
  374. /* read the RTC date and time registers all at once */
  375. ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  376. sizeof(regs));
  377. if (ret) {
  378. dev_err(dev, "%s error %d\n", "read", ret);
  379. return ret;
  380. }
  381. dev_dbg(dev, "%s: %7ph\n", "read", regs);
  382. /* if oscillator fail bit is set, no data can be trusted */
  383. if (ds1307->type == m41t0 &&
  384. regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
  385. dev_warn_once(dev, "oscillator failed, set time!\n");
  386. return -EINVAL;
  387. }
  388. t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
  389. t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
  390. tmp = regs[DS1307_REG_HOUR] & 0x3f;
  391. t->tm_hour = bcd2bin(tmp);
  392. /* rx8130 is bit position, not BCD */
  393. if (ds1307->type == rx_8130)
  394. t->tm_wday = fls(regs[DS1307_REG_WDAY] & 0x7f);
  395. else
  396. t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
  397. t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
  398. tmp = regs[DS1307_REG_MONTH] & 0x1f;
  399. t->tm_mon = bcd2bin(tmp) - 1;
  400. t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
  401. if (regs[chip->century_reg] & chip->century_bit &&
  402. IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
  403. t->tm_year += 100;
  404. dev_dbg(dev, "%s secs=%d, mins=%d, "
  405. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  406. "read", t->tm_sec, t->tm_min,
  407. t->tm_hour, t->tm_mday,
  408. t->tm_mon, t->tm_year, t->tm_wday);
  409. /* initial clock setting can be undefined */
  410. return rtc_valid_tm(t);
  411. }
  412. static int ds1307_set_time(struct device *dev, struct rtc_time *t)
  413. {
  414. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  415. const struct chip_desc *chip = &chips[ds1307->type];
  416. int result;
  417. int tmp;
  418. u8 regs[7];
  419. dev_dbg(dev, "%s secs=%d, mins=%d, "
  420. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  421. "write", t->tm_sec, t->tm_min,
  422. t->tm_hour, t->tm_mday,
  423. t->tm_mon, t->tm_year, t->tm_wday);
  424. if (t->tm_year < 100)
  425. return -EINVAL;
  426. #ifdef CONFIG_RTC_DRV_DS1307_CENTURY
  427. if (t->tm_year > (chip->century_bit ? 299 : 199))
  428. return -EINVAL;
  429. #else
  430. if (t->tm_year > 199)
  431. return -EINVAL;
  432. #endif
  433. regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
  434. regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
  435. regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
  436. /* rx8130 is bit position, not BCD */
  437. if (ds1307->type == rx_8130)
  438. regs[DS1307_REG_WDAY] = 1 << t->tm_wday;
  439. else
  440. regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
  441. regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
  442. regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
  443. /* assume 20YY not 19YY */
  444. tmp = t->tm_year - 100;
  445. regs[DS1307_REG_YEAR] = bin2bcd(tmp);
  446. if (chip->century_enable_bit)
  447. regs[chip->century_reg] |= chip->century_enable_bit;
  448. if (t->tm_year > 199 && chip->century_bit)
  449. regs[chip->century_reg] |= chip->century_bit;
  450. if (ds1307->type == mcp794xx) {
  451. /*
  452. * these bits were cleared when preparing the date/time
  453. * values and need to be set again before writing the
  454. * regsfer out to the device.
  455. */
  456. regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
  457. regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
  458. }
  459. dev_dbg(dev, "%s: %7ph\n", "write", regs);
  460. result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
  461. sizeof(regs));
  462. if (result) {
  463. dev_err(dev, "%s error %d\n", "write", result);
  464. return result;
  465. }
  466. return 0;
  467. }
  468. static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  469. {
  470. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  471. int ret;
  472. u8 regs[9];
  473. if (!test_bit(HAS_ALARM, &ds1307->flags))
  474. return -EINVAL;
  475. /* read all ALARM1, ALARM2, and status registers at once */
  476. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
  477. regs, sizeof(regs));
  478. if (ret) {
  479. dev_err(dev, "%s error %d\n", "alarm read", ret);
  480. return ret;
  481. }
  482. dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
  483. &regs[0], &regs[4], &regs[7]);
  484. /*
  485. * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
  486. * and that all four fields are checked matches
  487. */
  488. t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
  489. t->time.tm_min = bcd2bin(regs[1] & 0x7f);
  490. t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
  491. t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
  492. /* ... and status */
  493. t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
  494. t->pending = !!(regs[8] & DS1337_BIT_A1I);
  495. dev_dbg(dev, "%s secs=%d, mins=%d, "
  496. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  497. "alarm read", t->time.tm_sec, t->time.tm_min,
  498. t->time.tm_hour, t->time.tm_mday,
  499. t->enabled, t->pending);
  500. return 0;
  501. }
  502. static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  503. {
  504. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  505. unsigned char regs[9];
  506. u8 control, status;
  507. int ret;
  508. if (!test_bit(HAS_ALARM, &ds1307->flags))
  509. return -EINVAL;
  510. dev_dbg(dev, "%s secs=%d, mins=%d, "
  511. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  512. "alarm set", t->time.tm_sec, t->time.tm_min,
  513. t->time.tm_hour, t->time.tm_mday,
  514. t->enabled, t->pending);
  515. /* read current status of both alarms and the chip */
  516. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  517. sizeof(regs));
  518. if (ret) {
  519. dev_err(dev, "%s error %d\n", "alarm write", ret);
  520. return ret;
  521. }
  522. control = regs[7];
  523. status = regs[8];
  524. dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
  525. &regs[0], &regs[4], control, status);
  526. /* set ALARM1, using 24 hour and day-of-month modes */
  527. regs[0] = bin2bcd(t->time.tm_sec);
  528. regs[1] = bin2bcd(t->time.tm_min);
  529. regs[2] = bin2bcd(t->time.tm_hour);
  530. regs[3] = bin2bcd(t->time.tm_mday);
  531. /* set ALARM2 to non-garbage */
  532. regs[4] = 0;
  533. regs[5] = 0;
  534. regs[6] = 0;
  535. /* disable alarms */
  536. regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
  537. regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
  538. ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  539. sizeof(regs));
  540. if (ret) {
  541. dev_err(dev, "can't set alarm time\n");
  542. return ret;
  543. }
  544. /* optionally enable ALARM1 */
  545. if (t->enabled) {
  546. dev_dbg(dev, "alarm IRQ armed\n");
  547. regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
  548. regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
  549. }
  550. return 0;
  551. }
  552. static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
  553. {
  554. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  555. if (!test_bit(HAS_ALARM, &ds1307->flags))
  556. return -ENOTTY;
  557. return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  558. DS1337_BIT_A1IE,
  559. enabled ? DS1337_BIT_A1IE : 0);
  560. }
  561. static const struct rtc_class_ops ds13xx_rtc_ops = {
  562. .read_time = ds1307_get_time,
  563. .set_time = ds1307_set_time,
  564. .read_alarm = ds1337_read_alarm,
  565. .set_alarm = ds1337_set_alarm,
  566. .alarm_irq_enable = ds1307_alarm_irq_enable,
  567. };
  568. /*----------------------------------------------------------------------*/
  569. /*
  570. * Alarm support for rx8130 devices.
  571. */
  572. #define RX8130_REG_ALARM_MIN 0x07
  573. #define RX8130_REG_ALARM_HOUR 0x08
  574. #define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
  575. #define RX8130_REG_EXTENSION 0x0c
  576. #define RX8130_REG_EXTENSION_WADA BIT(3)
  577. #define RX8130_REG_FLAG 0x0d
  578. #define RX8130_REG_FLAG_AF BIT(3)
  579. #define RX8130_REG_CONTROL0 0x0e
  580. #define RX8130_REG_CONTROL0_AIE BIT(3)
  581. static irqreturn_t rx8130_irq(int irq, void *dev_id)
  582. {
  583. struct ds1307 *ds1307 = dev_id;
  584. struct mutex *lock = &ds1307->rtc->ops_lock;
  585. u8 ctl[3];
  586. int ret;
  587. mutex_lock(lock);
  588. /* Read control registers. */
  589. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  590. sizeof(ctl));
  591. if (ret < 0)
  592. goto out;
  593. if (!(ctl[1] & RX8130_REG_FLAG_AF))
  594. goto out;
  595. ctl[1] &= ~RX8130_REG_FLAG_AF;
  596. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  597. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  598. sizeof(ctl));
  599. if (ret < 0)
  600. goto out;
  601. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  602. out:
  603. mutex_unlock(lock);
  604. return IRQ_HANDLED;
  605. }
  606. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  607. {
  608. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  609. u8 ald[3], ctl[3];
  610. int ret;
  611. if (!test_bit(HAS_ALARM, &ds1307->flags))
  612. return -EINVAL;
  613. /* Read alarm registers. */
  614. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  615. sizeof(ald));
  616. if (ret < 0)
  617. return ret;
  618. /* Read control registers. */
  619. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  620. sizeof(ctl));
  621. if (ret < 0)
  622. return ret;
  623. t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
  624. t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
  625. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  626. t->time.tm_sec = -1;
  627. t->time.tm_min = bcd2bin(ald[0] & 0x7f);
  628. t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
  629. t->time.tm_wday = -1;
  630. t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
  631. t->time.tm_mon = -1;
  632. t->time.tm_year = -1;
  633. t->time.tm_yday = -1;
  634. t->time.tm_isdst = -1;
  635. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
  636. __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  637. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
  638. return 0;
  639. }
  640. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  641. {
  642. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  643. u8 ald[3], ctl[3];
  644. int ret;
  645. if (!test_bit(HAS_ALARM, &ds1307->flags))
  646. return -EINVAL;
  647. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  648. "enabled=%d pending=%d\n", __func__,
  649. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  650. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  651. t->enabled, t->pending);
  652. /* Read control registers. */
  653. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  654. sizeof(ctl));
  655. if (ret < 0)
  656. return ret;
  657. ctl[0] &= RX8130_REG_EXTENSION_WADA;
  658. ctl[1] &= ~RX8130_REG_FLAG_AF;
  659. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  660. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  661. sizeof(ctl));
  662. if (ret < 0)
  663. return ret;
  664. /* Hardware alarm precision is 1 minute! */
  665. ald[0] = bin2bcd(t->time.tm_min);
  666. ald[1] = bin2bcd(t->time.tm_hour);
  667. ald[2] = bin2bcd(t->time.tm_mday);
  668. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  669. sizeof(ald));
  670. if (ret < 0)
  671. return ret;
  672. if (!t->enabled)
  673. return 0;
  674. ctl[2] |= RX8130_REG_CONTROL0_AIE;
  675. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, ctl[2]);
  676. }
  677. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
  678. {
  679. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  680. int ret, reg;
  681. if (!test_bit(HAS_ALARM, &ds1307->flags))
  682. return -EINVAL;
  683. ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
  684. if (ret < 0)
  685. return ret;
  686. if (enabled)
  687. reg |= RX8130_REG_CONTROL0_AIE;
  688. else
  689. reg &= ~RX8130_REG_CONTROL0_AIE;
  690. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
  691. }
  692. /*----------------------------------------------------------------------*/
  693. /*
  694. * Alarm support for mcp794xx devices.
  695. */
  696. #define MCP794XX_REG_WEEKDAY 0x3
  697. #define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7
  698. #define MCP794XX_REG_CONTROL 0x07
  699. # define MCP794XX_BIT_ALM0_EN 0x10
  700. # define MCP794XX_BIT_ALM1_EN 0x20
  701. #define MCP794XX_REG_ALARM0_BASE 0x0a
  702. #define MCP794XX_REG_ALARM0_CTRL 0x0d
  703. #define MCP794XX_REG_ALARM1_BASE 0x11
  704. #define MCP794XX_REG_ALARM1_CTRL 0x14
  705. # define MCP794XX_BIT_ALMX_IF BIT(3)
  706. # define MCP794XX_BIT_ALMX_C0 BIT(4)
  707. # define MCP794XX_BIT_ALMX_C1 BIT(5)
  708. # define MCP794XX_BIT_ALMX_C2 BIT(6)
  709. # define MCP794XX_BIT_ALMX_POL BIT(7)
  710. # define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
  711. MCP794XX_BIT_ALMX_C1 | \
  712. MCP794XX_BIT_ALMX_C2)
  713. static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
  714. {
  715. struct ds1307 *ds1307 = dev_id;
  716. struct mutex *lock = &ds1307->rtc->ops_lock;
  717. int reg, ret;
  718. mutex_lock(lock);
  719. /* Check and clear alarm 0 interrupt flag. */
  720. ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
  721. if (ret)
  722. goto out;
  723. if (!(reg & MCP794XX_BIT_ALMX_IF))
  724. goto out;
  725. reg &= ~MCP794XX_BIT_ALMX_IF;
  726. ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
  727. if (ret)
  728. goto out;
  729. /* Disable alarm 0. */
  730. ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  731. MCP794XX_BIT_ALM0_EN, 0);
  732. if (ret)
  733. goto out;
  734. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  735. out:
  736. mutex_unlock(lock);
  737. return IRQ_HANDLED;
  738. }
  739. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  740. {
  741. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  742. u8 regs[10];
  743. int ret;
  744. if (!test_bit(HAS_ALARM, &ds1307->flags))
  745. return -EINVAL;
  746. /* Read control and alarm 0 registers. */
  747. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  748. sizeof(regs));
  749. if (ret)
  750. return ret;
  751. t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
  752. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  753. t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
  754. t->time.tm_min = bcd2bin(regs[4] & 0x7f);
  755. t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
  756. t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
  757. t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
  758. t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
  759. t->time.tm_year = -1;
  760. t->time.tm_yday = -1;
  761. t->time.tm_isdst = -1;
  762. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  763. "enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
  764. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  765. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
  766. !!(regs[6] & MCP794XX_BIT_ALMX_POL),
  767. !!(regs[6] & MCP794XX_BIT_ALMX_IF),
  768. (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
  769. return 0;
  770. }
  771. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  772. {
  773. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  774. unsigned char regs[10];
  775. int ret;
  776. if (!test_bit(HAS_ALARM, &ds1307->flags))
  777. return -EINVAL;
  778. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  779. "enabled=%d pending=%d\n", __func__,
  780. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  781. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  782. t->enabled, t->pending);
  783. /* Read control and alarm 0 registers. */
  784. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  785. sizeof(regs));
  786. if (ret)
  787. return ret;
  788. /* Set alarm 0, using 24-hour and day-of-month modes. */
  789. regs[3] = bin2bcd(t->time.tm_sec);
  790. regs[4] = bin2bcd(t->time.tm_min);
  791. regs[5] = bin2bcd(t->time.tm_hour);
  792. regs[6] = bin2bcd(t->time.tm_wday + 1);
  793. regs[7] = bin2bcd(t->time.tm_mday);
  794. regs[8] = bin2bcd(t->time.tm_mon + 1);
  795. /* Clear the alarm 0 interrupt flag. */
  796. regs[6] &= ~MCP794XX_BIT_ALMX_IF;
  797. /* Set alarm match: second, minute, hour, day, date, month. */
  798. regs[6] |= MCP794XX_MSK_ALMX_MATCH;
  799. /* Disable interrupt. We will not enable until completely programmed */
  800. regs[0] &= ~MCP794XX_BIT_ALM0_EN;
  801. ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  802. sizeof(regs));
  803. if (ret)
  804. return ret;
  805. if (!t->enabled)
  806. return 0;
  807. regs[0] |= MCP794XX_BIT_ALM0_EN;
  808. return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
  809. }
  810. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
  811. {
  812. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  813. if (!test_bit(HAS_ALARM, &ds1307->flags))
  814. return -EINVAL;
  815. return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  816. MCP794XX_BIT_ALM0_EN,
  817. enabled ? MCP794XX_BIT_ALM0_EN : 0);
  818. }
  819. /*----------------------------------------------------------------------*/
  820. static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
  821. size_t bytes)
  822. {
  823. struct ds1307 *ds1307 = priv;
  824. const struct chip_desc *chip = &chips[ds1307->type];
  825. return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
  826. val, bytes);
  827. }
  828. static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
  829. size_t bytes)
  830. {
  831. struct ds1307 *ds1307 = priv;
  832. const struct chip_desc *chip = &chips[ds1307->type];
  833. return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
  834. val, bytes);
  835. }
  836. /*----------------------------------------------------------------------*/
  837. static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
  838. u32 ohms, bool diode)
  839. {
  840. u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
  841. DS1307_TRICKLE_CHARGER_NO_DIODE;
  842. switch (ohms) {
  843. case 250:
  844. setup |= DS1307_TRICKLE_CHARGER_250_OHM;
  845. break;
  846. case 2000:
  847. setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
  848. break;
  849. case 4000:
  850. setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
  851. break;
  852. default:
  853. dev_warn(ds1307->dev,
  854. "Unsupported ohm value %u in dt\n", ohms);
  855. return 0;
  856. }
  857. return setup;
  858. }
  859. static u8 ds1307_trickle_init(struct ds1307 *ds1307,
  860. const struct chip_desc *chip)
  861. {
  862. u32 ohms;
  863. bool diode = true;
  864. if (!chip->do_trickle_setup)
  865. return 0;
  866. if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
  867. &ohms))
  868. return 0;
  869. if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
  870. diode = false;
  871. return chip->do_trickle_setup(ds1307, ohms, diode);
  872. }
  873. /*----------------------------------------------------------------------*/
  874. #ifdef CONFIG_RTC_DRV_DS1307_HWMON
  875. /*
  876. * Temperature sensor support for ds3231 devices.
  877. */
  878. #define DS3231_REG_TEMPERATURE 0x11
  879. /*
  880. * A user-initiated temperature conversion is not started by this function,
  881. * so the temperature is updated once every 64 seconds.
  882. */
  883. static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
  884. {
  885. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  886. u8 temp_buf[2];
  887. s16 temp;
  888. int ret;
  889. ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
  890. temp_buf, sizeof(temp_buf));
  891. if (ret)
  892. return ret;
  893. /*
  894. * Temperature is represented as a 10-bit code with a resolution of
  895. * 0.25 degree celsius and encoded in two's complement format.
  896. */
  897. temp = (temp_buf[0] << 8) | temp_buf[1];
  898. temp >>= 6;
  899. *mC = temp * 250;
  900. return 0;
  901. }
  902. static ssize_t ds3231_hwmon_show_temp(struct device *dev,
  903. struct device_attribute *attr, char *buf)
  904. {
  905. int ret;
  906. s32 temp;
  907. ret = ds3231_hwmon_read_temp(dev, &temp);
  908. if (ret)
  909. return ret;
  910. return sprintf(buf, "%d\n", temp);
  911. }
  912. static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
  913. NULL, 0);
  914. static struct attribute *ds3231_hwmon_attrs[] = {
  915. &sensor_dev_attr_temp1_input.dev_attr.attr,
  916. NULL,
  917. };
  918. ATTRIBUTE_GROUPS(ds3231_hwmon);
  919. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  920. {
  921. struct device *dev;
  922. if (ds1307->type != ds_3231)
  923. return;
  924. dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
  925. ds1307,
  926. ds3231_hwmon_groups);
  927. if (IS_ERR(dev)) {
  928. dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
  929. PTR_ERR(dev));
  930. }
  931. }
  932. #else
  933. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  934. {
  935. }
  936. #endif /* CONFIG_RTC_DRV_DS1307_HWMON */
  937. /*----------------------------------------------------------------------*/
  938. /*
  939. * Square-wave output support for DS3231
  940. * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
  941. */
  942. #ifdef CONFIG_COMMON_CLK
  943. enum {
  944. DS3231_CLK_SQW = 0,
  945. DS3231_CLK_32KHZ,
  946. };
  947. #define clk_sqw_to_ds1307(clk) \
  948. container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
  949. #define clk_32khz_to_ds1307(clk) \
  950. container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
  951. static int ds3231_clk_sqw_rates[] = {
  952. 1,
  953. 1024,
  954. 4096,
  955. 8192,
  956. };
  957. static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
  958. {
  959. struct mutex *lock = &ds1307->rtc->ops_lock;
  960. int ret;
  961. mutex_lock(lock);
  962. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  963. mask, value);
  964. mutex_unlock(lock);
  965. return ret;
  966. }
  967. static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
  968. unsigned long parent_rate)
  969. {
  970. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  971. int control, ret;
  972. int rate_sel = 0;
  973. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  974. if (ret)
  975. return ret;
  976. if (control & DS1337_BIT_RS1)
  977. rate_sel += 1;
  978. if (control & DS1337_BIT_RS2)
  979. rate_sel += 2;
  980. return ds3231_clk_sqw_rates[rate_sel];
  981. }
  982. static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
  983. unsigned long *prate)
  984. {
  985. int i;
  986. for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
  987. if (ds3231_clk_sqw_rates[i] <= rate)
  988. return ds3231_clk_sqw_rates[i];
  989. }
  990. return 0;
  991. }
  992. static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
  993. unsigned long parent_rate)
  994. {
  995. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  996. int control = 0;
  997. int rate_sel;
  998. for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
  999. rate_sel++) {
  1000. if (ds3231_clk_sqw_rates[rate_sel] == rate)
  1001. break;
  1002. }
  1003. if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
  1004. return -EINVAL;
  1005. if (rate_sel & 1)
  1006. control |= DS1337_BIT_RS1;
  1007. if (rate_sel & 2)
  1008. control |= DS1337_BIT_RS2;
  1009. return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
  1010. control);
  1011. }
  1012. static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
  1013. {
  1014. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1015. return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
  1016. }
  1017. static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
  1018. {
  1019. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1020. ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
  1021. }
  1022. static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
  1023. {
  1024. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1025. int control, ret;
  1026. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1027. if (ret)
  1028. return ret;
  1029. return !(control & DS1337_BIT_INTCN);
  1030. }
  1031. static const struct clk_ops ds3231_clk_sqw_ops = {
  1032. .prepare = ds3231_clk_sqw_prepare,
  1033. .unprepare = ds3231_clk_sqw_unprepare,
  1034. .is_prepared = ds3231_clk_sqw_is_prepared,
  1035. .recalc_rate = ds3231_clk_sqw_recalc_rate,
  1036. .round_rate = ds3231_clk_sqw_round_rate,
  1037. .set_rate = ds3231_clk_sqw_set_rate,
  1038. };
  1039. static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
  1040. unsigned long parent_rate)
  1041. {
  1042. return 32768;
  1043. }
  1044. static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
  1045. {
  1046. struct mutex *lock = &ds1307->rtc->ops_lock;
  1047. int ret;
  1048. mutex_lock(lock);
  1049. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
  1050. DS3231_BIT_EN32KHZ,
  1051. enable ? DS3231_BIT_EN32KHZ : 0);
  1052. mutex_unlock(lock);
  1053. return ret;
  1054. }
  1055. static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
  1056. {
  1057. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1058. return ds3231_clk_32khz_control(ds1307, true);
  1059. }
  1060. static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
  1061. {
  1062. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1063. ds3231_clk_32khz_control(ds1307, false);
  1064. }
  1065. static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
  1066. {
  1067. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1068. int status, ret;
  1069. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
  1070. if (ret)
  1071. return ret;
  1072. return !!(status & DS3231_BIT_EN32KHZ);
  1073. }
  1074. static const struct clk_ops ds3231_clk_32khz_ops = {
  1075. .prepare = ds3231_clk_32khz_prepare,
  1076. .unprepare = ds3231_clk_32khz_unprepare,
  1077. .is_prepared = ds3231_clk_32khz_is_prepared,
  1078. .recalc_rate = ds3231_clk_32khz_recalc_rate,
  1079. };
  1080. static struct clk_init_data ds3231_clks_init[] = {
  1081. [DS3231_CLK_SQW] = {
  1082. .name = "ds3231_clk_sqw",
  1083. .ops = &ds3231_clk_sqw_ops,
  1084. },
  1085. [DS3231_CLK_32KHZ] = {
  1086. .name = "ds3231_clk_32khz",
  1087. .ops = &ds3231_clk_32khz_ops,
  1088. },
  1089. };
  1090. static int ds3231_clks_register(struct ds1307 *ds1307)
  1091. {
  1092. struct device_node *node = ds1307->dev->of_node;
  1093. struct clk_onecell_data *onecell;
  1094. int i;
  1095. onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
  1096. if (!onecell)
  1097. return -ENOMEM;
  1098. onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
  1099. onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
  1100. sizeof(onecell->clks[0]), GFP_KERNEL);
  1101. if (!onecell->clks)
  1102. return -ENOMEM;
  1103. for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
  1104. struct clk_init_data init = ds3231_clks_init[i];
  1105. /*
  1106. * Interrupt signal due to alarm conditions and square-wave
  1107. * output share same pin, so don't initialize both.
  1108. */
  1109. if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
  1110. continue;
  1111. /* optional override of the clockname */
  1112. of_property_read_string_index(node, "clock-output-names", i,
  1113. &init.name);
  1114. ds1307->clks[i].init = &init;
  1115. onecell->clks[i] = devm_clk_register(ds1307->dev,
  1116. &ds1307->clks[i]);
  1117. if (IS_ERR(onecell->clks[i]))
  1118. return PTR_ERR(onecell->clks[i]);
  1119. }
  1120. if (!node)
  1121. return 0;
  1122. of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
  1123. return 0;
  1124. }
  1125. static void ds1307_clks_register(struct ds1307 *ds1307)
  1126. {
  1127. int ret;
  1128. if (ds1307->type != ds_3231)
  1129. return;
  1130. ret = ds3231_clks_register(ds1307);
  1131. if (ret) {
  1132. dev_warn(ds1307->dev, "unable to register clock device %d\n",
  1133. ret);
  1134. }
  1135. }
  1136. #else
  1137. static void ds1307_clks_register(struct ds1307 *ds1307)
  1138. {
  1139. }
  1140. #endif /* CONFIG_COMMON_CLK */
  1141. static const struct regmap_config regmap_config = {
  1142. .reg_bits = 8,
  1143. .val_bits = 8,
  1144. };
  1145. static int ds1307_probe(struct i2c_client *client,
  1146. const struct i2c_device_id *id)
  1147. {
  1148. struct ds1307 *ds1307;
  1149. int err = -ENODEV;
  1150. int tmp, wday;
  1151. const struct chip_desc *chip;
  1152. bool want_irq;
  1153. bool ds1307_can_wakeup_device = false;
  1154. unsigned char regs[8];
  1155. struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
  1156. struct rtc_time tm;
  1157. unsigned long timestamp;
  1158. u8 trickle_charger_setup = 0;
  1159. ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
  1160. if (!ds1307)
  1161. return -ENOMEM;
  1162. dev_set_drvdata(&client->dev, ds1307);
  1163. ds1307->dev = &client->dev;
  1164. ds1307->name = client->name;
  1165. ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
  1166. if (IS_ERR(ds1307->regmap)) {
  1167. dev_err(ds1307->dev, "regmap allocation failed\n");
  1168. return PTR_ERR(ds1307->regmap);
  1169. }
  1170. i2c_set_clientdata(client, ds1307);
  1171. if (client->dev.of_node) {
  1172. ds1307->type = (enum ds_type)
  1173. of_device_get_match_data(&client->dev);
  1174. chip = &chips[ds1307->type];
  1175. } else if (id) {
  1176. chip = &chips[id->driver_data];
  1177. ds1307->type = id->driver_data;
  1178. } else {
  1179. const struct acpi_device_id *acpi_id;
  1180. acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
  1181. ds1307->dev);
  1182. if (!acpi_id)
  1183. return -ENODEV;
  1184. chip = &chips[acpi_id->driver_data];
  1185. ds1307->type = acpi_id->driver_data;
  1186. }
  1187. want_irq = client->irq > 0 && chip->alarm;
  1188. if (!pdata)
  1189. trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
  1190. else if (pdata->trickle_charger_setup)
  1191. trickle_charger_setup = pdata->trickle_charger_setup;
  1192. if (trickle_charger_setup && chip->trickle_charger_reg) {
  1193. trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
  1194. dev_dbg(ds1307->dev,
  1195. "writing trickle charger info 0x%x to 0x%x\n",
  1196. trickle_charger_setup, chip->trickle_charger_reg);
  1197. regmap_write(ds1307->regmap, chip->trickle_charger_reg,
  1198. trickle_charger_setup);
  1199. }
  1200. #ifdef CONFIG_OF
  1201. /*
  1202. * For devices with no IRQ directly connected to the SoC, the RTC chip
  1203. * can be forced as a wakeup source by stating that explicitly in
  1204. * the device's .dts file using the "wakeup-source" boolean property.
  1205. * If the "wakeup-source" property is set, don't request an IRQ.
  1206. * This will guarantee the 'wakealarm' sysfs entry is available on the device,
  1207. * if supported by the RTC.
  1208. */
  1209. if (chip->alarm && of_property_read_bool(client->dev.of_node,
  1210. "wakeup-source"))
  1211. ds1307_can_wakeup_device = true;
  1212. #endif
  1213. switch (ds1307->type) {
  1214. case ds_1337:
  1215. case ds_1339:
  1216. case ds_1341:
  1217. case ds_3231:
  1218. /* get registers that the "rtc" read below won't read... */
  1219. err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
  1220. regs, 2);
  1221. if (err) {
  1222. dev_dbg(ds1307->dev, "read error %d\n", err);
  1223. goto exit;
  1224. }
  1225. /* oscillator off? turn it on, so clock can tick. */
  1226. if (regs[0] & DS1337_BIT_nEOSC)
  1227. regs[0] &= ~DS1337_BIT_nEOSC;
  1228. /*
  1229. * Using IRQ or defined as wakeup-source?
  1230. * Disable the square wave and both alarms.
  1231. * For some variants, be sure alarms can trigger when we're
  1232. * running on Vbackup (BBSQI/BBSQW)
  1233. */
  1234. if (want_irq || ds1307_can_wakeup_device) {
  1235. regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
  1236. regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
  1237. }
  1238. regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
  1239. regs[0]);
  1240. /* oscillator fault? clear flag, and warn */
  1241. if (regs[1] & DS1337_BIT_OSF) {
  1242. regmap_write(ds1307->regmap, DS1337_REG_STATUS,
  1243. regs[1] & ~DS1337_BIT_OSF);
  1244. dev_warn(ds1307->dev, "SET TIME!\n");
  1245. }
  1246. break;
  1247. case rx_8025:
  1248. err = regmap_bulk_read(ds1307->regmap,
  1249. RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
  1250. if (err) {
  1251. dev_dbg(ds1307->dev, "read error %d\n", err);
  1252. goto exit;
  1253. }
  1254. /* oscillator off? turn it on, so clock can tick. */
  1255. if (!(regs[1] & RX8025_BIT_XST)) {
  1256. regs[1] |= RX8025_BIT_XST;
  1257. regmap_write(ds1307->regmap,
  1258. RX8025_REG_CTRL2 << 4 | 0x08,
  1259. regs[1]);
  1260. dev_warn(ds1307->dev,
  1261. "oscillator stop detected - SET TIME!\n");
  1262. }
  1263. if (regs[1] & RX8025_BIT_PON) {
  1264. regs[1] &= ~RX8025_BIT_PON;
  1265. regmap_write(ds1307->regmap,
  1266. RX8025_REG_CTRL2 << 4 | 0x08,
  1267. regs[1]);
  1268. dev_warn(ds1307->dev, "power-on detected\n");
  1269. }
  1270. if (regs[1] & RX8025_BIT_VDET) {
  1271. regs[1] &= ~RX8025_BIT_VDET;
  1272. regmap_write(ds1307->regmap,
  1273. RX8025_REG_CTRL2 << 4 | 0x08,
  1274. regs[1]);
  1275. dev_warn(ds1307->dev, "voltage drop detected\n");
  1276. }
  1277. /* make sure we are running in 24hour mode */
  1278. if (!(regs[0] & RX8025_BIT_2412)) {
  1279. u8 hour;
  1280. /* switch to 24 hour mode */
  1281. regmap_write(ds1307->regmap,
  1282. RX8025_REG_CTRL1 << 4 | 0x08,
  1283. regs[0] | RX8025_BIT_2412);
  1284. err = regmap_bulk_read(ds1307->regmap,
  1285. RX8025_REG_CTRL1 << 4 | 0x08,
  1286. regs, 2);
  1287. if (err) {
  1288. dev_dbg(ds1307->dev, "read error %d\n", err);
  1289. goto exit;
  1290. }
  1291. /* correct hour */
  1292. hour = bcd2bin(regs[DS1307_REG_HOUR]);
  1293. if (hour == 12)
  1294. hour = 0;
  1295. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1296. hour += 12;
  1297. regmap_write(ds1307->regmap,
  1298. DS1307_REG_HOUR << 4 | 0x08, hour);
  1299. }
  1300. break;
  1301. default:
  1302. break;
  1303. }
  1304. read_rtc:
  1305. /* read RTC registers */
  1306. err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  1307. sizeof(regs));
  1308. if (err) {
  1309. dev_dbg(ds1307->dev, "read error %d\n", err);
  1310. goto exit;
  1311. }
  1312. /*
  1313. * minimal sanity checking; some chips (like DS1340) don't
  1314. * specify the extra bits as must-be-zero, but there are
  1315. * still a few values that are clearly out-of-range.
  1316. */
  1317. tmp = regs[DS1307_REG_SECS];
  1318. switch (ds1307->type) {
  1319. case ds_1307:
  1320. case m41t0:
  1321. case m41t00:
  1322. /* clock halted? turn it on, so clock can tick. */
  1323. if (tmp & DS1307_BIT_CH) {
  1324. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1325. dev_warn(ds1307->dev, "SET TIME!\n");
  1326. goto read_rtc;
  1327. }
  1328. break;
  1329. case ds_1308:
  1330. case ds_1338:
  1331. /* clock halted? turn it on, so clock can tick. */
  1332. if (tmp & DS1307_BIT_CH)
  1333. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1334. /* oscillator fault? clear flag, and warn */
  1335. if (regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
  1336. regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
  1337. regs[DS1307_REG_CONTROL] &
  1338. ~DS1338_BIT_OSF);
  1339. dev_warn(ds1307->dev, "SET TIME!\n");
  1340. goto read_rtc;
  1341. }
  1342. break;
  1343. case ds_1340:
  1344. /* clock halted? turn it on, so clock can tick. */
  1345. if (tmp & DS1340_BIT_nEOSC)
  1346. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1347. err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
  1348. if (err) {
  1349. dev_dbg(ds1307->dev, "read error %d\n", err);
  1350. goto exit;
  1351. }
  1352. /* oscillator fault? clear flag, and warn */
  1353. if (tmp & DS1340_BIT_OSF) {
  1354. regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
  1355. dev_warn(ds1307->dev, "SET TIME!\n");
  1356. }
  1357. break;
  1358. case mcp794xx:
  1359. /* make sure that the backup battery is enabled */
  1360. if (!(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
  1361. regmap_write(ds1307->regmap, DS1307_REG_WDAY,
  1362. regs[DS1307_REG_WDAY] |
  1363. MCP794XX_BIT_VBATEN);
  1364. }
  1365. /* clock halted? turn it on, so clock can tick. */
  1366. if (!(tmp & MCP794XX_BIT_ST)) {
  1367. regmap_write(ds1307->regmap, DS1307_REG_SECS,
  1368. MCP794XX_BIT_ST);
  1369. dev_warn(ds1307->dev, "SET TIME!\n");
  1370. goto read_rtc;
  1371. }
  1372. break;
  1373. default:
  1374. break;
  1375. }
  1376. tmp = regs[DS1307_REG_HOUR];
  1377. switch (ds1307->type) {
  1378. case ds_1340:
  1379. case m41t0:
  1380. case m41t00:
  1381. /*
  1382. * NOTE: ignores century bits; fix before deploying
  1383. * systems that will run through year 2100.
  1384. */
  1385. break;
  1386. case rx_8025:
  1387. break;
  1388. default:
  1389. if (!(tmp & DS1307_BIT_12HR))
  1390. break;
  1391. /*
  1392. * Be sure we're in 24 hour mode. Multi-master systems
  1393. * take note...
  1394. */
  1395. tmp = bcd2bin(tmp & 0x1f);
  1396. if (tmp == 12)
  1397. tmp = 0;
  1398. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1399. tmp += 12;
  1400. regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
  1401. bin2bcd(tmp));
  1402. }
  1403. /*
  1404. * Some IPs have weekday reset value = 0x1 which might not correct
  1405. * hence compute the wday using the current date/month/year values
  1406. */
  1407. ds1307_get_time(ds1307->dev, &tm);
  1408. wday = tm.tm_wday;
  1409. timestamp = rtc_tm_to_time64(&tm);
  1410. rtc_time64_to_tm(timestamp, &tm);
  1411. /*
  1412. * Check if reset wday is different from the computed wday
  1413. * If different then set the wday which we computed using
  1414. * timestamp
  1415. */
  1416. if (wday != tm.tm_wday)
  1417. regmap_update_bits(ds1307->regmap, MCP794XX_REG_WEEKDAY,
  1418. MCP794XX_REG_WEEKDAY_WDAY_MASK,
  1419. tm.tm_wday + 1);
  1420. if (want_irq || ds1307_can_wakeup_device) {
  1421. device_set_wakeup_capable(ds1307->dev, true);
  1422. set_bit(HAS_ALARM, &ds1307->flags);
  1423. }
  1424. ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
  1425. if (IS_ERR(ds1307->rtc))
  1426. return PTR_ERR(ds1307->rtc);
  1427. if (ds1307_can_wakeup_device && !want_irq) {
  1428. dev_info(ds1307->dev,
  1429. "'wakeup-source' is set, request for an IRQ is disabled!\n");
  1430. /* We cannot support UIE mode if we do not have an IRQ line */
  1431. ds1307->rtc->uie_unsupported = 1;
  1432. }
  1433. if (want_irq) {
  1434. err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
  1435. chip->irq_handler ?: ds1307_irq,
  1436. IRQF_SHARED | IRQF_ONESHOT,
  1437. ds1307->name, ds1307);
  1438. if (err) {
  1439. client->irq = 0;
  1440. device_set_wakeup_capable(ds1307->dev, false);
  1441. clear_bit(HAS_ALARM, &ds1307->flags);
  1442. dev_err(ds1307->dev, "unable to request IRQ!\n");
  1443. } else {
  1444. dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
  1445. }
  1446. }
  1447. if (chip->nvram_size) {
  1448. ds1307->nvmem_cfg.name = "ds1307_nvram";
  1449. ds1307->nvmem_cfg.word_size = 1;
  1450. ds1307->nvmem_cfg.stride = 1;
  1451. ds1307->nvmem_cfg.size = chip->nvram_size;
  1452. ds1307->nvmem_cfg.reg_read = ds1307_nvram_read;
  1453. ds1307->nvmem_cfg.reg_write = ds1307_nvram_write;
  1454. ds1307->nvmem_cfg.priv = ds1307;
  1455. ds1307->rtc->nvmem_config = &ds1307->nvmem_cfg;
  1456. ds1307->rtc->nvram_old_abi = true;
  1457. }
  1458. ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
  1459. err = rtc_register_device(ds1307->rtc);
  1460. if (err)
  1461. return err;
  1462. ds1307_hwmon_register(ds1307);
  1463. ds1307_clks_register(ds1307);
  1464. return 0;
  1465. exit:
  1466. return err;
  1467. }
  1468. static struct i2c_driver ds1307_driver = {
  1469. .driver = {
  1470. .name = "rtc-ds1307",
  1471. .of_match_table = of_match_ptr(ds1307_of_match),
  1472. .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
  1473. },
  1474. .probe = ds1307_probe,
  1475. .id_table = ds1307_id,
  1476. };
  1477. module_i2c_driver(ds1307_driver);
  1478. MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
  1479. MODULE_LICENSE("GPL");