da9211-regulator.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. /*
  2. * da9211-regulator.h - Regulator definitions for DA9211/DA9212
  3. * /DA9213/DA9214/DA9215
  4. * Copyright (C) 2015 Dialog Semiconductor Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #ifndef __DA9211_REGISTERS_H__
  17. #define __DA9211_REGISTERS_H__
  18. /* Page selection */
  19. #define DA9211_REG_PAGE_CON 0x00
  20. /* System Control and Event Registers */
  21. #define DA9211_REG_STATUS_A 0x50
  22. #define DA9211_REG_STATUS_B 0x51
  23. #define DA9211_REG_EVENT_A 0x52
  24. #define DA9211_REG_EVENT_B 0x53
  25. #define DA9211_REG_MASK_A 0x54
  26. #define DA9211_REG_MASK_B 0x55
  27. #define DA9211_REG_CONTROL_A 0x56
  28. /* GPIO Control Registers */
  29. #define DA9211_REG_GPIO_0_1 0x58
  30. #define DA9211_REG_GPIO_2_3 0x59
  31. #define DA9211_REG_GPIO_4 0x5A
  32. /* Regulator Registers */
  33. #define DA9211_REG_BUCKA_CONT 0x5D
  34. #define DA9211_REG_BUCKB_CONT 0x5E
  35. #define DA9211_REG_BUCK_ILIM 0xD0
  36. #define DA9211_REG_BUCKA_CONF 0xD1
  37. #define DA9211_REG_BUCKB_CONF 0xD2
  38. #define DA9211_REG_BUCK_CONF 0xD3
  39. #define DA9211_REG_VBACKA_MAX 0xD5
  40. #define DA9211_REG_VBACKB_MAX 0xD6
  41. #define DA9211_REG_VBUCKA_A 0xD7
  42. #define DA9211_REG_VBUCKA_B 0xD8
  43. #define DA9211_REG_VBUCKB_A 0xD9
  44. #define DA9211_REG_VBUCKB_B 0xDA
  45. /* I2C Interface Settings */
  46. #define DA9211_REG_INTERFACE 0x105
  47. /* BUCK Phase Selection*/
  48. #define DA9211_REG_CONFIG_E 0x147
  49. /* Device ID */
  50. #define DA9211_REG_DEVICE_ID 0x201
  51. /*
  52. * Registers bits
  53. */
  54. /* DA9211_REG_PAGE_CON (addr=0x00) */
  55. #define DA9211_REG_PAGE_SHIFT 1
  56. #define DA9211_REG_PAGE_MASK 0x06
  57. /* On I2C registers 0x00 - 0xFF */
  58. #define DA9211_REG_PAGE0 0
  59. /* On I2C registers 0x100 - 0x1FF */
  60. #define DA9211_REG_PAGE2 2
  61. #define DA9211_PAGE_WRITE_MODE 0x00
  62. #define DA9211_REPEAT_WRITE_MODE 0x40
  63. #define DA9211_PAGE_REVERT 0x80
  64. /* DA9211_REG_STATUS_A (addr=0x50) */
  65. #define DA9211_GPI0 0x01
  66. #define DA9211_GPI1 0x02
  67. #define DA9211_GPI2 0x04
  68. #define DA9211_GPI3 0x08
  69. #define DA9211_GPI4 0x10
  70. /* DA9211_REG_EVENT_A (addr=0x52) */
  71. #define DA9211_E_GPI0 0x01
  72. #define DA9211_E_GPI1 0x02
  73. #define DA9211_E_GPI2 0x04
  74. #define DA9211_E_GPI3 0x08
  75. #define DA9211_E_GPI4 0x10
  76. #define DA9211_E_UVLO_IO 0x40
  77. /* DA9211_REG_EVENT_B (addr=0x53) */
  78. #define DA9211_E_PWRGOOD_A 0x01
  79. #define DA9211_E_PWRGOOD_B 0x02
  80. #define DA9211_E_TEMP_WARN 0x04
  81. #define DA9211_E_TEMP_CRIT 0x08
  82. #define DA9211_E_OV_CURR_A 0x10
  83. #define DA9211_E_OV_CURR_B 0x20
  84. /* DA9211_REG_MASK_A (addr=0x54) */
  85. #define DA9211_M_GPI0 0x01
  86. #define DA9211_M_GPI1 0x02
  87. #define DA9211_M_GPI2 0x04
  88. #define DA9211_M_GPI3 0x08
  89. #define DA9211_M_GPI4 0x10
  90. #define DA9211_M_UVLO_IO 0x40
  91. /* DA9211_REG_MASK_B (addr=0x55) */
  92. #define DA9211_M_PWRGOOD_A 0x01
  93. #define DA9211_M_PWRGOOD_B 0x02
  94. #define DA9211_M_TEMP_WARN 0x04
  95. #define DA9211_M_TEMP_CRIT 0x08
  96. #define DA9211_M_OV_CURR_A 0x10
  97. #define DA9211_M_OV_CURR_B 0x20
  98. /* DA9211_REG_CONTROL_A (addr=0x56) */
  99. #define DA9211_DEBOUNCING_SHIFT 0
  100. #define DA9211_DEBOUNCING_MASK 0x07
  101. #define DA9211_SLEW_RATE_SHIFT 3
  102. #define DA9211_SLEW_RATE_A_MASK 0x18
  103. #define DA9211_SLEW_RATE_B_SHIFT 5
  104. #define DA9211_SLEW_RATE_B_MASK 0x60
  105. #define DA9211_V_LOCK 0x80
  106. /* DA9211_REG_GPIO_0_1 (addr=0x58) */
  107. #define DA9211_GPIO0_PIN_SHIFT 0
  108. #define DA9211_GPIO0_PIN_MASK 0x03
  109. #define DA9211_GPIO0_PIN_GPI 0x00
  110. #define DA9211_GPIO0_PIN_GPO_OD 0x02
  111. #define DA9211_GPIO0_PIN_GPO 0x03
  112. #define DA9211_GPIO0_TYPE 0x04
  113. #define DA9211_GPIO0_TYPE_GPI 0x00
  114. #define DA9211_GPIO0_TYPE_GPO 0x04
  115. #define DA9211_GPIO0_MODE 0x08
  116. #define DA9211_GPIO1_PIN_SHIFT 4
  117. #define DA9211_GPIO1_PIN_MASK 0x30
  118. #define DA9211_GPIO1_PIN_GPI 0x00
  119. #define DA9211_GPIO1_PIN_VERROR 0x10
  120. #define DA9211_GPIO1_PIN_GPO_OD 0x20
  121. #define DA9211_GPIO1_PIN_GPO 0x30
  122. #define DA9211_GPIO1_TYPE_SHIFT 0x40
  123. #define DA9211_GPIO1_TYPE_GPI 0x00
  124. #define DA9211_GPIO1_TYPE_GPO 0x40
  125. #define DA9211_GPIO1_MODE 0x80
  126. /* DA9211_REG_GPIO_2_3 (addr=0x59) */
  127. #define DA9211_GPIO2_PIN_SHIFT 0
  128. #define DA9211_GPIO2_PIN_MASK 0x03
  129. #define DA9211_GPIO2_PIN_GPI 0x00
  130. #define DA9211_GPIO5_PIN_BUCK_CLK 0x10
  131. #define DA9211_GPIO2_PIN_GPO_OD 0x02
  132. #define DA9211_GPIO2_PIN_GPO 0x03
  133. #define DA9211_GPIO2_TYPE 0x04
  134. #define DA9211_GPIO2_TYPE_GPI 0x00
  135. #define DA9211_GPIO2_TYPE_GPO 0x04
  136. #define DA9211_GPIO2_MODE 0x08
  137. #define DA9211_GPIO3_PIN_SHIFT 4
  138. #define DA9211_GPIO3_PIN_MASK 0x30
  139. #define DA9211_GPIO3_PIN_GPI 0x00
  140. #define DA9211_GPIO3_PIN_IERROR 0x10
  141. #define DA9211_GPIO3_PIN_GPO_OD 0x20
  142. #define DA9211_GPIO3_PIN_GPO 0x30
  143. #define DA9211_GPIO3_TYPE_SHIFT 0x40
  144. #define DA9211_GPIO3_TYPE_GPI 0x00
  145. #define DA9211_GPIO3_TYPE_GPO 0x40
  146. #define DA9211_GPIO3_MODE 0x80
  147. /* DA9211_REG_GPIO_4 (addr=0x5A) */
  148. #define DA9211_GPIO4_PIN_SHIFT 0
  149. #define DA9211_GPIO4_PIN_MASK 0x03
  150. #define DA9211_GPIO4_PIN_GPI 0x00
  151. #define DA9211_GPIO4_PIN_GPO_OD 0x02
  152. #define DA9211_GPIO4_PIN_GPO 0x03
  153. #define DA9211_GPIO4_TYPE 0x04
  154. #define DA9211_GPIO4_TYPE_GPI 0x00
  155. #define DA9211_GPIO4_TYPE_GPO 0x04
  156. #define DA9211_GPIO4_MODE 0x08
  157. /* DA9211_REG_BUCKA_CONT (addr=0x5D) */
  158. #define DA9211_BUCKA_EN 0x01
  159. #define DA9211_BUCKA_GPI_SHIFT 1
  160. #define DA9211_BUCKA_GPI_MASK 0x06
  161. #define DA9211_BUCKA_GPI_OFF 0x00
  162. #define DA9211_BUCKA_GPI_GPIO0 0x02
  163. #define DA9211_BUCKA_GPI_GPIO1 0x04
  164. #define DA9211_BUCKA_GPI_GPIO3 0x06
  165. #define DA9211_BUCKA_PD_DIS 0x08
  166. #define DA9211_VBUCKA_SEL 0x10
  167. #define DA9211_VBUCKA_SEL_A 0x00
  168. #define DA9211_VBUCKA_SEL_B 0x10
  169. #define DA9211_VBUCKA_GPI_SHIFT 5
  170. #define DA9211_VBUCKA_GPI_MASK 0x60
  171. #define DA9211_VBUCKA_GPI_OFF 0x00
  172. #define DA9211_VBUCKA_GPI_GPIO1 0x20
  173. #define DA9211_VBUCKA_GPI_GPIO2 0x40
  174. #define DA9211_VBUCKA_GPI_GPIO4 0x60
  175. /* DA9211_REG_BUCKB_CONT (addr=0x5E) */
  176. #define DA9211_BUCKB_EN 0x01
  177. #define DA9211_BUCKB_GPI_SHIFT 1
  178. #define DA9211_BUCKB_GPI_MASK 0x06
  179. #define DA9211_BUCKB_GPI_OFF 0x00
  180. #define DA9211_BUCKB_GPI_GPIO0 0x02
  181. #define DA9211_BUCKB_GPI_GPIO1 0x04
  182. #define DA9211_BUCKB_GPI_GPIO3 0x06
  183. #define DA9211_BUCKB_PD_DIS 0x08
  184. #define DA9211_VBUCKB_SEL 0x10
  185. #define DA9211_VBUCKB_SEL_A 0x00
  186. #define DA9211_VBUCKB_SEL_B 0x10
  187. #define DA9211_VBUCKB_GPI_SHIFT 5
  188. #define DA9211_VBUCKB_GPI_MASK 0x60
  189. #define DA9211_VBUCKB_GPI_OFF 0x00
  190. #define DA9211_VBUCKB_GPI_GPIO1 0x20
  191. #define DA9211_VBUCKB_GPI_GPIO2 0x40
  192. #define DA9211_VBUCKB_GPI_GPIO4 0x60
  193. /* DA9211_REG_BUCK_ILIM (addr=0xD0) */
  194. #define DA9211_BUCKA_ILIM_SHIFT 0
  195. #define DA9211_BUCKA_ILIM_MASK 0x0F
  196. #define DA9211_BUCKB_ILIM_SHIFT 4
  197. #define DA9211_BUCKB_ILIM_MASK 0xF0
  198. /* DA9211_REG_BUCKA_CONF (addr=0xD1) */
  199. #define DA9211_BUCKA_MODE_SHIFT 0
  200. #define DA9211_BUCKA_MODE_MASK 0x03
  201. #define DA9211_BUCKA_MODE_MANUAL 0x00
  202. #define DA9211_BUCKA_MODE_SLEEP 0x01
  203. #define DA9211_BUCKA_MODE_SYNC 0x02
  204. #define DA9211_BUCKA_MODE_AUTO 0x03
  205. #define DA9211_BUCKA_UP_CTRL_SHIFT 2
  206. #define DA9211_BUCKA_UP_CTRL_MASK 0x1C
  207. #define DA9211_BUCKA_DOWN_CTRL_SHIFT 5
  208. #define DA9211_BUCKA_DOWN_CTRL_MASK 0xE0
  209. /* DA9211_REG_BUCKB_CONF (addr=0xD2) */
  210. #define DA9211_BUCKB_MODE_SHIFT 0
  211. #define DA9211_BUCKB_MODE_MASK 0x03
  212. #define DA9211_BUCKB_MODE_MANUAL 0x00
  213. #define DA9211_BUCKB_MODE_SLEEP 0x01
  214. #define DA9211_BUCKB_MODE_SYNC 0x02
  215. #define DA9211_BUCKB_MODE_AUTO 0x03
  216. #define DA9211_BUCKB_UP_CTRL_SHIFT 2
  217. #define DA9211_BUCKB_UP_CTRL_MASK 0x1C
  218. #define DA9211_BUCKB_DOWN_CTRL_SHIFT 5
  219. #define DA9211_BUCKB_DOWN_CTRL_MASK 0xE0
  220. /* DA9211_REG_BUCK_CONF (addr=0xD3) */
  221. #define DA9211_PHASE_SEL_A_SHIFT 0
  222. #define DA9211_PHASE_SEL_A_MASK 0x03
  223. #define DA9211_PHASE_SEL_B_SHIFT 2
  224. #define DA9211_PHASE_SEL_B_MASK 0x04
  225. #define DA9211_PH_SH_EN_A_SHIFT 3
  226. #define DA9211_PH_SH_EN_A_MASK 0x08
  227. #define DA9211_PH_SH_EN_B_SHIFT 4
  228. #define DA9211_PH_SH_EN_B_MASK 0x10
  229. /* DA9211_REG_VBUCKA_MAX (addr=0xD5) */
  230. #define DA9211_VBUCKA_BASE_SHIFT 0
  231. #define DA9211_VBUCKA_BASE_MASK 0x7F
  232. /* DA9211_REG_VBUCKB_MAX (addr=0xD6) */
  233. #define DA9211_VBUCKB_BASE_SHIFT 0
  234. #define DA9211_VBUCKB_BASE_MASK 0x7F
  235. /* DA9211_REG_VBUCKA/B_A/B (addr=0xD7/0xD8/0xD9/0xDA) */
  236. #define DA9211_VBUCK_SHIFT 0
  237. #define DA9211_VBUCK_MASK 0x7F
  238. #define DA9211_VBUCK_BIAS 0
  239. #define DA9211_BUCK_SL 0x80
  240. /* DA9211_REG_INTERFACE (addr=0x105) */
  241. #define DA9211_IF_BASE_ADDR_SHIFT 4
  242. #define DA9211_IF_BASE_ADDR_MASK 0xF0
  243. /* DA9211_REG_CONFIG_E (addr=0x147) */
  244. #define DA9211_SLAVE_SEL 0x40
  245. #endif /* __DA9211_REGISTERS_H__ */