123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524 |
- /*
- * MediaTek display pulse-width-modulation controller driver.
- * Copyright (c) 2015 MediaTek Inc.
- * Copyright (C) 2021 XiaoMi, Inc.
- * Author: YH Huang <yh.huang@mediatek.com>
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- */
- #include <linux/clk.h>
- #include <linux/err.h>
- #include <linux/io.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/of_device.h>
- #include <linux/platform_device.h>
- #include <linux/pwm.h>
- #include <linux/slab.h>
- #include <linux/of_address.h>
- #include <linux/delay.h>
- extern unsigned int mt_get_ckgen_freq(int ID);
- #define DISP_PWM_EN 0x00
- #define PWM_CLKDIV_SHIFT 16
- #define PWM_CLKDIV_MAX 0x3ff
- #define PWM_CLKDIV_MASK (PWM_CLKDIV_MAX << PWM_CLKDIV_SHIFT)
- #define PWM_PERIOD_BIT_WIDTH 12
- #define PWM_PERIOD_MASK ((1 << PWM_PERIOD_BIT_WIDTH) - 1)
- #define PWM_HIGH_WIDTH_SHIFT 16
- #define PWM_HIGH_WIDTH_MASK (0x1fff << PWM_HIGH_WIDTH_SHIFT)
- #undef pr_fmt
- #define pr_fmt(fmt) "[mtk_disp_pwm]" fmt
- struct mtk_pwm_data {
- u32 enable_mask;
- unsigned int con0;
- u32 con0_sel;
- unsigned int con1;
- bool has_commit;
- unsigned int commit;
- unsigned int commit_mask;
- unsigned int bls_debug;
- u32 bls_debug_mask;
- };
- struct mtk_disp_pwm {
- struct pwm_chip chip;
- const struct mtk_pwm_data *data;
- struct clk *clk_main;
- struct clk *clk_mm;
- struct clk *clk_source;
- void __iomem *base;
- void __iomem *pmw_src_addr;
- bool pwm_src_enabled;
- u32 source_rate;
- bool pwm_src_set;
- };
- static inline struct mtk_disp_pwm *to_mtk_disp_pwm(struct pwm_chip *chip)
- {
- return container_of(chip, struct mtk_disp_pwm, chip);
- }
- static void mtk_disp_pwm_update_bits(struct mtk_disp_pwm *mdp, u32 offset,
- u32 mask, u32 data)
- {
- void __iomem *address = mdp->base + offset;
- u32 value;
- value = readl(address);
- value &= ~mask;
- value |= data;
- writel(value, address);
- }
- static int get_pwm_src_base(struct device *dev, struct mtk_disp_pwm *mdp)
- {
- int ret = 0;
- struct device_node *node;
- void __iomem *pmw_src_base;
- u32 addr_offset = 0;
- node = of_parse_phandle(dev->of_node, "pwm_src_base", 0);
- if (!node) {
- dev_info(dev, "no pwm_src node\n");
- return -1;
- }
- pmw_src_base = of_iomap(node, 0);
- if (!pmw_src_base) {
- dev_info(dev, "no pwm_src address\n");
- of_node_put(node);
- return -1;
- }
- ret = of_property_read_u32(dev->of_node, "pwm_src_addr", &addr_offset);
- if (ret >= 0)
- mdp->pmw_src_addr = pmw_src_base + addr_offset;
- dev_info(dev, "get pwm_src_addr=%x\n", addr_offset);
- of_node_put(node);
- return ret;
- }
- static int pwm_src_power_on(struct mtk_disp_pwm *mdp)
- {
- u32 regosc;
- if (!mdp->pmw_src_addr || mdp->pwm_src_enabled)
- return 0;
- mdp->pwm_src_enabled = true;
- regosc = readl(mdp->pmw_src_addr);
- regosc = regosc | 0x1;
- writel(regosc, mdp->pmw_src_addr);
- udelay(150);
- regosc = readl(mdp->pmw_src_addr);
- regosc = regosc | 0x4;
- writel(regosc, mdp->pmw_src_addr);
- regosc = readl(mdp->pmw_src_addr);
- return 0;
- }
- static int pwm_src_power_off(struct mtk_disp_pwm *mdp)
- {
- u32 regosc;
- if (!mdp->pmw_src_addr || !mdp->pwm_src_enabled)
- return 0;
- mdp->pwm_src_enabled = false;
- regosc = readl(mdp->pmw_src_addr);
- regosc = regosc & (~0x4);
- writel(regosc, mdp->pmw_src_addr);
- udelay(150);
- regosc = readl(mdp->pmw_src_addr);
- regosc = regosc & (~0x1);
- writel(regosc, mdp->pmw_src_addr);
- regosc = readl(mdp->pmw_src_addr);
- return 0;
- }
- static int mtk_disp_pwm_config_impl(struct mtk_disp_pwm *mdp,
- int duty_ns, int period_ns)
- {
- u32 clk_div, period, high_width, value;
- u64 div, rate;
- int err;
- /*
- * Find period, high_width and clk_div to suit duty_ns and period_ns.
- * Calculate proper div value to keep period value in the bound.
- *
- * period_ns = 10^9 * (clk_div + 1) * (period + 1) / PWM_CLK_RATE
- * duty_ns = 10^9 * (clk_div + 1) * high_width / PWM_CLK_RATE
- *
- * period = (PWM_CLK_RATE * period_ns) / (10^9 * (clk_div + 1)) - 1
- * high_width = (PWM_CLK_RATE * duty_ns) / (10^9 * (clk_div + 1))
- */
- dev_notice(mdp->chip.dev, "duty=%d period=%d\n", duty_ns, period_ns);
- rate = clk_get_rate(mdp->clk_main);
- clk_div = div_u64(rate * period_ns, NSEC_PER_SEC) >>
- PWM_PERIOD_BIT_WIDTH;
- if (clk_div > PWM_CLKDIV_MAX)
- return -EINVAL;
- dev_notice(mdp->chip.dev, "rate=%lld clk_div=%d\n", rate, clk_div);
- div = NSEC_PER_SEC * (clk_div + 1);
- period = div64_u64(rate * period_ns, div);
- if (period > 0)
- period--;
- high_width = div64_u64(rate * duty_ns, div);
- value = period | (high_width << PWM_HIGH_WIDTH_SHIFT);
- dev_dbg(mdp->chip.dev, "high_width=%d period=%d\n",
- high_width, period);
- pwm_src_power_on(mdp);
- err = clk_enable(mdp->clk_main);
- if (err < 0)
- return err;
- err = clk_enable(mdp->clk_mm);
- if (err < 0) {
- clk_disable(mdp->clk_main);
- return err;
- }
- mtk_disp_pwm_update_bits(mdp, mdp->data->con0,
- PWM_CLKDIV_MASK,
- clk_div << PWM_CLKDIV_SHIFT);
- mtk_disp_pwm_update_bits(mdp, mdp->data->con1,
- PWM_PERIOD_MASK | PWM_HIGH_WIDTH_MASK,
- value);
- if (mdp->data->has_commit) {
- mtk_disp_pwm_update_bits(mdp, mdp->data->commit,
- mdp->data->commit_mask,
- mdp->data->commit_mask);
- mtk_disp_pwm_update_bits(mdp, mdp->data->commit,
- mdp->data->commit_mask,
- 0x0);
- }
- clk_disable(mdp->clk_mm);
- clk_disable(mdp->clk_main);
- return 0;
- }
- static int mtk_disp_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
- int duty_ns, int period_ns)
- {
- struct mtk_disp_pwm *mdp = to_mtk_disp_pwm(chip);
- return mtk_disp_pwm_config_impl(mdp, duty_ns, period_ns);
- }
- static int mtk_disp_pwm_enable_impl(struct mtk_disp_pwm *mdp)
- {
- int err;
- dev_dbg(mdp->chip.dev, "%s\n", __func__);
- err = clk_enable(mdp->clk_main);
- if (err < 0)
- return err;
- err = clk_enable(mdp->clk_mm);
- if (err < 0) {
- clk_disable(mdp->clk_main);
- return err;
- }
- pwm_src_power_on(mdp);
- if (mdp->pwm_src_set != true) {
- if (!IS_ERR(mdp->clk_source)) {
- err = clk_set_parent(mdp->clk_mm, mdp->clk_source);
- if (err < 0)
- dev_info(mdp->chip.dev, "no pwm_src\n");
- dev_info(mdp->chip.dev, "select clk_mm with pwm_src\n");
- }
- mdp->pwm_src_set = true;
- }
- mtk_disp_pwm_update_bits(mdp, DISP_PWM_EN, mdp->data->enable_mask,
- mdp->data->enable_mask);
- return 0;
- }
- static int mtk_disp_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
- {
- struct mtk_disp_pwm *mdp = to_mtk_disp_pwm(chip);
- return mtk_disp_pwm_enable_impl(mdp);
- }
- static void mtk_disp_pwm_disable_impl(struct mtk_disp_pwm *mdp)
- {
- dev_dbg(mdp->chip.dev, "%s\n", __func__);
- mtk_disp_pwm_update_bits(mdp, DISP_PWM_EN, mdp->data->enable_mask,
- 0x0);
- clk_disable(mdp->clk_mm);
- clk_disable(mdp->clk_main);
- pwm_src_power_off(mdp);
- }
- static void mtk_disp_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
- {
- struct mtk_disp_pwm *mdp = to_mtk_disp_pwm(chip);
- mtk_disp_pwm_disable_impl(mdp);
- }
- static const struct pwm_ops mtk_disp_pwm_ops = {
- .config = mtk_disp_pwm_config,
- .enable = mtk_disp_pwm_enable,
- .disable = mtk_disp_pwm_disable,
- .owner = THIS_MODULE,
- };
- static struct mtk_disp_pwm *g_mdp;
- static int mtk_disp_pwm_probe(struct platform_device *pdev)
- {
- struct resource *r;
- struct clk *pwm_src;
- int ret;
- pr_notice("%s start\n", __func__);
- g_mdp = devm_kzalloc(&pdev->dev, sizeof(*g_mdp), GFP_KERNEL);
- if (!g_mdp)
- return -ENOMEM;
- g_mdp->data = of_device_get_match_data(&pdev->dev);
- r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- g_mdp->base = devm_ioremap_resource(&pdev->dev, r);
- if (IS_ERR(g_mdp->base))
- return PTR_ERR(g_mdp->base);
- g_mdp->clk_main = devm_clk_get(&pdev->dev, "main");
- if (IS_ERR(g_mdp->clk_main))
- return PTR_ERR(g_mdp->clk_main);
- g_mdp->clk_mm = devm_clk_get(&pdev->dev, "mm");
- if (IS_ERR(g_mdp->clk_mm))
- return PTR_ERR(g_mdp->clk_mm);
- ret = clk_prepare(g_mdp->clk_main);
- if (ret < 0)
- return ret;
- ret = clk_prepare(g_mdp->clk_mm);
- if (ret < 0)
- goto disable_clk_main;
- g_mdp->clk_source = devm_clk_get(&pdev->dev, "pwm_src");
- get_pwm_src_base(&pdev->dev, g_mdp);
- g_mdp->chip.dev = &pdev->dev;
- g_mdp->chip.ops = &mtk_disp_pwm_ops;
- g_mdp->chip.base = -1;
- g_mdp->chip.npwm = 1;
- ret = pwmchip_add(&g_mdp->chip);
- if (ret < 0) {
- dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
- goto disable_clk_mm;
- }
- platform_set_drvdata(pdev, g_mdp);
- /*
- * For MT2701, disable double buffer before writing register
- * and select manual mode and use PWM_PERIOD/PWM_HIGH_WIDTH.
- */
- if (!g_mdp->data->has_commit) {
- mtk_disp_pwm_update_bits(g_mdp, g_mdp->data->bls_debug,
- g_mdp->data->bls_debug_mask,
- g_mdp->data->bls_debug_mask);
- mtk_disp_pwm_update_bits(g_mdp, g_mdp->data->con0,
- g_mdp->data->con0_sel,
- g_mdp->data->con0_sel);
- }
- pr_notice("%s end\n", __func__);
- return 0;
- disable_clk_mm:
- clk_unprepare(g_mdp->clk_mm);
- disable_clk_main:
- clk_unprepare(g_mdp->clk_main);
- return ret;
- }
- static int mtk_disp_pwm_remove(struct platform_device *pdev)
- {
- struct mtk_disp_pwm *mdp = platform_get_drvdata(pdev);
- int ret;
- ret = pwmchip_remove(&mdp->chip);
- clk_unprepare(mdp->clk_mm);
- clk_unprepare(mdp->clk_main);
- return ret;
- }
- static const struct mtk_pwm_data mt2701_pwm_data = {
- .enable_mask = BIT(16),
- .con0 = 0xa8,
- .con0_sel = 0x2,
- .con1 = 0xac,
- .has_commit = false,
- .bls_debug = 0xb0,
- .bls_debug_mask = 0x3,
- };
- static const struct mtk_pwm_data mt8173_pwm_data = {
- .enable_mask = BIT(0),
- .con0 = 0x10,
- .con0_sel = 0x0,
- .con1 = 0x14,
- .has_commit = true,
- .commit = 0x8,
- .commit_mask = 0x1,
- };
- static const struct mtk_pwm_data mt6799_pwm_data = {
- .enable_mask = BIT(0),
- .con0 = 0x18,
- .con0_sel = 0x0,
- .con1 = 0x1C,
- .has_commit = true,
- .commit = 0xC,
- .commit_mask = 0x1,
- };
- static const struct of_device_id mtk_disp_pwm_of_match[] = {
- {.compatible = "mediatek,mt2701-disp-pwm", .data = &mt2701_pwm_data},
- {.compatible = "mediatek,mt6595-disp-pwm", .data = &mt8173_pwm_data},
- {.compatible = "mediatek,mt6779-disp-pwm", .data = &mt6799_pwm_data},
- {.compatible = "mediatek,mt6873-disp-pwm", .data = &mt6799_pwm_data},
- {.compatible = "mediatek,mt6885-disp-pwm", .data = &mt6799_pwm_data},
- {.compatible = "mediatek,mt6853-disp-pwm", .data = &mt6799_pwm_data},
- {.compatible = "mediatek,mt8173-disp-pwm", .data = &mt8173_pwm_data},
- {.compatible = "mediatek,mt6833-disp-pwm", .data = &mt6799_pwm_data},
- {}
- };
- MODULE_DEVICE_TABLE(of, mtk_disp_pwm_of_match);
- static struct platform_driver mtk_disp_pwm_driver = {
- .driver = {
- .name = "mediatek-disp-pwm",
- .of_match_table = mtk_disp_pwm_of_match,
- },
- .probe = mtk_disp_pwm_probe,
- .remove = mtk_disp_pwm_remove,
- };
- module_platform_driver(mtk_disp_pwm_driver);
- static s32 disp_pwm_ut_case;
- int disp_pwm_ut_set(const char *val, const struct kernel_param *kp)
- {
- int result;
- int value1, value2;
- result = sscanf(val, "%d %d %d", &disp_pwm_ut_case,
- &value1, &value2);
- if (result != 3) {
- pr_notice("invalid input: %s, result(%d)\n", val, result);
- return -EINVAL;
- }
- pr_notice("%s: case_id=%d\n", __func__, disp_pwm_ut_case);
- switch (disp_pwm_ut_case) {
- case 0:
- pr_notice("use read to dump current pwm setting\n");
- break;
- case 1:
- pr_notice("use read to dump pwm watch\n");
- break;
- case 2:
- pr_notice("test: duty_ns=%d period_ns=%d\n", value1, value2);
- mtk_disp_pwm_config_impl(g_mdp, value1, value2);
- break;
- case 3:
- pr_notice("enable clock\n");
- mtk_disp_pwm_enable_impl(g_mdp);
- break;
- case 4:
- pr_notice("disable clock\n");
- mtk_disp_pwm_disable_impl(g_mdp);
- break;
- default:
- pr_notice("invalid case_id: %d\n", disp_pwm_ut_case);
- break;
- }
- pr_notice("%s END\n", __func__);
- return 0;
- }
- int disp_pwm_ut_get(char *buf, const struct kernel_param *kp)
- {
- int length = 0;
- switch (disp_pwm_ut_case) {
- case 0:
- case 2:
- length += snprintf(buf + length, PAGE_SIZE - length,
- "con0: 0x%08x\n",
- readl(g_mdp->base + g_mdp->data->con0));
- length += snprintf(buf + length, PAGE_SIZE - length,
- "con1: 0x%08x\n",
- readl(g_mdp->base + g_mdp->data->con1));
- break;
- case 1:
- length += snprintf(buf + length, PAGE_SIZE - length,
- "watch2: 0x%08x\n", readl(g_mdp->base + 0x30));
- break;
- default:
- pr_notice("not support read for case_id: %d\n",
- disp_pwm_ut_case);
- break;
- }
- buf[length] = '\0';
- return length;
- }
- static struct kernel_param_ops disp_pwm_ops = {
- .set = disp_pwm_ut_set,
- .get = disp_pwm_ut_get,
- };
- module_param_cb(disp_pwm_case, &disp_pwm_ops, NULL, 0644);
- MODULE_PARM_DESC(disp_pwm_case, "force mtk disp pwm UT test case");
- MODULE_AUTHOR("YH Huang <yh.huang@mediatek.com>");
- MODULE_DESCRIPTION("MediaTek SoC display PWM driver");
- MODULE_LICENSE("GPL v2");
|