pfc-r8a7795.c 157 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347
  1. /*
  2. * R8A7795 ES2.0+ processor support - PFC hardware block.
  3. *
  4. * Copyright (C) 2015-2016 Renesas Electronics Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/sys_soc.h>
  12. #include "core.h"
  13. #include "sh_pfc.h"
  14. #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | \
  15. SH_PFC_PIN_CFG_PULL_UP | \
  16. SH_PFC_PIN_CFG_PULL_DOWN)
  17. #define CPU_ALL_PORT(fn, sfx) \
  18. PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS), \
  19. PORT_GP_CFG_28(1, fn, sfx, CFG_FLAGS), \
  20. PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS), \
  21. PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
  22. PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
  23. PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
  24. PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
  25. PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
  26. PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
  27. PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS), \
  28. PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS), \
  29. PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
  30. /*
  31. * F_() : just information
  32. * FM() : macro for FN_xxx / xxx_MARK
  33. */
  34. /* GPSR0 */
  35. #define GPSR0_15 F_(D15, IP7_11_8)
  36. #define GPSR0_14 F_(D14, IP7_7_4)
  37. #define GPSR0_13 F_(D13, IP7_3_0)
  38. #define GPSR0_12 F_(D12, IP6_31_28)
  39. #define GPSR0_11 F_(D11, IP6_27_24)
  40. #define GPSR0_10 F_(D10, IP6_23_20)
  41. #define GPSR0_9 F_(D9, IP6_19_16)
  42. #define GPSR0_8 F_(D8, IP6_15_12)
  43. #define GPSR0_7 F_(D7, IP6_11_8)
  44. #define GPSR0_6 F_(D6, IP6_7_4)
  45. #define GPSR0_5 F_(D5, IP6_3_0)
  46. #define GPSR0_4 F_(D4, IP5_31_28)
  47. #define GPSR0_3 F_(D3, IP5_27_24)
  48. #define GPSR0_2 F_(D2, IP5_23_20)
  49. #define GPSR0_1 F_(D1, IP5_19_16)
  50. #define GPSR0_0 F_(D0, IP5_15_12)
  51. /* GPSR1 */
  52. #define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
  53. #define GPSR1_26 F_(WE1_N, IP5_7_4)
  54. #define GPSR1_25 F_(WE0_N, IP5_3_0)
  55. #define GPSR1_24 F_(RD_WR_N, IP4_31_28)
  56. #define GPSR1_23 F_(RD_N, IP4_27_24)
  57. #define GPSR1_22 F_(BS_N, IP4_23_20)
  58. #define GPSR1_21 F_(CS1_N, IP4_19_16)
  59. #define GPSR1_20 F_(CS0_N, IP4_15_12)
  60. #define GPSR1_19 F_(A19, IP4_11_8)
  61. #define GPSR1_18 F_(A18, IP4_7_4)
  62. #define GPSR1_17 F_(A17, IP4_3_0)
  63. #define GPSR1_16 F_(A16, IP3_31_28)
  64. #define GPSR1_15 F_(A15, IP3_27_24)
  65. #define GPSR1_14 F_(A14, IP3_23_20)
  66. #define GPSR1_13 F_(A13, IP3_19_16)
  67. #define GPSR1_12 F_(A12, IP3_15_12)
  68. #define GPSR1_11 F_(A11, IP3_11_8)
  69. #define GPSR1_10 F_(A10, IP3_7_4)
  70. #define GPSR1_9 F_(A9, IP3_3_0)
  71. #define GPSR1_8 F_(A8, IP2_31_28)
  72. #define GPSR1_7 F_(A7, IP2_27_24)
  73. #define GPSR1_6 F_(A6, IP2_23_20)
  74. #define GPSR1_5 F_(A5, IP2_19_16)
  75. #define GPSR1_4 F_(A4, IP2_15_12)
  76. #define GPSR1_3 F_(A3, IP2_11_8)
  77. #define GPSR1_2 F_(A2, IP2_7_4)
  78. #define GPSR1_1 F_(A1, IP2_3_0)
  79. #define GPSR1_0 F_(A0, IP1_31_28)
  80. /* GPSR2 */
  81. #define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
  82. #define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
  83. #define GPSR2_12 F_(AVB_LINK, IP0_15_12)
  84. #define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
  85. #define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
  86. #define GPSR2_9 F_(AVB_MDC, IP0_3_0)
  87. #define GPSR2_8 F_(PWM2_A, IP1_27_24)
  88. #define GPSR2_7 F_(PWM1_A, IP1_23_20)
  89. #define GPSR2_6 F_(PWM0, IP1_19_16)
  90. #define GPSR2_5 F_(IRQ5, IP1_15_12)
  91. #define GPSR2_4 F_(IRQ4, IP1_11_8)
  92. #define GPSR2_3 F_(IRQ3, IP1_7_4)
  93. #define GPSR2_2 F_(IRQ2, IP1_3_0)
  94. #define GPSR2_1 F_(IRQ1, IP0_31_28)
  95. #define GPSR2_0 F_(IRQ0, IP0_27_24)
  96. /* GPSR3 */
  97. #define GPSR3_15 F_(SD1_WP, IP11_23_20)
  98. #define GPSR3_14 F_(SD1_CD, IP11_19_16)
  99. #define GPSR3_13 F_(SD0_WP, IP11_15_12)
  100. #define GPSR3_12 F_(SD0_CD, IP11_11_8)
  101. #define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
  102. #define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
  103. #define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
  104. #define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
  105. #define GPSR3_7 F_(SD1_CMD, IP8_15_12)
  106. #define GPSR3_6 F_(SD1_CLK, IP8_11_8)
  107. #define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
  108. #define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
  109. #define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
  110. #define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
  111. #define GPSR3_1 F_(SD0_CMD, IP7_23_20)
  112. #define GPSR3_0 F_(SD0_CLK, IP7_19_16)
  113. /* GPSR4 */
  114. #define GPSR4_17 F_(SD3_DS, IP11_7_4)
  115. #define GPSR4_16 F_(SD3_DAT7, IP11_3_0)
  116. #define GPSR4_15 F_(SD3_DAT6, IP10_31_28)
  117. #define GPSR4_14 F_(SD3_DAT5, IP10_27_24)
  118. #define GPSR4_13 F_(SD3_DAT4, IP10_23_20)
  119. #define GPSR4_12 F_(SD3_DAT3, IP10_19_16)
  120. #define GPSR4_11 F_(SD3_DAT2, IP10_15_12)
  121. #define GPSR4_10 F_(SD3_DAT1, IP10_11_8)
  122. #define GPSR4_9 F_(SD3_DAT0, IP10_7_4)
  123. #define GPSR4_8 F_(SD3_CMD, IP10_3_0)
  124. #define GPSR4_7 F_(SD3_CLK, IP9_31_28)
  125. #define GPSR4_6 F_(SD2_DS, IP9_27_24)
  126. #define GPSR4_5 F_(SD2_DAT3, IP9_23_20)
  127. #define GPSR4_4 F_(SD2_DAT2, IP9_19_16)
  128. #define GPSR4_3 F_(SD2_DAT1, IP9_15_12)
  129. #define GPSR4_2 F_(SD2_DAT0, IP9_11_8)
  130. #define GPSR4_1 F_(SD2_CMD, IP9_7_4)
  131. #define GPSR4_0 F_(SD2_CLK, IP9_3_0)
  132. /* GPSR5 */
  133. #define GPSR5_25 F_(MLB_DAT, IP14_19_16)
  134. #define GPSR5_24 F_(MLB_SIG, IP14_15_12)
  135. #define GPSR5_23 F_(MLB_CLK, IP14_11_8)
  136. #define GPSR5_22 FM(MSIOF0_RXD)
  137. #define GPSR5_21 F_(MSIOF0_SS2, IP14_7_4)
  138. #define GPSR5_20 FM(MSIOF0_TXD)
  139. #define GPSR5_19 F_(MSIOF0_SS1, IP14_3_0)
  140. #define GPSR5_18 F_(MSIOF0_SYNC, IP13_31_28)
  141. #define GPSR5_17 FM(MSIOF0_SCK)
  142. #define GPSR5_16 F_(HRTS0_N, IP13_27_24)
  143. #define GPSR5_15 F_(HCTS0_N, IP13_23_20)
  144. #define GPSR5_14 F_(HTX0, IP13_19_16)
  145. #define GPSR5_13 F_(HRX0, IP13_15_12)
  146. #define GPSR5_12 F_(HSCK0, IP13_11_8)
  147. #define GPSR5_11 F_(RX2_A, IP13_7_4)
  148. #define GPSR5_10 F_(TX2_A, IP13_3_0)
  149. #define GPSR5_9 F_(SCK2, IP12_31_28)
  150. #define GPSR5_8 F_(RTS1_N_TANS, IP12_27_24)
  151. #define GPSR5_7 F_(CTS1_N, IP12_23_20)
  152. #define GPSR5_6 F_(TX1_A, IP12_19_16)
  153. #define GPSR5_5 F_(RX1_A, IP12_15_12)
  154. #define GPSR5_4 F_(RTS0_N_TANS, IP12_11_8)
  155. #define GPSR5_3 F_(CTS0_N, IP12_7_4)
  156. #define GPSR5_2 F_(TX0, IP12_3_0)
  157. #define GPSR5_1 F_(RX0, IP11_31_28)
  158. #define GPSR5_0 F_(SCK0, IP11_27_24)
  159. /* GPSR6 */
  160. #define GPSR6_31 F_(USB2_CH3_OVC, IP18_7_4)
  161. #define GPSR6_30 F_(USB2_CH3_PWEN, IP18_3_0)
  162. #define GPSR6_29 F_(USB30_OVC, IP17_31_28)
  163. #define GPSR6_28 F_(USB30_PWEN, IP17_27_24)
  164. #define GPSR6_27 F_(USB1_OVC, IP17_23_20)
  165. #define GPSR6_26 F_(USB1_PWEN, IP17_19_16)
  166. #define GPSR6_25 F_(USB0_OVC, IP17_15_12)
  167. #define GPSR6_24 F_(USB0_PWEN, IP17_11_8)
  168. #define GPSR6_23 F_(AUDIO_CLKB_B, IP17_7_4)
  169. #define GPSR6_22 F_(AUDIO_CLKA_A, IP17_3_0)
  170. #define GPSR6_21 F_(SSI_SDATA9_A, IP16_31_28)
  171. #define GPSR6_20 F_(SSI_SDATA8, IP16_27_24)
  172. #define GPSR6_19 F_(SSI_SDATA7, IP16_23_20)
  173. #define GPSR6_18 F_(SSI_WS78, IP16_19_16)
  174. #define GPSR6_17 F_(SSI_SCK78, IP16_15_12)
  175. #define GPSR6_16 F_(SSI_SDATA6, IP16_11_8)
  176. #define GPSR6_15 F_(SSI_WS6, IP16_7_4)
  177. #define GPSR6_14 F_(SSI_SCK6, IP16_3_0)
  178. #define GPSR6_13 FM(SSI_SDATA5)
  179. #define GPSR6_12 FM(SSI_WS5)
  180. #define GPSR6_11 FM(SSI_SCK5)
  181. #define GPSR6_10 F_(SSI_SDATA4, IP15_31_28)
  182. #define GPSR6_9 F_(SSI_WS4, IP15_27_24)
  183. #define GPSR6_8 F_(SSI_SCK4, IP15_23_20)
  184. #define GPSR6_7 F_(SSI_SDATA3, IP15_19_16)
  185. #define GPSR6_6 F_(SSI_WS349, IP15_15_12)
  186. #define GPSR6_5 F_(SSI_SCK349, IP15_11_8)
  187. #define GPSR6_4 F_(SSI_SDATA2_A, IP15_7_4)
  188. #define GPSR6_3 F_(SSI_SDATA1_A, IP15_3_0)
  189. #define GPSR6_2 F_(SSI_SDATA0, IP14_31_28)
  190. #define GPSR6_1 F_(SSI_WS01239, IP14_27_24)
  191. #define GPSR6_0 F_(SSI_SCK01239, IP14_23_20)
  192. /* GPSR7 */
  193. #define GPSR7_3 FM(HDMI1_CEC)
  194. #define GPSR7_2 FM(HDMI0_CEC)
  195. #define GPSR7_1 FM(AVS2)
  196. #define GPSR7_0 FM(AVS1)
  197. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  198. #define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  199. #define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  200. #define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  201. #define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  202. #define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) FM(FSCLKST2_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  203. #define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_TANS_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  204. #define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) FM(MSIOF3_SS2_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  205. #define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) FM(MSIOF3_SS1_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  206. #define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SYNC_E) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  207. #define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) FM(A25) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SCK_E) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  208. #define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) FM(A24) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) FM(MSIOF3_RXD_E) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  209. #define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) FM(A23) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) FM(FSCLKST2_N_B) F_(0, 0) FM(MSIOF3_TXD_E) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  210. #define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)FM(A22) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  211. #define IP1_23_20 FM(PWM1_A) F_(0, 0) FM(A21) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  212. #define IP1_27_24 FM(PWM2_A) F_(0, 0) FM(A20) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  213. #define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  214. #define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  215. #define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  216. #define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  217. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  218. #define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  219. #define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  220. #define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  221. #define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  222. #define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  223. #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  224. #define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_TANS_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  225. #define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  226. #define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  227. #define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  228. #define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  229. #define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  230. #define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  231. #define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  232. #define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  233. #define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  234. #define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  235. #define IP4_19_16 FM(CS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  236. #define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  237. #define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  238. #define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  239. #define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  240. #define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N_TANS) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  241. #define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  242. #define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  243. #define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  244. #define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  245. #define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  246. #define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  247. #define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  248. #define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  249. #define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  250. #define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  251. #define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  252. #define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  253. #define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_TANS_C)FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  254. #define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  255. #define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  256. #define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  257. #define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  258. #define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  259. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  260. #define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  261. #define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  262. #define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  263. #define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  264. #define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  265. #define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  266. #define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) FM(NFCE_N_B) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  267. #define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) FM(NFWP_N_B) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  268. #define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) FM(NFDATA14_B) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  269. #define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) FM(NFDATA15_B) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  270. #define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) FM(NFRB_N_B) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  271. #define IP9_3_0 FM(SD2_CLK) F_(0, 0) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  272. #define IP9_7_4 FM(SD2_CMD) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  273. #define IP9_11_8 FM(SD2_DAT0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  274. #define IP9_15_12 FM(SD2_DAT1) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  275. #define IP9_19_16 FM(SD2_DAT2) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  276. #define IP9_23_20 FM(SD2_DAT3) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  277. #define IP9_27_24 FM(SD2_DS) F_(0, 0) FM(NFALE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  278. #define IP9_31_28 FM(SD3_CLK) F_(0, 0) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  279. #define IP10_3_0 FM(SD3_CMD) F_(0, 0) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  280. #define IP10_7_4 FM(SD3_DAT0) F_(0, 0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  281. #define IP10_11_8 FM(SD3_DAT1) F_(0, 0) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  282. #define IP10_15_12 FM(SD3_DAT2) F_(0, 0) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  283. #define IP10_19_16 FM(SD3_DAT3) F_(0, 0) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  284. #define IP10_23_20 FM(SD3_DAT4) FM(SD2_CD_A) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  285. #define IP10_27_24 FM(SD3_DAT5) FM(SD2_WP_A) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  286. #define IP10_31_28 FM(SD3_DAT6) FM(SD3_CD) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  287. #define IP11_3_0 FM(SD3_DAT7) FM(SD3_WP) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  288. #define IP11_7_4 FM(SD3_DS) F_(0, 0) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  289. #define IP11_11_8 FM(SD0_CD) F_(0, 0) FM(NFDATA14_A) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  290. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  291. #define IP11_15_12 FM(SD0_WP) F_(0, 0) FM(NFDATA15_A) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  292. #define IP11_19_16 FM(SD1_CD) F_(0, 0) FM(NFRB_N_A) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  293. #define IP11_23_20 FM(SD1_WP) F_(0, 0) FM(NFCE_N_A) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  294. #define IP11_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  295. #define IP11_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  296. #define IP12_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  297. #define IP12_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  298. #define IP12_11_8 FM(RTS0_N_TANS) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) F_(0, 0) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  299. #define IP12_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  300. #define IP12_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  301. #define IP12_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  302. #define IP12_27_24 FM(RTS1_N_TANS) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  303. #define IP12_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  304. #define IP13_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  305. #define IP13_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  306. #define IP13_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  307. #define IP13_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  308. #define IP13_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  309. #define IP13_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  310. #define IP13_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  311. #define IP13_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) FM(TX5_B) F_(0, 0) F_(0, 0) FM(BPFCLK_D) F_(0, 0) F_(0, 0)
  312. #define IP14_3_0 FM(MSIOF0_SS1) FM(RX5_A) FM(NFWP_N_A) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  313. #define IP14_7_4 FM(MSIOF0_SS2) FM(TX5_A) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  314. #define IP14_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  315. #define IP14_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  316. #define IP14_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  317. #define IP14_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  318. #define IP14_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  319. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  320. #define IP14_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  321. #define IP15_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  322. #define IP15_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  323. #define IP15_11_8 FM(SSI_SCK349) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  324. #define IP15_15_12 FM(SSI_WS349) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  325. #define IP15_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  326. #define IP15_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  327. #define IP15_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  328. #define IP15_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  329. #define IP16_3_0 FM(SSI_SCK6) FM(USB2_PWEN) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  330. #define IP16_7_4 FM(SSI_WS6) FM(USB2_OVC) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  331. #define IP16_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  332. #define IP16_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  333. #define IP16_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  334. #define IP16_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  335. #define IP16_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  336. #define IP16_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  337. #define IP17_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  338. #define IP17_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  339. #define IP17_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HSCK2_C) F_(0, 0) F_(0, 0)
  340. #define IP17_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HRX2_C) F_(0, 0) F_(0, 0)
  341. #define IP17_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) FM(HTX2_C) F_(0, 0) F_(0, 0)
  342. #define IP17_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) FM(HCTS2_N_C) F_(0, 0) F_(0, 0)
  343. #define IP17_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) FM(BPFCLK_C) FM(HRTS2_N_C) F_(0, 0) F_(0, 0)
  344. #define IP17_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_N) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  345. #define IP18_3_0 FM(USB2_CH3_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) FM(TPU0TO2) FM(FMCLK_C) FM(FMCLK_D) F_(0, 0) F_(0, 0)
  346. #define IP18_7_4 FM(USB2_CH3_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) FM(TPU0TO3) FM(FMIN_C) FM(FMIN_D) F_(0, 0) F_(0, 0)
  347. #define PINMUX_GPSR \
  348. \
  349. GPSR6_31 \
  350. GPSR6_30 \
  351. GPSR6_29 \
  352. GPSR6_28 \
  353. GPSR1_27 GPSR6_27 \
  354. GPSR1_26 GPSR6_26 \
  355. GPSR1_25 GPSR5_25 GPSR6_25 \
  356. GPSR1_24 GPSR5_24 GPSR6_24 \
  357. GPSR1_23 GPSR5_23 GPSR6_23 \
  358. GPSR1_22 GPSR5_22 GPSR6_22 \
  359. GPSR1_21 GPSR5_21 GPSR6_21 \
  360. GPSR1_20 GPSR5_20 GPSR6_20 \
  361. GPSR1_19 GPSR5_19 GPSR6_19 \
  362. GPSR1_18 GPSR5_18 GPSR6_18 \
  363. GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
  364. GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
  365. GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
  366. GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
  367. GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
  368. GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
  369. GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
  370. GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
  371. GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
  372. GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
  373. GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
  374. GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
  375. GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
  376. GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
  377. GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
  378. GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
  379. GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
  380. GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
  381. #define PINMUX_IPSR \
  382. \
  383. FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
  384. FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
  385. FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
  386. FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
  387. FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
  388. FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
  389. FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
  390. FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
  391. \
  392. FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
  393. FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
  394. FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
  395. FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 \
  396. FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
  397. FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
  398. FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
  399. FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
  400. \
  401. FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
  402. FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
  403. FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
  404. FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
  405. FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
  406. FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
  407. FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
  408. FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
  409. \
  410. FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
  411. FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
  412. FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
  413. FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
  414. FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
  415. FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
  416. FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
  417. FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
  418. \
  419. FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 FM(IP18_3_0) IP18_3_0 \
  420. FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 FM(IP18_7_4) IP18_7_4 \
  421. FM(IP16_11_8) IP16_11_8 FM(IP17_11_8) IP17_11_8 \
  422. FM(IP16_15_12) IP16_15_12 FM(IP17_15_12) IP17_15_12 \
  423. FM(IP16_19_16) IP16_19_16 FM(IP17_19_16) IP17_19_16 \
  424. FM(IP16_23_20) IP16_23_20 FM(IP17_23_20) IP17_23_20 \
  425. FM(IP16_27_24) IP16_27_24 FM(IP17_27_24) IP17_27_24 \
  426. FM(IP16_31_28) IP16_31_28 FM(IP17_31_28) IP17_31_28
  427. /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  428. #define MOD_SEL0_31_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3) FM(SEL_MSIOF3_4) F_(0, 0) F_(0, 0) F_(0, 0)
  429. #define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
  430. #define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
  431. #define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
  432. #define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
  433. #define MOD_SEL0_21 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
  434. #define MOD_SEL0_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
  435. #define MOD_SEL0_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
  436. #define MOD_SEL0_18_17 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
  437. #define MOD_SEL0_16 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
  438. #define MOD_SEL0_14_13 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1) FM(SEL_HSCIF2_2) F_(0, 0)
  439. #define MOD_SEL0_12 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
  440. #define MOD_SEL0_11 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
  441. #define MOD_SEL0_10 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
  442. #define MOD_SEL0_9_8 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
  443. #define MOD_SEL0_7_6 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
  444. #define MOD_SEL0_5 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
  445. #define MOD_SEL0_4_3 FM(SEL_ADG_A_0) FM(SEL_ADG_A_1) FM(SEL_ADG_A_2) FM(SEL_ADG_A_3)
  446. /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  447. #define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
  448. #define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
  449. #define MOD_SEL1_26 FM(SEL_TIMER_TMU1_0) FM(SEL_TIMER_TMU1_1)
  450. #define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
  451. #define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
  452. #define MOD_SEL1_20 FM(SEL_SSI_0) FM(SEL_SSI_1)
  453. #define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
  454. #define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
  455. #define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
  456. #define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
  457. #define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
  458. #define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
  459. #define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
  460. #define MOD_SEL1_10 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
  461. #define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
  462. #define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
  463. #define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
  464. #define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
  465. #define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
  466. #define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
  467. #define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
  468. #define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
  469. /* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
  470. #define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
  471. #define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
  472. #define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
  473. #define MOD_SEL2_28_27 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) FM(SEL_FM_3)
  474. #define MOD_SEL2_26 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1)
  475. #define MOD_SEL2_25_24_23 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  476. #define MOD_SEL2_21 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
  477. #define MOD_SEL2_20 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
  478. #define MOD_SEL2_19 FM(SEL_TIMER_TMU2_0) FM(SEL_TIMER_TMU2_1)
  479. #define MOD_SEL2_18 FM(SEL_ADG_B_0) FM(SEL_ADG_B_1)
  480. #define MOD_SEL2_17 FM(SEL_ADG_C_0) FM(SEL_ADG_C_1)
  481. #define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
  482. #define PINMUX_MOD_SELS \
  483. \
  484. MOD_SEL0_31_30_29 MOD_SEL1_31_30 MOD_SEL2_31 \
  485. MOD_SEL2_30 \
  486. MOD_SEL1_29_28_27 MOD_SEL2_29 \
  487. MOD_SEL0_28_27 MOD_SEL2_28_27 \
  488. MOD_SEL0_26_25_24 MOD_SEL1_26 MOD_SEL2_26 \
  489. MOD_SEL1_25_24 MOD_SEL2_25_24_23 \
  490. MOD_SEL0_23 MOD_SEL1_23_22_21 \
  491. MOD_SEL0_22 \
  492. MOD_SEL0_21 MOD_SEL2_21 \
  493. MOD_SEL0_20 MOD_SEL1_20 MOD_SEL2_20 \
  494. MOD_SEL0_19 MOD_SEL1_19 MOD_SEL2_19 \
  495. MOD_SEL0_18_17 MOD_SEL1_18_17 MOD_SEL2_18 \
  496. MOD_SEL2_17 \
  497. MOD_SEL0_16 MOD_SEL1_16 \
  498. MOD_SEL1_15_14 \
  499. MOD_SEL0_14_13 \
  500. MOD_SEL1_13 \
  501. MOD_SEL0_12 MOD_SEL1_12 \
  502. MOD_SEL0_11 MOD_SEL1_11 \
  503. MOD_SEL0_10 MOD_SEL1_10 \
  504. MOD_SEL0_9_8 MOD_SEL1_9 \
  505. MOD_SEL0_7_6 \
  506. MOD_SEL1_6 \
  507. MOD_SEL0_5 MOD_SEL1_5 \
  508. MOD_SEL0_4_3 MOD_SEL1_4 \
  509. MOD_SEL1_3 \
  510. MOD_SEL1_2 \
  511. MOD_SEL1_1 \
  512. MOD_SEL1_0 MOD_SEL2_0
  513. /*
  514. * These pins are not able to be muxed but have other properties
  515. * that can be set, such as drive-strength or pull-up/pull-down enable.
  516. */
  517. #define PINMUX_STATIC \
  518. FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
  519. FM(QSPI0_IO2) FM(QSPI0_IO3) \
  520. FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
  521. FM(QSPI1_IO2) FM(QSPI1_IO3) \
  522. FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
  523. FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
  524. FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
  525. FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
  526. FM(CLKOUT) FM(PRESETOUT) \
  527. FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN2) FM(DU_DOTCLKIN3) \
  528. FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
  529. enum {
  530. PINMUX_RESERVED = 0,
  531. PINMUX_DATA_BEGIN,
  532. GP_ALL(DATA),
  533. PINMUX_DATA_END,
  534. #define F_(x, y)
  535. #define FM(x) FN_##x,
  536. PINMUX_FUNCTION_BEGIN,
  537. GP_ALL(FN),
  538. PINMUX_GPSR
  539. PINMUX_IPSR
  540. PINMUX_MOD_SELS
  541. PINMUX_FUNCTION_END,
  542. #undef F_
  543. #undef FM
  544. #define F_(x, y)
  545. #define FM(x) x##_MARK,
  546. PINMUX_MARK_BEGIN,
  547. PINMUX_GPSR
  548. PINMUX_IPSR
  549. PINMUX_MOD_SELS
  550. PINMUX_STATIC
  551. PINMUX_MARK_END,
  552. #undef F_
  553. #undef FM
  554. };
  555. static const u16 pinmux_data[] = {
  556. PINMUX_DATA_GP_ALL(),
  557. PINMUX_SINGLE(AVS1),
  558. PINMUX_SINGLE(AVS2),
  559. PINMUX_SINGLE(HDMI0_CEC),
  560. PINMUX_SINGLE(HDMI1_CEC),
  561. PINMUX_SINGLE(I2C_SEL_0_1),
  562. PINMUX_SINGLE(I2C_SEL_3_1),
  563. PINMUX_SINGLE(I2C_SEL_5_1),
  564. PINMUX_SINGLE(MSIOF0_RXD),
  565. PINMUX_SINGLE(MSIOF0_SCK),
  566. PINMUX_SINGLE(MSIOF0_TXD),
  567. PINMUX_SINGLE(SSI_SCK5),
  568. PINMUX_SINGLE(SSI_SDATA5),
  569. PINMUX_SINGLE(SSI_WS5),
  570. /* IPSR0 */
  571. PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
  572. PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
  573. PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
  574. PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
  575. PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
  576. PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
  577. PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
  578. PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
  579. PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
  580. PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
  581. PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
  582. PINMUX_IPSR_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, SEL_ETHERAVB_0),
  583. PINMUX_IPSR_MSEL(IP0_19_16, MSIOF2_RXD_C, SEL_MSIOF2_2),
  584. PINMUX_IPSR_MSEL(IP0_19_16, CTS4_N_A, SEL_SCIF4_0),
  585. PINMUX_IPSR_GPSR(IP0_19_16, FSCLKST2_N_A),
  586. PINMUX_IPSR_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, SEL_ETHERAVB_0),
  587. PINMUX_IPSR_MSEL(IP0_23_20, MSIOF2_TXD_C, SEL_MSIOF2_2),
  588. PINMUX_IPSR_MSEL(IP0_23_20, RTS4_N_TANS_A, SEL_SCIF4_0),
  589. PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
  590. PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
  591. PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
  592. PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
  593. PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
  594. PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
  595. PINMUX_IPSR_MSEL(IP0_27_24, MSIOF3_SS2_E, SEL_MSIOF3_4),
  596. PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
  597. PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
  598. PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
  599. PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
  600. PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
  601. PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
  602. PINMUX_IPSR_MSEL(IP0_31_28, MSIOF3_SS1_E, SEL_MSIOF3_4),
  603. /* IPSR1 */
  604. PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
  605. PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
  606. PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
  607. PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
  608. PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
  609. PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_SYNC_E, SEL_MSIOF3_4),
  610. PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
  611. PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
  612. PINMUX_IPSR_GPSR(IP1_7_4, A25),
  613. PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
  614. PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
  615. PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
  616. PINMUX_IPSR_MSEL(IP1_7_4, MSIOF3_SCK_E, SEL_MSIOF3_4),
  617. PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
  618. PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
  619. PINMUX_IPSR_GPSR(IP1_11_8, A24),
  620. PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
  621. PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
  622. PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
  623. PINMUX_IPSR_MSEL(IP1_11_8, MSIOF3_RXD_E, SEL_MSIOF3_4),
  624. PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
  625. PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
  626. PINMUX_IPSR_GPSR(IP1_15_12, A23),
  627. PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
  628. PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
  629. PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
  630. PINMUX_IPSR_GPSR(IP1_15_12, FSCLKST2_N_B),
  631. PINMUX_IPSR_MSEL(IP1_15_12, MSIOF3_TXD_E, SEL_MSIOF3_4),
  632. PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
  633. PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
  634. PINMUX_IPSR_GPSR(IP1_19_16, A22),
  635. PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
  636. PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
  637. PINMUX_IPSR_MSEL(IP1_23_20, PWM1_A, SEL_PWM1_0),
  638. PINMUX_IPSR_GPSR(IP1_23_20, A21),
  639. PINMUX_IPSR_MSEL(IP1_23_20, HRX3_D, SEL_HSCIF3_3),
  640. PINMUX_IPSR_MSEL(IP1_23_20, VI4_DATA7_B, SEL_VIN4_1),
  641. PINMUX_IPSR_MSEL(IP1_23_20, IERX_B, SEL_IEBUS_1),
  642. PINMUX_IPSR_MSEL(IP1_27_24, PWM2_A, SEL_PWM2_0),
  643. PINMUX_IPSR_GPSR(IP1_27_24, A20),
  644. PINMUX_IPSR_MSEL(IP1_27_24, HTX3_D, SEL_HSCIF3_3),
  645. PINMUX_IPSR_MSEL(IP1_27_24, IETX_B, SEL_IEBUS_1),
  646. PINMUX_IPSR_GPSR(IP1_31_28, A0),
  647. PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
  648. PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
  649. PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
  650. PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
  651. PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
  652. /* IPSR2 */
  653. PINMUX_IPSR_GPSR(IP2_3_0, A1),
  654. PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
  655. PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
  656. PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
  657. PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
  658. PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
  659. PINMUX_IPSR_GPSR(IP2_7_4, A2),
  660. PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
  661. PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
  662. PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
  663. PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
  664. PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
  665. PINMUX_IPSR_GPSR(IP2_11_8, A3),
  666. PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
  667. PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
  668. PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
  669. PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
  670. PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
  671. PINMUX_IPSR_GPSR(IP2_15_12, A4),
  672. PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
  673. PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
  674. PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
  675. PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
  676. PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
  677. PINMUX_IPSR_GPSR(IP2_19_16, A5),
  678. PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
  679. PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
  680. PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
  681. PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
  682. PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
  683. PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
  684. PINMUX_IPSR_GPSR(IP2_23_20, A6),
  685. PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
  686. PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
  687. PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
  688. PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
  689. PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
  690. PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
  691. PINMUX_IPSR_GPSR(IP2_27_24, A7),
  692. PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
  693. PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
  694. PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
  695. PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
  696. PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
  697. PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
  698. PINMUX_IPSR_GPSR(IP2_31_28, A8),
  699. PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
  700. PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
  701. PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
  702. PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
  703. PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
  704. PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
  705. /* IPSR3 */
  706. PINMUX_IPSR_GPSR(IP3_3_0, A9),
  707. PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
  708. PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
  709. PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
  710. PINMUX_IPSR_GPSR(IP3_7_4, A10),
  711. PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
  712. PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_TANS_B, SEL_SCIF4_1),
  713. PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
  714. PINMUX_IPSR_GPSR(IP3_11_8, A11),
  715. PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
  716. PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
  717. PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
  718. PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
  719. PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
  720. PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
  721. PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
  722. PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
  723. PINMUX_IPSR_GPSR(IP3_15_12, A12),
  724. PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
  725. PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
  726. PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
  727. PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
  728. PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
  729. PINMUX_IPSR_GPSR(IP3_19_16, A13),
  730. PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
  731. PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
  732. PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
  733. PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
  734. PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
  735. PINMUX_IPSR_GPSR(IP3_23_20, A14),
  736. PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
  737. PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
  738. PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
  739. PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
  740. PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
  741. PINMUX_IPSR_GPSR(IP3_27_24, A15),
  742. PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
  743. PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
  744. PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
  745. PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
  746. PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
  747. PINMUX_IPSR_GPSR(IP3_31_28, A16),
  748. PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
  749. PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
  750. PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
  751. /* IPSR4 */
  752. PINMUX_IPSR_GPSR(IP4_3_0, A17),
  753. PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
  754. PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
  755. PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
  756. PINMUX_IPSR_GPSR(IP4_7_4, A18),
  757. PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
  758. PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
  759. PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
  760. PINMUX_IPSR_GPSR(IP4_11_8, A19),
  761. PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
  762. PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
  763. PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
  764. PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
  765. PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
  766. PINMUX_IPSR_GPSR(IP4_19_16, CS1_N),
  767. PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
  768. PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
  769. PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
  770. PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
  771. PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
  772. PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
  773. PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
  774. PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
  775. PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
  776. PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
  777. PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
  778. PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
  779. PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
  780. PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
  781. PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
  782. PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
  783. PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
  784. PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
  785. PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
  786. PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
  787. PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
  788. PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
  789. /* IPSR5 */
  790. PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
  791. PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
  792. PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
  793. PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
  794. PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
  795. PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
  796. PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
  797. PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
  798. PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
  799. PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N_TANS),
  800. PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
  801. PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
  802. PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
  803. PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
  804. PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
  805. PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
  806. PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
  807. PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
  808. PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
  809. PINMUX_IPSR_GPSR(IP5_15_12, D0),
  810. PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
  811. PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
  812. PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
  813. PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
  814. PINMUX_IPSR_GPSR(IP5_19_16, D1),
  815. PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
  816. PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
  817. PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
  818. PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
  819. PINMUX_IPSR_GPSR(IP5_23_20, D2),
  820. PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
  821. PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
  822. PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
  823. PINMUX_IPSR_GPSR(IP5_27_24, D3),
  824. PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
  825. PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
  826. PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
  827. PINMUX_IPSR_GPSR(IP5_31_28, D4),
  828. PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
  829. PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
  830. PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
  831. /* IPSR6 */
  832. PINMUX_IPSR_GPSR(IP6_3_0, D5),
  833. PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
  834. PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
  835. PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
  836. PINMUX_IPSR_GPSR(IP6_7_4, D6),
  837. PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
  838. PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
  839. PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
  840. PINMUX_IPSR_GPSR(IP6_11_8, D7),
  841. PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
  842. PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
  843. PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
  844. PINMUX_IPSR_GPSR(IP6_15_12, D8),
  845. PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
  846. PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
  847. PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
  848. PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
  849. PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
  850. PINMUX_IPSR_GPSR(IP6_19_16, D9),
  851. PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
  852. PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
  853. PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
  854. PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
  855. PINMUX_IPSR_GPSR(IP6_23_20, D10),
  856. PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
  857. PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
  858. PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
  859. PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
  860. PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
  861. PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
  862. PINMUX_IPSR_GPSR(IP6_27_24, D11),
  863. PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
  864. PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
  865. PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
  866. PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
  867. PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_TANS_C, SEL_SCIF4_2),
  868. PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
  869. PINMUX_IPSR_GPSR(IP6_31_28, D12),
  870. PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
  871. PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
  872. PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
  873. PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
  874. PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
  875. /* IPSR7 */
  876. PINMUX_IPSR_GPSR(IP7_3_0, D13),
  877. PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
  878. PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
  879. PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
  880. PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
  881. PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
  882. PINMUX_IPSR_GPSR(IP7_7_4, D14),
  883. PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
  884. PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
  885. PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
  886. PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
  887. PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
  888. PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
  889. PINMUX_IPSR_GPSR(IP7_11_8, D15),
  890. PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
  891. PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
  892. PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
  893. PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
  894. PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
  895. PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
  896. PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
  897. PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
  898. PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
  899. PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
  900. PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
  901. PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
  902. PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
  903. PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
  904. PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
  905. PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
  906. PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
  907. PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
  908. PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
  909. PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
  910. /* IPSR8 */
  911. PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
  912. PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
  913. PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
  914. PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
  915. PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
  916. PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
  917. PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
  918. PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
  919. PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
  920. PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
  921. PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
  922. PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
  923. PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
  924. PINMUX_IPSR_GPSR(IP8_15_12, NFCE_N_B),
  925. PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
  926. PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
  927. PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
  928. PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
  929. PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
  930. PINMUX_IPSR_GPSR(IP8_19_16, NFWP_N_B),
  931. PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
  932. PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
  933. PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
  934. PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
  935. PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
  936. PINMUX_IPSR_GPSR(IP8_23_20, NFDATA14_B),
  937. PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
  938. PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
  939. PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
  940. PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
  941. PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
  942. PINMUX_IPSR_GPSR(IP8_27_24, NFDATA15_B),
  943. PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
  944. PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
  945. PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
  946. PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
  947. PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
  948. PINMUX_IPSR_GPSR(IP8_31_28, NFRB_N_B),
  949. PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
  950. PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
  951. /* IPSR9 */
  952. PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
  953. PINMUX_IPSR_GPSR(IP9_3_0, NFDATA8),
  954. PINMUX_IPSR_GPSR(IP9_7_4, SD2_CMD),
  955. PINMUX_IPSR_GPSR(IP9_7_4, NFDATA9),
  956. PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT0),
  957. PINMUX_IPSR_GPSR(IP9_11_8, NFDATA10),
  958. PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT1),
  959. PINMUX_IPSR_GPSR(IP9_15_12, NFDATA11),
  960. PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT2),
  961. PINMUX_IPSR_GPSR(IP9_19_16, NFDATA12),
  962. PINMUX_IPSR_GPSR(IP9_23_20, SD2_DAT3),
  963. PINMUX_IPSR_GPSR(IP9_23_20, NFDATA13),
  964. PINMUX_IPSR_GPSR(IP9_27_24, SD2_DS),
  965. PINMUX_IPSR_GPSR(IP9_27_24, NFALE),
  966. PINMUX_IPSR_GPSR(IP9_27_24, SATA_DEVSLP_B),
  967. PINMUX_IPSR_GPSR(IP9_31_28, SD3_CLK),
  968. PINMUX_IPSR_GPSR(IP9_31_28, NFWE_N),
  969. /* IPSR10 */
  970. PINMUX_IPSR_GPSR(IP10_3_0, SD3_CMD),
  971. PINMUX_IPSR_GPSR(IP10_3_0, NFRE_N),
  972. PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT0),
  973. PINMUX_IPSR_GPSR(IP10_7_4, NFDATA0),
  974. PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT1),
  975. PINMUX_IPSR_GPSR(IP10_11_8, NFDATA1),
  976. PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT2),
  977. PINMUX_IPSR_GPSR(IP10_15_12, NFDATA2),
  978. PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT3),
  979. PINMUX_IPSR_GPSR(IP10_19_16, NFDATA3),
  980. PINMUX_IPSR_GPSR(IP10_23_20, SD3_DAT4),
  981. PINMUX_IPSR_MSEL(IP10_23_20, SD2_CD_A, SEL_SDHI2_0),
  982. PINMUX_IPSR_GPSR(IP10_23_20, NFDATA4),
  983. PINMUX_IPSR_GPSR(IP10_27_24, SD3_DAT5),
  984. PINMUX_IPSR_MSEL(IP10_27_24, SD2_WP_A, SEL_SDHI2_0),
  985. PINMUX_IPSR_GPSR(IP10_27_24, NFDATA5),
  986. PINMUX_IPSR_GPSR(IP10_31_28, SD3_DAT6),
  987. PINMUX_IPSR_GPSR(IP10_31_28, SD3_CD),
  988. PINMUX_IPSR_GPSR(IP10_31_28, NFDATA6),
  989. /* IPSR11 */
  990. PINMUX_IPSR_GPSR(IP11_3_0, SD3_DAT7),
  991. PINMUX_IPSR_GPSR(IP11_3_0, SD3_WP),
  992. PINMUX_IPSR_GPSR(IP11_3_0, NFDATA7),
  993. PINMUX_IPSR_GPSR(IP11_7_4, SD3_DS),
  994. PINMUX_IPSR_GPSR(IP11_7_4, NFCLE),
  995. PINMUX_IPSR_GPSR(IP11_11_8, SD0_CD),
  996. PINMUX_IPSR_MSEL(IP11_11_8, SCL2_B, SEL_I2C2_1),
  997. PINMUX_IPSR_MSEL(IP11_11_8, SIM0_RST_A, SEL_SIMCARD_0),
  998. PINMUX_IPSR_GPSR(IP11_15_12, SD0_WP),
  999. PINMUX_IPSR_MSEL(IP11_15_12, SDA2_B, SEL_I2C2_1),
  1000. PINMUX_IPSR_GPSR(IP11_19_16, SD1_CD),
  1001. PINMUX_IPSR_MSEL(IP11_19_16, SIM0_CLK_B, SEL_SIMCARD_1),
  1002. PINMUX_IPSR_GPSR(IP11_23_20, SD1_WP),
  1003. PINMUX_IPSR_MSEL(IP11_23_20, SIM0_D_B, SEL_SIMCARD_1),
  1004. PINMUX_IPSR_GPSR(IP11_27_24, SCK0),
  1005. PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_B, SEL_HSCIF1_1),
  1006. PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
  1007. PINMUX_IPSR_MSEL(IP11_27_24, AUDIO_CLKC_B, SEL_ADG_C_1),
  1008. PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
  1009. PINMUX_IPSR_MSEL(IP11_27_24, SIM0_RST_B, SEL_SIMCARD_1),
  1010. PINMUX_IPSR_MSEL(IP11_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
  1011. PINMUX_IPSR_MSEL(IP11_27_24, RIF0_CLK_B, SEL_DRIF0_1),
  1012. PINMUX_IPSR_GPSR(IP11_27_24, ADICHS2),
  1013. PINMUX_IPSR_MSEL(IP11_27_24, SCK5_B, SEL_SCIF5_1),
  1014. PINMUX_IPSR_GPSR(IP11_31_28, RX0),
  1015. PINMUX_IPSR_MSEL(IP11_31_28, HRX1_B, SEL_HSCIF1_1),
  1016. PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK0_C, SEL_TSIF0_2),
  1017. PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
  1018. PINMUX_IPSR_MSEL(IP11_31_28, RIF0_D0_B, SEL_DRIF0_1),
  1019. /* IPSR12 */
  1020. PINMUX_IPSR_GPSR(IP12_3_0, TX0),
  1021. PINMUX_IPSR_MSEL(IP12_3_0, HTX1_B, SEL_HSCIF1_1),
  1022. PINMUX_IPSR_MSEL(IP12_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
  1023. PINMUX_IPSR_MSEL(IP12_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
  1024. PINMUX_IPSR_MSEL(IP12_3_0, RIF0_D1_B, SEL_DRIF0_1),
  1025. PINMUX_IPSR_GPSR(IP12_7_4, CTS0_N),
  1026. PINMUX_IPSR_MSEL(IP12_7_4, HCTS1_N_B, SEL_HSCIF1_1),
  1027. PINMUX_IPSR_MSEL(IP12_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
  1028. PINMUX_IPSR_MSEL(IP12_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
  1029. PINMUX_IPSR_MSEL(IP12_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
  1030. PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
  1031. PINMUX_IPSR_GPSR(IP12_7_4, AUDIO_CLKOUT_C),
  1032. PINMUX_IPSR_GPSR(IP12_7_4, ADICS_SAMP),
  1033. PINMUX_IPSR_GPSR(IP12_11_8, RTS0_N_TANS),
  1034. PINMUX_IPSR_MSEL(IP12_11_8, HRTS1_N_B, SEL_HSCIF1_1),
  1035. PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
  1036. PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKA_B, SEL_ADG_A_1),
  1037. PINMUX_IPSR_MSEL(IP12_11_8, SCL2_A, SEL_I2C2_0),
  1038. PINMUX_IPSR_MSEL(IP12_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
  1039. PINMUX_IPSR_MSEL(IP12_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
  1040. PINMUX_IPSR_GPSR(IP12_11_8, ADICHS1),
  1041. PINMUX_IPSR_MSEL(IP12_15_12, RX1_A, SEL_SCIF1_0),
  1042. PINMUX_IPSR_MSEL(IP12_15_12, HRX1_A, SEL_HSCIF1_0),
  1043. PINMUX_IPSR_MSEL(IP12_15_12, TS_SDAT0_C, SEL_TSIF0_2),
  1044. PINMUX_IPSR_MSEL(IP12_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
  1045. PINMUX_IPSR_MSEL(IP12_15_12, RIF1_CLK_C, SEL_DRIF1_2),
  1046. PINMUX_IPSR_MSEL(IP12_19_16, TX1_A, SEL_SCIF1_0),
  1047. PINMUX_IPSR_MSEL(IP12_19_16, HTX1_A, SEL_HSCIF1_0),
  1048. PINMUX_IPSR_MSEL(IP12_19_16, TS_SDEN0_C, SEL_TSIF0_2),
  1049. PINMUX_IPSR_MSEL(IP12_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
  1050. PINMUX_IPSR_MSEL(IP12_19_16, RIF1_D0_C, SEL_DRIF1_2),
  1051. PINMUX_IPSR_GPSR(IP12_23_20, CTS1_N),
  1052. PINMUX_IPSR_MSEL(IP12_23_20, HCTS1_N_A, SEL_HSCIF1_0),
  1053. PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
  1054. PINMUX_IPSR_MSEL(IP12_23_20, TS_SDEN1_C, SEL_TSIF1_2),
  1055. PINMUX_IPSR_MSEL(IP12_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
  1056. PINMUX_IPSR_MSEL(IP12_23_20, RIF1_D0_B, SEL_DRIF1_1),
  1057. PINMUX_IPSR_GPSR(IP12_23_20, ADIDATA),
  1058. PINMUX_IPSR_GPSR(IP12_27_24, RTS1_N_TANS),
  1059. PINMUX_IPSR_MSEL(IP12_27_24, HRTS1_N_A, SEL_HSCIF1_0),
  1060. PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
  1061. PINMUX_IPSR_MSEL(IP12_27_24, TS_SDAT1_C, SEL_TSIF1_2),
  1062. PINMUX_IPSR_MSEL(IP12_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
  1063. PINMUX_IPSR_MSEL(IP12_27_24, RIF1_D1_B, SEL_DRIF1_1),
  1064. PINMUX_IPSR_GPSR(IP12_27_24, ADICHS0),
  1065. PINMUX_IPSR_GPSR(IP12_31_28, SCK2),
  1066. PINMUX_IPSR_MSEL(IP12_31_28, SCIF_CLK_B, SEL_SCIF_1),
  1067. PINMUX_IPSR_MSEL(IP12_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
  1068. PINMUX_IPSR_MSEL(IP12_31_28, TS_SCK1_C, SEL_TSIF1_2),
  1069. PINMUX_IPSR_MSEL(IP12_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
  1070. PINMUX_IPSR_MSEL(IP12_31_28, RIF1_CLK_B, SEL_DRIF1_1),
  1071. PINMUX_IPSR_GPSR(IP12_31_28, ADICLK),
  1072. /* IPSR13 */
  1073. PINMUX_IPSR_MSEL(IP13_3_0, TX2_A, SEL_SCIF2_0),
  1074. PINMUX_IPSR_MSEL(IP13_3_0, SD2_CD_B, SEL_SDHI2_1),
  1075. PINMUX_IPSR_MSEL(IP13_3_0, SCL1_A, SEL_I2C1_0),
  1076. PINMUX_IPSR_MSEL(IP13_3_0, FMCLK_A, SEL_FM_0),
  1077. PINMUX_IPSR_MSEL(IP13_3_0, RIF1_D1_C, SEL_DRIF1_2),
  1078. PINMUX_IPSR_GPSR(IP13_3_0, FSO_CFE_0_N),
  1079. PINMUX_IPSR_MSEL(IP13_7_4, RX2_A, SEL_SCIF2_0),
  1080. PINMUX_IPSR_MSEL(IP13_7_4, SD2_WP_B, SEL_SDHI2_1),
  1081. PINMUX_IPSR_MSEL(IP13_7_4, SDA1_A, SEL_I2C1_0),
  1082. PINMUX_IPSR_MSEL(IP13_7_4, FMIN_A, SEL_FM_0),
  1083. PINMUX_IPSR_MSEL(IP13_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
  1084. PINMUX_IPSR_GPSR(IP13_7_4, FSO_CFE_1_N),
  1085. PINMUX_IPSR_GPSR(IP13_11_8, HSCK0),
  1086. PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
  1087. PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKB_A, SEL_ADG_B_0),
  1088. PINMUX_IPSR_MSEL(IP13_11_8, SSI_SDATA1_B, SEL_SSI_1),
  1089. PINMUX_IPSR_MSEL(IP13_11_8, TS_SCK0_D, SEL_TSIF0_3),
  1090. PINMUX_IPSR_MSEL(IP13_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
  1091. PINMUX_IPSR_MSEL(IP13_11_8, RIF0_CLK_C, SEL_DRIF0_2),
  1092. PINMUX_IPSR_MSEL(IP13_11_8, RX5_B, SEL_SCIF5_1),
  1093. PINMUX_IPSR_GPSR(IP13_15_12, HRX0),
  1094. PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
  1095. PINMUX_IPSR_MSEL(IP13_15_12, SSI_SDATA2_B, SEL_SSI_1),
  1096. PINMUX_IPSR_MSEL(IP13_15_12, TS_SDEN0_D, SEL_TSIF0_3),
  1097. PINMUX_IPSR_MSEL(IP13_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
  1098. PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_C, SEL_DRIF0_2),
  1099. PINMUX_IPSR_GPSR(IP13_19_16, HTX0),
  1100. PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
  1101. PINMUX_IPSR_MSEL(IP13_19_16, SSI_SDATA9_B, SEL_SSI_1),
  1102. PINMUX_IPSR_MSEL(IP13_19_16, TS_SDAT0_D, SEL_TSIF0_3),
  1103. PINMUX_IPSR_MSEL(IP13_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
  1104. PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_C, SEL_DRIF0_2),
  1105. PINMUX_IPSR_GPSR(IP13_23_20, HCTS0_N),
  1106. PINMUX_IPSR_MSEL(IP13_23_20, RX2_B, SEL_SCIF2_1),
  1107. PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
  1108. PINMUX_IPSR_MSEL(IP13_23_20, SSI_SCK9_A, SEL_SSI_0),
  1109. PINMUX_IPSR_MSEL(IP13_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
  1110. PINMUX_IPSR_MSEL(IP13_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
  1111. PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
  1112. PINMUX_IPSR_GPSR(IP13_23_20, AUDIO_CLKOUT1_A),
  1113. PINMUX_IPSR_GPSR(IP13_27_24, HRTS0_N),
  1114. PINMUX_IPSR_MSEL(IP13_27_24, TX2_B, SEL_SCIF2_1),
  1115. PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
  1116. PINMUX_IPSR_MSEL(IP13_27_24, SSI_WS9_A, SEL_SSI_0),
  1117. PINMUX_IPSR_MSEL(IP13_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
  1118. PINMUX_IPSR_MSEL(IP13_27_24, BPFCLK_A, SEL_FM_0),
  1119. PINMUX_IPSR_GPSR(IP13_27_24, AUDIO_CLKOUT2_A),
  1120. PINMUX_IPSR_GPSR(IP13_31_28, MSIOF0_SYNC),
  1121. PINMUX_IPSR_GPSR(IP13_31_28, AUDIO_CLKOUT_A),
  1122. PINMUX_IPSR_MSEL(IP13_31_28, TX5_B, SEL_SCIF5_1),
  1123. PINMUX_IPSR_MSEL(IP13_31_28, BPFCLK_D, SEL_FM_3),
  1124. /* IPSR14 */
  1125. PINMUX_IPSR_GPSR(IP14_3_0, MSIOF0_SS1),
  1126. PINMUX_IPSR_MSEL(IP14_3_0, RX5_A, SEL_SCIF5_0),
  1127. PINMUX_IPSR_GPSR(IP14_3_0, NFWP_N_A),
  1128. PINMUX_IPSR_MSEL(IP14_3_0, AUDIO_CLKA_C, SEL_ADG_A_2),
  1129. PINMUX_IPSR_MSEL(IP14_3_0, SSI_SCK2_A, SEL_SSI_0),
  1130. PINMUX_IPSR_MSEL(IP14_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
  1131. PINMUX_IPSR_GPSR(IP14_3_0, AUDIO_CLKOUT3_A),
  1132. PINMUX_IPSR_MSEL(IP14_3_0, TCLK1_B, SEL_TIMER_TMU1_1),
  1133. PINMUX_IPSR_GPSR(IP14_7_4, MSIOF0_SS2),
  1134. PINMUX_IPSR_MSEL(IP14_7_4, TX5_A, SEL_SCIF5_0),
  1135. PINMUX_IPSR_MSEL(IP14_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
  1136. PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_A, SEL_ADG_C_0),
  1137. PINMUX_IPSR_MSEL(IP14_7_4, SSI_WS2_A, SEL_SSI_0),
  1138. PINMUX_IPSR_MSEL(IP14_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
  1139. PINMUX_IPSR_GPSR(IP14_7_4, AUDIO_CLKOUT_D),
  1140. PINMUX_IPSR_MSEL(IP14_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
  1141. PINMUX_IPSR_GPSR(IP14_11_8, MLB_CLK),
  1142. PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
  1143. PINMUX_IPSR_MSEL(IP14_11_8, SCL1_B, SEL_I2C1_1),
  1144. PINMUX_IPSR_GPSR(IP14_15_12, MLB_SIG),
  1145. PINMUX_IPSR_MSEL(IP14_15_12, RX1_B, SEL_SCIF1_1),
  1146. PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
  1147. PINMUX_IPSR_MSEL(IP14_15_12, SDA1_B, SEL_I2C1_1),
  1148. PINMUX_IPSR_GPSR(IP14_19_16, MLB_DAT),
  1149. PINMUX_IPSR_MSEL(IP14_19_16, TX1_B, SEL_SCIF1_1),
  1150. PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
  1151. PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK01239),
  1152. PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
  1153. PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS01239),
  1154. PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
  1155. PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA0),
  1156. PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
  1157. /* IPSR15 */
  1158. PINMUX_IPSR_MSEL(IP15_3_0, SSI_SDATA1_A, SEL_SSI_0),
  1159. PINMUX_IPSR_MSEL(IP15_7_4, SSI_SDATA2_A, SEL_SSI_0),
  1160. PINMUX_IPSR_MSEL(IP15_7_4, SSI_SCK1_B, SEL_SSI_1),
  1161. PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK349),
  1162. PINMUX_IPSR_MSEL(IP15_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
  1163. PINMUX_IPSR_MSEL(IP15_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
  1164. PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS349),
  1165. PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
  1166. PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
  1167. PINMUX_IPSR_MSEL(IP15_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
  1168. PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA3),
  1169. PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
  1170. PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
  1171. PINMUX_IPSR_MSEL(IP15_19_16, TS_SCK0_A, SEL_TSIF0_0),
  1172. PINMUX_IPSR_MSEL(IP15_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
  1173. PINMUX_IPSR_MSEL(IP15_19_16, RIF0_D1_A, SEL_DRIF0_0),
  1174. PINMUX_IPSR_MSEL(IP15_19_16, RIF2_D0_A, SEL_DRIF2_0),
  1175. PINMUX_IPSR_GPSR(IP15_23_20, SSI_SCK4),
  1176. PINMUX_IPSR_MSEL(IP15_23_20, HRX2_A, SEL_HSCIF2_0),
  1177. PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
  1178. PINMUX_IPSR_MSEL(IP15_23_20, TS_SDAT0_A, SEL_TSIF0_0),
  1179. PINMUX_IPSR_MSEL(IP15_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
  1180. PINMUX_IPSR_MSEL(IP15_23_20, RIF0_CLK_A, SEL_DRIF0_0),
  1181. PINMUX_IPSR_MSEL(IP15_23_20, RIF2_CLK_A, SEL_DRIF2_0),
  1182. PINMUX_IPSR_GPSR(IP15_27_24, SSI_WS4),
  1183. PINMUX_IPSR_MSEL(IP15_27_24, HTX2_A, SEL_HSCIF2_0),
  1184. PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
  1185. PINMUX_IPSR_MSEL(IP15_27_24, TS_SDEN0_A, SEL_TSIF0_0),
  1186. PINMUX_IPSR_MSEL(IP15_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
  1187. PINMUX_IPSR_MSEL(IP15_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
  1188. PINMUX_IPSR_MSEL(IP15_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
  1189. PINMUX_IPSR_GPSR(IP15_31_28, SSI_SDATA4),
  1190. PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_A, SEL_HSCIF2_0),
  1191. PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
  1192. PINMUX_IPSR_MSEL(IP15_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
  1193. PINMUX_IPSR_MSEL(IP15_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
  1194. PINMUX_IPSR_MSEL(IP15_31_28, RIF0_D0_A, SEL_DRIF0_0),
  1195. PINMUX_IPSR_MSEL(IP15_31_28, RIF2_D1_A, SEL_DRIF2_0),
  1196. /* IPSR16 */
  1197. PINMUX_IPSR_GPSR(IP16_3_0, SSI_SCK6),
  1198. PINMUX_IPSR_GPSR(IP16_3_0, USB2_PWEN),
  1199. PINMUX_IPSR_MSEL(IP16_3_0, SIM0_RST_D, SEL_SIMCARD_3),
  1200. PINMUX_IPSR_GPSR(IP16_7_4, SSI_WS6),
  1201. PINMUX_IPSR_GPSR(IP16_7_4, USB2_OVC),
  1202. PINMUX_IPSR_MSEL(IP16_7_4, SIM0_D_D, SEL_SIMCARD_3),
  1203. PINMUX_IPSR_GPSR(IP16_11_8, SSI_SDATA6),
  1204. PINMUX_IPSR_MSEL(IP16_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
  1205. PINMUX_IPSR_GPSR(IP16_11_8, SATA_DEVSLP_A),
  1206. PINMUX_IPSR_GPSR(IP16_15_12, SSI_SCK78),
  1207. PINMUX_IPSR_MSEL(IP16_15_12, HRX2_B, SEL_HSCIF2_1),
  1208. PINMUX_IPSR_MSEL(IP16_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
  1209. PINMUX_IPSR_MSEL(IP16_15_12, TS_SCK1_A, SEL_TSIF1_0),
  1210. PINMUX_IPSR_MSEL(IP16_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
  1211. PINMUX_IPSR_MSEL(IP16_15_12, RIF1_CLK_A, SEL_DRIF1_0),
  1212. PINMUX_IPSR_MSEL(IP16_15_12, RIF3_CLK_A, SEL_DRIF3_0),
  1213. PINMUX_IPSR_GPSR(IP16_19_16, SSI_WS78),
  1214. PINMUX_IPSR_MSEL(IP16_19_16, HTX2_B, SEL_HSCIF2_1),
  1215. PINMUX_IPSR_MSEL(IP16_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
  1216. PINMUX_IPSR_MSEL(IP16_19_16, TS_SDAT1_A, SEL_TSIF1_0),
  1217. PINMUX_IPSR_MSEL(IP16_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
  1218. PINMUX_IPSR_MSEL(IP16_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
  1219. PINMUX_IPSR_MSEL(IP16_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
  1220. PINMUX_IPSR_GPSR(IP16_23_20, SSI_SDATA7),
  1221. PINMUX_IPSR_MSEL(IP16_23_20, HCTS2_N_B, SEL_HSCIF2_1),
  1222. PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
  1223. PINMUX_IPSR_MSEL(IP16_23_20, TS_SDEN1_A, SEL_TSIF1_0),
  1224. PINMUX_IPSR_MSEL(IP16_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
  1225. PINMUX_IPSR_MSEL(IP16_23_20, RIF1_D0_A, SEL_DRIF1_0),
  1226. PINMUX_IPSR_MSEL(IP16_23_20, RIF3_D0_A, SEL_DRIF3_0),
  1227. PINMUX_IPSR_MSEL(IP16_23_20, TCLK2_A, SEL_TIMER_TMU2_0),
  1228. PINMUX_IPSR_GPSR(IP16_27_24, SSI_SDATA8),
  1229. PINMUX_IPSR_MSEL(IP16_27_24, HRTS2_N_B, SEL_HSCIF2_1),
  1230. PINMUX_IPSR_MSEL(IP16_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
  1231. PINMUX_IPSR_MSEL(IP16_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
  1232. PINMUX_IPSR_MSEL(IP16_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
  1233. PINMUX_IPSR_MSEL(IP16_27_24, RIF1_D1_A, SEL_DRIF1_0),
  1234. PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D1_A, SEL_DRIF3_0),
  1235. PINMUX_IPSR_MSEL(IP16_31_28, SSI_SDATA9_A, SEL_SSI_0),
  1236. PINMUX_IPSR_MSEL(IP16_31_28, HSCK2_B, SEL_HSCIF2_1),
  1237. PINMUX_IPSR_MSEL(IP16_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
  1238. PINMUX_IPSR_MSEL(IP16_31_28, HSCK1_A, SEL_HSCIF1_0),
  1239. PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS1_B, SEL_SSI_1),
  1240. PINMUX_IPSR_GPSR(IP16_31_28, SCK1),
  1241. PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
  1242. PINMUX_IPSR_MSEL(IP16_31_28, SCK5_A, SEL_SCIF5_0),
  1243. /* IPSR17 */
  1244. PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKA_A, SEL_ADG_A_0),
  1245. PINMUX_IPSR_GPSR(IP17_3_0, CC5_OSCOUT),
  1246. PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKB_B, SEL_ADG_B_1),
  1247. PINMUX_IPSR_MSEL(IP17_7_4, SCIF_CLK_A, SEL_SCIF_0),
  1248. PINMUX_IPSR_MSEL(IP17_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
  1249. PINMUX_IPSR_MSEL(IP17_7_4, REMOCON_A, SEL_REMOCON_0),
  1250. PINMUX_IPSR_MSEL(IP17_7_4, TCLK1_A, SEL_TIMER_TMU1_0),
  1251. PINMUX_IPSR_GPSR(IP17_11_8, USB0_PWEN),
  1252. PINMUX_IPSR_MSEL(IP17_11_8, SIM0_RST_C, SEL_SIMCARD_2),
  1253. PINMUX_IPSR_MSEL(IP17_11_8, TS_SCK1_D, SEL_TSIF1_3),
  1254. PINMUX_IPSR_MSEL(IP17_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
  1255. PINMUX_IPSR_MSEL(IP17_11_8, BPFCLK_B, SEL_FM_1),
  1256. PINMUX_IPSR_MSEL(IP17_11_8, RIF3_CLK_B, SEL_DRIF3_1),
  1257. PINMUX_IPSR_MSEL(IP17_11_8, HSCK2_C, SEL_HSCIF2_2),
  1258. PINMUX_IPSR_GPSR(IP17_15_12, USB0_OVC),
  1259. PINMUX_IPSR_MSEL(IP17_15_12, SIM0_D_C, SEL_SIMCARD_2),
  1260. PINMUX_IPSR_MSEL(IP17_15_12, TS_SDAT1_D, SEL_TSIF1_3),
  1261. PINMUX_IPSR_MSEL(IP17_15_12, STP_ISD_1_D, SEL_SSP1_1_3),
  1262. PINMUX_IPSR_MSEL(IP17_15_12, RIF3_SYNC_B, SEL_DRIF3_1),
  1263. PINMUX_IPSR_MSEL(IP17_15_12, HRX2_C, SEL_HSCIF2_2),
  1264. PINMUX_IPSR_GPSR(IP17_19_16, USB1_PWEN),
  1265. PINMUX_IPSR_MSEL(IP17_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
  1266. PINMUX_IPSR_MSEL(IP17_19_16, SSI_SCK1_A, SEL_SSI_0),
  1267. PINMUX_IPSR_MSEL(IP17_19_16, TS_SCK0_E, SEL_TSIF0_4),
  1268. PINMUX_IPSR_MSEL(IP17_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
  1269. PINMUX_IPSR_MSEL(IP17_19_16, FMCLK_B, SEL_FM_1),
  1270. PINMUX_IPSR_MSEL(IP17_19_16, RIF2_CLK_B, SEL_DRIF2_1),
  1271. PINMUX_IPSR_MSEL(IP17_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
  1272. PINMUX_IPSR_MSEL(IP17_19_16, HTX2_C, SEL_HSCIF2_2),
  1273. PINMUX_IPSR_GPSR(IP17_23_20, USB1_OVC),
  1274. PINMUX_IPSR_MSEL(IP17_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
  1275. PINMUX_IPSR_MSEL(IP17_23_20, SSI_WS1_A, SEL_SSI_0),
  1276. PINMUX_IPSR_MSEL(IP17_23_20, TS_SDAT0_E, SEL_TSIF0_4),
  1277. PINMUX_IPSR_MSEL(IP17_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
  1278. PINMUX_IPSR_MSEL(IP17_23_20, FMIN_B, SEL_FM_1),
  1279. PINMUX_IPSR_MSEL(IP17_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
  1280. PINMUX_IPSR_MSEL(IP17_23_20, REMOCON_B, SEL_REMOCON_1),
  1281. PINMUX_IPSR_MSEL(IP17_23_20, HCTS2_N_C, SEL_HSCIF2_2),
  1282. PINMUX_IPSR_GPSR(IP17_27_24, USB30_PWEN),
  1283. PINMUX_IPSR_GPSR(IP17_27_24, AUDIO_CLKOUT_B),
  1284. PINMUX_IPSR_MSEL(IP17_27_24, SSI_SCK2_B, SEL_SSI_1),
  1285. PINMUX_IPSR_MSEL(IP17_27_24, TS_SDEN1_D, SEL_TSIF1_3),
  1286. PINMUX_IPSR_MSEL(IP17_27_24, STP_ISEN_1_D, SEL_SSP1_1_3),
  1287. PINMUX_IPSR_MSEL(IP17_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
  1288. PINMUX_IPSR_MSEL(IP17_27_24, RIF3_D0_B, SEL_DRIF3_1),
  1289. PINMUX_IPSR_MSEL(IP17_27_24, TCLK2_B, SEL_TIMER_TMU2_1),
  1290. PINMUX_IPSR_GPSR(IP17_27_24, TPU0TO0),
  1291. PINMUX_IPSR_MSEL(IP17_27_24, BPFCLK_C, SEL_FM_2),
  1292. PINMUX_IPSR_MSEL(IP17_27_24, HRTS2_N_C, SEL_HSCIF2_2),
  1293. PINMUX_IPSR_GPSR(IP17_31_28, USB30_OVC),
  1294. PINMUX_IPSR_GPSR(IP17_31_28, AUDIO_CLKOUT1_B),
  1295. PINMUX_IPSR_MSEL(IP17_31_28, SSI_WS2_B, SEL_SSI_1),
  1296. PINMUX_IPSR_MSEL(IP17_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
  1297. PINMUX_IPSR_MSEL(IP17_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
  1298. PINMUX_IPSR_MSEL(IP17_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
  1299. PINMUX_IPSR_MSEL(IP17_31_28, RIF3_D1_B, SEL_DRIF3_1),
  1300. PINMUX_IPSR_GPSR(IP17_31_28, FSO_TOE_N),
  1301. PINMUX_IPSR_GPSR(IP17_31_28, TPU0TO1),
  1302. /* IPSR18 */
  1303. PINMUX_IPSR_GPSR(IP18_3_0, USB2_CH3_PWEN),
  1304. PINMUX_IPSR_GPSR(IP18_3_0, AUDIO_CLKOUT2_B),
  1305. PINMUX_IPSR_MSEL(IP18_3_0, SSI_SCK9_B, SEL_SSI_1),
  1306. PINMUX_IPSR_MSEL(IP18_3_0, TS_SDEN0_E, SEL_TSIF0_4),
  1307. PINMUX_IPSR_MSEL(IP18_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
  1308. PINMUX_IPSR_MSEL(IP18_3_0, RIF2_D0_B, SEL_DRIF2_1),
  1309. PINMUX_IPSR_GPSR(IP18_3_0, TPU0TO2),
  1310. PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_C, SEL_FM_2),
  1311. PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_D, SEL_FM_3),
  1312. PINMUX_IPSR_GPSR(IP18_7_4, USB2_CH3_OVC),
  1313. PINMUX_IPSR_GPSR(IP18_7_4, AUDIO_CLKOUT3_B),
  1314. PINMUX_IPSR_MSEL(IP18_7_4, SSI_WS9_B, SEL_SSI_1),
  1315. PINMUX_IPSR_MSEL(IP18_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
  1316. PINMUX_IPSR_MSEL(IP18_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
  1317. PINMUX_IPSR_MSEL(IP18_7_4, RIF2_D1_B, SEL_DRIF2_1),
  1318. PINMUX_IPSR_GPSR(IP18_7_4, TPU0TO3),
  1319. PINMUX_IPSR_MSEL(IP18_7_4, FMIN_C, SEL_FM_2),
  1320. PINMUX_IPSR_MSEL(IP18_7_4, FMIN_D, SEL_FM_3),
  1321. /*
  1322. * Static pins can not be muxed between different functions but
  1323. * still needs a mark entry in the pinmux list. Add each static
  1324. * pin to the list without an associated function. The sh-pfc
  1325. * core will do the right thing and skip trying to mux then pin
  1326. * while still applying configuration to it
  1327. */
  1328. #define FM(x) PINMUX_DATA(x##_MARK, 0),
  1329. PINMUX_STATIC
  1330. #undef FM
  1331. };
  1332. /*
  1333. * R8A7795 has 8 banks with 32 PGIOS in each => 256 GPIOs.
  1334. * Physical layout rows: A - AW, cols: 1 - 39.
  1335. */
  1336. #define ROW_GROUP_A(r) ('Z' - 'A' + 1 + (r))
  1337. #define PIN_NUMBER(r, c) (((r) - 'A') * 39 + (c) + 300)
  1338. #define PIN_A_NUMBER(r, c) PIN_NUMBER(ROW_GROUP_A(r), c)
  1339. static const struct sh_pfc_pin pinmux_pins[] = {
  1340. PINMUX_GPIO_GP_ALL(),
  1341. /*
  1342. * Pins not associated with a GPIO port.
  1343. *
  1344. * The pin positions are different between different r8a7795
  1345. * packages, all that is needed for the pfc driver is a unique
  1346. * number for each pin. To this end use the pin layout from
  1347. * R-Car H3SiP to calculate a unique number for each pin.
  1348. */
  1349. SH_PFC_PIN_NAMED_CFG('A', 8, AVB_TX_CTL, CFG_FLAGS),
  1350. SH_PFC_PIN_NAMED_CFG('A', 9, AVB_MDIO, CFG_FLAGS),
  1351. SH_PFC_PIN_NAMED_CFG('A', 12, AVB_TXCREFCLK, CFG_FLAGS),
  1352. SH_PFC_PIN_NAMED_CFG('A', 13, AVB_RD0, CFG_FLAGS),
  1353. SH_PFC_PIN_NAMED_CFG('A', 14, AVB_RD2, CFG_FLAGS),
  1354. SH_PFC_PIN_NAMED_CFG('A', 16, AVB_RX_CTL, CFG_FLAGS),
  1355. SH_PFC_PIN_NAMED_CFG('A', 17, AVB_TD2, CFG_FLAGS),
  1356. SH_PFC_PIN_NAMED_CFG('A', 18, AVB_TD0, CFG_FLAGS),
  1357. SH_PFC_PIN_NAMED_CFG('A', 19, AVB_TXC, CFG_FLAGS),
  1358. SH_PFC_PIN_NAMED_CFG('B', 13, AVB_RD1, CFG_FLAGS),
  1359. SH_PFC_PIN_NAMED_CFG('B', 14, AVB_RD3, CFG_FLAGS),
  1360. SH_PFC_PIN_NAMED_CFG('B', 17, AVB_TD3, CFG_FLAGS),
  1361. SH_PFC_PIN_NAMED_CFG('B', 18, AVB_TD1, CFG_FLAGS),
  1362. SH_PFC_PIN_NAMED_CFG('B', 19, AVB_RXC, CFG_FLAGS),
  1363. SH_PFC_PIN_NAMED_CFG('C', 1, PRESETOUT#, CFG_FLAGS),
  1364. SH_PFC_PIN_NAMED_CFG('F', 1, CLKOUT, CFG_FLAGS),
  1365. SH_PFC_PIN_NAMED_CFG('H', 37, MLB_REF, CFG_FLAGS),
  1366. SH_PFC_PIN_NAMED_CFG('V', 3, QSPI1_SPCLK, CFG_FLAGS),
  1367. SH_PFC_PIN_NAMED_CFG('V', 5, QSPI1_SSL, CFG_FLAGS),
  1368. SH_PFC_PIN_NAMED_CFG('V', 6, RPC_WP#, CFG_FLAGS),
  1369. SH_PFC_PIN_NAMED_CFG('V', 7, RPC_RESET#, CFG_FLAGS),
  1370. SH_PFC_PIN_NAMED_CFG('W', 3, QSPI0_SPCLK, CFG_FLAGS),
  1371. SH_PFC_PIN_NAMED_CFG('Y', 3, QSPI0_SSL, CFG_FLAGS),
  1372. SH_PFC_PIN_NAMED_CFG('Y', 6, QSPI0_IO2, CFG_FLAGS),
  1373. SH_PFC_PIN_NAMED_CFG('Y', 7, RPC_INT#, CFG_FLAGS),
  1374. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('B'), 4, QSPI0_MISO_IO1, CFG_FLAGS),
  1375. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('B'), 6, QSPI0_IO3, CFG_FLAGS),
  1376. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('C'), 3, QSPI1_IO3, CFG_FLAGS),
  1377. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('C'), 5, QSPI0_MOSI_IO0, CFG_FLAGS),
  1378. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('C'), 7, QSPI1_MOSI_IO0, CFG_FLAGS),
  1379. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 38, FSCLKST#, CFG_FLAGS),
  1380. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 39, EXTALR, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
  1381. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('E'), 4, QSPI1_IO2, CFG_FLAGS),
  1382. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('E'), 5, QSPI1_MISO_IO1, CFG_FLAGS),
  1383. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('P'), 7, DU_DOTCLKIN0, CFG_FLAGS),
  1384. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('P'), 8, DU_DOTCLKIN1, CFG_FLAGS),
  1385. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 7, DU_DOTCLKIN2, CFG_FLAGS),
  1386. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 8, DU_DOTCLKIN3, CFG_FLAGS),
  1387. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 26, TRST#, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
  1388. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 29, TDI, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
  1389. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 30, TMS, CFG_FLAGS),
  1390. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('T'), 27, TCK, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
  1391. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('T'), 28, TDO, SH_PFC_PIN_CFG_DRIVE_STRENGTH),
  1392. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('T'), 30, ASEBRK, CFG_FLAGS),
  1393. };
  1394. /* - EtherAVB --------------------------------------------------------------- */
  1395. static const unsigned int avb_link_pins[] = {
  1396. /* AVB_LINK */
  1397. RCAR_GP_PIN(2, 12),
  1398. };
  1399. static const unsigned int avb_link_mux[] = {
  1400. AVB_LINK_MARK,
  1401. };
  1402. static const unsigned int avb_magic_pins[] = {
  1403. /* AVB_MAGIC_ */
  1404. RCAR_GP_PIN(2, 10),
  1405. };
  1406. static const unsigned int avb_magic_mux[] = {
  1407. AVB_MAGIC_MARK,
  1408. };
  1409. static const unsigned int avb_phy_int_pins[] = {
  1410. /* AVB_PHY_INT */
  1411. RCAR_GP_PIN(2, 11),
  1412. };
  1413. static const unsigned int avb_phy_int_mux[] = {
  1414. AVB_PHY_INT_MARK,
  1415. };
  1416. static const unsigned int avb_mdc_pins[] = {
  1417. /* AVB_MDC, AVB_MDIO */
  1418. RCAR_GP_PIN(2, 9), PIN_NUMBER('A', 9),
  1419. };
  1420. static const unsigned int avb_mdc_mux[] = {
  1421. AVB_MDC_MARK, AVB_MDIO_MARK,
  1422. };
  1423. static const unsigned int avb_mii_pins[] = {
  1424. /*
  1425. * AVB_TX_CTL, AVB_TXC, AVB_TD0,
  1426. * AVB_TD1, AVB_TD2, AVB_TD3,
  1427. * AVB_RX_CTL, AVB_RXC, AVB_RD0,
  1428. * AVB_RD1, AVB_RD2, AVB_RD3,
  1429. * AVB_TXCREFCLK
  1430. */
  1431. PIN_NUMBER('A', 8), PIN_NUMBER('A', 19), PIN_NUMBER('A', 18),
  1432. PIN_NUMBER('B', 18), PIN_NUMBER('A', 17), PIN_NUMBER('B', 17),
  1433. PIN_NUMBER('A', 16), PIN_NUMBER('B', 19), PIN_NUMBER('A', 13),
  1434. PIN_NUMBER('B', 13), PIN_NUMBER('A', 14), PIN_NUMBER('B', 14),
  1435. PIN_NUMBER('A', 12),
  1436. };
  1437. static const unsigned int avb_mii_mux[] = {
  1438. AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
  1439. AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
  1440. AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
  1441. AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
  1442. AVB_TXCREFCLK_MARK,
  1443. };
  1444. static const unsigned int avb_avtp_pps_pins[] = {
  1445. /* AVB_AVTP_PPS */
  1446. RCAR_GP_PIN(2, 6),
  1447. };
  1448. static const unsigned int avb_avtp_pps_mux[] = {
  1449. AVB_AVTP_PPS_MARK,
  1450. };
  1451. static const unsigned int avb_avtp_match_a_pins[] = {
  1452. /* AVB_AVTP_MATCH_A */
  1453. RCAR_GP_PIN(2, 13),
  1454. };
  1455. static const unsigned int avb_avtp_match_a_mux[] = {
  1456. AVB_AVTP_MATCH_A_MARK,
  1457. };
  1458. static const unsigned int avb_avtp_capture_a_pins[] = {
  1459. /* AVB_AVTP_CAPTURE_A */
  1460. RCAR_GP_PIN(2, 14),
  1461. };
  1462. static const unsigned int avb_avtp_capture_a_mux[] = {
  1463. AVB_AVTP_CAPTURE_A_MARK,
  1464. };
  1465. static const unsigned int avb_avtp_match_b_pins[] = {
  1466. /* AVB_AVTP_MATCH_B */
  1467. RCAR_GP_PIN(1, 8),
  1468. };
  1469. static const unsigned int avb_avtp_match_b_mux[] = {
  1470. AVB_AVTP_MATCH_B_MARK,
  1471. };
  1472. static const unsigned int avb_avtp_capture_b_pins[] = {
  1473. /* AVB_AVTP_CAPTURE_B */
  1474. RCAR_GP_PIN(1, 11),
  1475. };
  1476. static const unsigned int avb_avtp_capture_b_mux[] = {
  1477. AVB_AVTP_CAPTURE_B_MARK,
  1478. };
  1479. /* - DU --------------------------------------------------------------------- */
  1480. static const unsigned int du_rgb666_pins[] = {
  1481. /* R[7:2], G[7:2], B[7:2] */
  1482. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  1483. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  1484. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1485. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  1486. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  1487. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  1488. };
  1489. static const unsigned int du_rgb666_mux[] = {
  1490. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1491. DU_DR3_MARK, DU_DR2_MARK,
  1492. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1493. DU_DG3_MARK, DU_DG2_MARK,
  1494. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1495. DU_DB3_MARK, DU_DB2_MARK,
  1496. };
  1497. static const unsigned int du_rgb888_pins[] = {
  1498. /* R[7:0], G[7:0], B[7:0] */
  1499. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  1500. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  1501. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
  1502. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1503. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  1504. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
  1505. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  1506. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  1507. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
  1508. };
  1509. static const unsigned int du_rgb888_mux[] = {
  1510. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1511. DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
  1512. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1513. DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
  1514. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1515. DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
  1516. };
  1517. static const unsigned int du_clk_out_0_pins[] = {
  1518. /* CLKOUT */
  1519. RCAR_GP_PIN(1, 27),
  1520. };
  1521. static const unsigned int du_clk_out_0_mux[] = {
  1522. DU_DOTCLKOUT0_MARK
  1523. };
  1524. static const unsigned int du_clk_out_1_pins[] = {
  1525. /* CLKOUT */
  1526. RCAR_GP_PIN(2, 3),
  1527. };
  1528. static const unsigned int du_clk_out_1_mux[] = {
  1529. DU_DOTCLKOUT1_MARK
  1530. };
  1531. static const unsigned int du_sync_pins[] = {
  1532. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1533. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
  1534. };
  1535. static const unsigned int du_sync_mux[] = {
  1536. DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
  1537. };
  1538. static const unsigned int du_oddf_pins[] = {
  1539. /* EXDISP/EXODDF/EXCDE */
  1540. RCAR_GP_PIN(2, 2),
  1541. };
  1542. static const unsigned int du_oddf_mux[] = {
  1543. DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
  1544. };
  1545. static const unsigned int du_cde_pins[] = {
  1546. /* CDE */
  1547. RCAR_GP_PIN(2, 0),
  1548. };
  1549. static const unsigned int du_cde_mux[] = {
  1550. DU_CDE_MARK,
  1551. };
  1552. static const unsigned int du_disp_pins[] = {
  1553. /* DISP */
  1554. RCAR_GP_PIN(2, 1),
  1555. };
  1556. static const unsigned int du_disp_mux[] = {
  1557. DU_DISP_MARK,
  1558. };
  1559. /* - MSIOF0 ----------------------------------------------------------------- */
  1560. static const unsigned int msiof0_clk_pins[] = {
  1561. /* SCK */
  1562. RCAR_GP_PIN(5, 17),
  1563. };
  1564. static const unsigned int msiof0_clk_mux[] = {
  1565. MSIOF0_SCK_MARK,
  1566. };
  1567. static const unsigned int msiof0_sync_pins[] = {
  1568. /* SYNC */
  1569. RCAR_GP_PIN(5, 18),
  1570. };
  1571. static const unsigned int msiof0_sync_mux[] = {
  1572. MSIOF0_SYNC_MARK,
  1573. };
  1574. static const unsigned int msiof0_ss1_pins[] = {
  1575. /* SS1 */
  1576. RCAR_GP_PIN(5, 19),
  1577. };
  1578. static const unsigned int msiof0_ss1_mux[] = {
  1579. MSIOF0_SS1_MARK,
  1580. };
  1581. static const unsigned int msiof0_ss2_pins[] = {
  1582. /* SS2 */
  1583. RCAR_GP_PIN(5, 21),
  1584. };
  1585. static const unsigned int msiof0_ss2_mux[] = {
  1586. MSIOF0_SS2_MARK,
  1587. };
  1588. static const unsigned int msiof0_txd_pins[] = {
  1589. /* TXD */
  1590. RCAR_GP_PIN(5, 20),
  1591. };
  1592. static const unsigned int msiof0_txd_mux[] = {
  1593. MSIOF0_TXD_MARK,
  1594. };
  1595. static const unsigned int msiof0_rxd_pins[] = {
  1596. /* RXD */
  1597. RCAR_GP_PIN(5, 22),
  1598. };
  1599. static const unsigned int msiof0_rxd_mux[] = {
  1600. MSIOF0_RXD_MARK,
  1601. };
  1602. /* - MSIOF1 ----------------------------------------------------------------- */
  1603. static const unsigned int msiof1_clk_a_pins[] = {
  1604. /* SCK */
  1605. RCAR_GP_PIN(6, 8),
  1606. };
  1607. static const unsigned int msiof1_clk_a_mux[] = {
  1608. MSIOF1_SCK_A_MARK,
  1609. };
  1610. static const unsigned int msiof1_sync_a_pins[] = {
  1611. /* SYNC */
  1612. RCAR_GP_PIN(6, 9),
  1613. };
  1614. static const unsigned int msiof1_sync_a_mux[] = {
  1615. MSIOF1_SYNC_A_MARK,
  1616. };
  1617. static const unsigned int msiof1_ss1_a_pins[] = {
  1618. /* SS1 */
  1619. RCAR_GP_PIN(6, 5),
  1620. };
  1621. static const unsigned int msiof1_ss1_a_mux[] = {
  1622. MSIOF1_SS1_A_MARK,
  1623. };
  1624. static const unsigned int msiof1_ss2_a_pins[] = {
  1625. /* SS2 */
  1626. RCAR_GP_PIN(6, 6),
  1627. };
  1628. static const unsigned int msiof1_ss2_a_mux[] = {
  1629. MSIOF1_SS2_A_MARK,
  1630. };
  1631. static const unsigned int msiof1_txd_a_pins[] = {
  1632. /* TXD */
  1633. RCAR_GP_PIN(6, 7),
  1634. };
  1635. static const unsigned int msiof1_txd_a_mux[] = {
  1636. MSIOF1_TXD_A_MARK,
  1637. };
  1638. static const unsigned int msiof1_rxd_a_pins[] = {
  1639. /* RXD */
  1640. RCAR_GP_PIN(6, 10),
  1641. };
  1642. static const unsigned int msiof1_rxd_a_mux[] = {
  1643. MSIOF1_RXD_A_MARK,
  1644. };
  1645. static const unsigned int msiof1_clk_b_pins[] = {
  1646. /* SCK */
  1647. RCAR_GP_PIN(5, 9),
  1648. };
  1649. static const unsigned int msiof1_clk_b_mux[] = {
  1650. MSIOF1_SCK_B_MARK,
  1651. };
  1652. static const unsigned int msiof1_sync_b_pins[] = {
  1653. /* SYNC */
  1654. RCAR_GP_PIN(5, 3),
  1655. };
  1656. static const unsigned int msiof1_sync_b_mux[] = {
  1657. MSIOF1_SYNC_B_MARK,
  1658. };
  1659. static const unsigned int msiof1_ss1_b_pins[] = {
  1660. /* SS1 */
  1661. RCAR_GP_PIN(5, 4),
  1662. };
  1663. static const unsigned int msiof1_ss1_b_mux[] = {
  1664. MSIOF1_SS1_B_MARK,
  1665. };
  1666. static const unsigned int msiof1_ss2_b_pins[] = {
  1667. /* SS2 */
  1668. RCAR_GP_PIN(5, 0),
  1669. };
  1670. static const unsigned int msiof1_ss2_b_mux[] = {
  1671. MSIOF1_SS2_B_MARK,
  1672. };
  1673. static const unsigned int msiof1_txd_b_pins[] = {
  1674. /* TXD */
  1675. RCAR_GP_PIN(5, 8),
  1676. };
  1677. static const unsigned int msiof1_txd_b_mux[] = {
  1678. MSIOF1_TXD_B_MARK,
  1679. };
  1680. static const unsigned int msiof1_rxd_b_pins[] = {
  1681. /* RXD */
  1682. RCAR_GP_PIN(5, 7),
  1683. };
  1684. static const unsigned int msiof1_rxd_b_mux[] = {
  1685. MSIOF1_RXD_B_MARK,
  1686. };
  1687. static const unsigned int msiof1_clk_c_pins[] = {
  1688. /* SCK */
  1689. RCAR_GP_PIN(6, 17),
  1690. };
  1691. static const unsigned int msiof1_clk_c_mux[] = {
  1692. MSIOF1_SCK_C_MARK,
  1693. };
  1694. static const unsigned int msiof1_sync_c_pins[] = {
  1695. /* SYNC */
  1696. RCAR_GP_PIN(6, 18),
  1697. };
  1698. static const unsigned int msiof1_sync_c_mux[] = {
  1699. MSIOF1_SYNC_C_MARK,
  1700. };
  1701. static const unsigned int msiof1_ss1_c_pins[] = {
  1702. /* SS1 */
  1703. RCAR_GP_PIN(6, 21),
  1704. };
  1705. static const unsigned int msiof1_ss1_c_mux[] = {
  1706. MSIOF1_SS1_C_MARK,
  1707. };
  1708. static const unsigned int msiof1_ss2_c_pins[] = {
  1709. /* SS2 */
  1710. RCAR_GP_PIN(6, 27),
  1711. };
  1712. static const unsigned int msiof1_ss2_c_mux[] = {
  1713. MSIOF1_SS2_C_MARK,
  1714. };
  1715. static const unsigned int msiof1_txd_c_pins[] = {
  1716. /* TXD */
  1717. RCAR_GP_PIN(6, 20),
  1718. };
  1719. static const unsigned int msiof1_txd_c_mux[] = {
  1720. MSIOF1_TXD_C_MARK,
  1721. };
  1722. static const unsigned int msiof1_rxd_c_pins[] = {
  1723. /* RXD */
  1724. RCAR_GP_PIN(6, 19),
  1725. };
  1726. static const unsigned int msiof1_rxd_c_mux[] = {
  1727. MSIOF1_RXD_C_MARK,
  1728. };
  1729. static const unsigned int msiof1_clk_d_pins[] = {
  1730. /* SCK */
  1731. RCAR_GP_PIN(5, 12),
  1732. };
  1733. static const unsigned int msiof1_clk_d_mux[] = {
  1734. MSIOF1_SCK_D_MARK,
  1735. };
  1736. static const unsigned int msiof1_sync_d_pins[] = {
  1737. /* SYNC */
  1738. RCAR_GP_PIN(5, 15),
  1739. };
  1740. static const unsigned int msiof1_sync_d_mux[] = {
  1741. MSIOF1_SYNC_D_MARK,
  1742. };
  1743. static const unsigned int msiof1_ss1_d_pins[] = {
  1744. /* SS1 */
  1745. RCAR_GP_PIN(5, 16),
  1746. };
  1747. static const unsigned int msiof1_ss1_d_mux[] = {
  1748. MSIOF1_SS1_D_MARK,
  1749. };
  1750. static const unsigned int msiof1_ss2_d_pins[] = {
  1751. /* SS2 */
  1752. RCAR_GP_PIN(5, 21),
  1753. };
  1754. static const unsigned int msiof1_ss2_d_mux[] = {
  1755. MSIOF1_SS2_D_MARK,
  1756. };
  1757. static const unsigned int msiof1_txd_d_pins[] = {
  1758. /* TXD */
  1759. RCAR_GP_PIN(5, 14),
  1760. };
  1761. static const unsigned int msiof1_txd_d_mux[] = {
  1762. MSIOF1_TXD_D_MARK,
  1763. };
  1764. static const unsigned int msiof1_rxd_d_pins[] = {
  1765. /* RXD */
  1766. RCAR_GP_PIN(5, 13),
  1767. };
  1768. static const unsigned int msiof1_rxd_d_mux[] = {
  1769. MSIOF1_RXD_D_MARK,
  1770. };
  1771. static const unsigned int msiof1_clk_e_pins[] = {
  1772. /* SCK */
  1773. RCAR_GP_PIN(3, 0),
  1774. };
  1775. static const unsigned int msiof1_clk_e_mux[] = {
  1776. MSIOF1_SCK_E_MARK,
  1777. };
  1778. static const unsigned int msiof1_sync_e_pins[] = {
  1779. /* SYNC */
  1780. RCAR_GP_PIN(3, 1),
  1781. };
  1782. static const unsigned int msiof1_sync_e_mux[] = {
  1783. MSIOF1_SYNC_E_MARK,
  1784. };
  1785. static const unsigned int msiof1_ss1_e_pins[] = {
  1786. /* SS1 */
  1787. RCAR_GP_PIN(3, 4),
  1788. };
  1789. static const unsigned int msiof1_ss1_e_mux[] = {
  1790. MSIOF1_SS1_E_MARK,
  1791. };
  1792. static const unsigned int msiof1_ss2_e_pins[] = {
  1793. /* SS2 */
  1794. RCAR_GP_PIN(3, 5),
  1795. };
  1796. static const unsigned int msiof1_ss2_e_mux[] = {
  1797. MSIOF1_SS2_E_MARK,
  1798. };
  1799. static const unsigned int msiof1_txd_e_pins[] = {
  1800. /* TXD */
  1801. RCAR_GP_PIN(3, 3),
  1802. };
  1803. static const unsigned int msiof1_txd_e_mux[] = {
  1804. MSIOF1_TXD_E_MARK,
  1805. };
  1806. static const unsigned int msiof1_rxd_e_pins[] = {
  1807. /* RXD */
  1808. RCAR_GP_PIN(3, 2),
  1809. };
  1810. static const unsigned int msiof1_rxd_e_mux[] = {
  1811. MSIOF1_RXD_E_MARK,
  1812. };
  1813. static const unsigned int msiof1_clk_f_pins[] = {
  1814. /* SCK */
  1815. RCAR_GP_PIN(5, 23),
  1816. };
  1817. static const unsigned int msiof1_clk_f_mux[] = {
  1818. MSIOF1_SCK_F_MARK,
  1819. };
  1820. static const unsigned int msiof1_sync_f_pins[] = {
  1821. /* SYNC */
  1822. RCAR_GP_PIN(5, 24),
  1823. };
  1824. static const unsigned int msiof1_sync_f_mux[] = {
  1825. MSIOF1_SYNC_F_MARK,
  1826. };
  1827. static const unsigned int msiof1_ss1_f_pins[] = {
  1828. /* SS1 */
  1829. RCAR_GP_PIN(6, 1),
  1830. };
  1831. static const unsigned int msiof1_ss1_f_mux[] = {
  1832. MSIOF1_SS1_F_MARK,
  1833. };
  1834. static const unsigned int msiof1_ss2_f_pins[] = {
  1835. /* SS2 */
  1836. RCAR_GP_PIN(6, 2),
  1837. };
  1838. static const unsigned int msiof1_ss2_f_mux[] = {
  1839. MSIOF1_SS2_F_MARK,
  1840. };
  1841. static const unsigned int msiof1_txd_f_pins[] = {
  1842. /* TXD */
  1843. RCAR_GP_PIN(6, 0),
  1844. };
  1845. static const unsigned int msiof1_txd_f_mux[] = {
  1846. MSIOF1_TXD_F_MARK,
  1847. };
  1848. static const unsigned int msiof1_rxd_f_pins[] = {
  1849. /* RXD */
  1850. RCAR_GP_PIN(5, 25),
  1851. };
  1852. static const unsigned int msiof1_rxd_f_mux[] = {
  1853. MSIOF1_RXD_F_MARK,
  1854. };
  1855. static const unsigned int msiof1_clk_g_pins[] = {
  1856. /* SCK */
  1857. RCAR_GP_PIN(3, 6),
  1858. };
  1859. static const unsigned int msiof1_clk_g_mux[] = {
  1860. MSIOF1_SCK_G_MARK,
  1861. };
  1862. static const unsigned int msiof1_sync_g_pins[] = {
  1863. /* SYNC */
  1864. RCAR_GP_PIN(3, 7),
  1865. };
  1866. static const unsigned int msiof1_sync_g_mux[] = {
  1867. MSIOF1_SYNC_G_MARK,
  1868. };
  1869. static const unsigned int msiof1_ss1_g_pins[] = {
  1870. /* SS1 */
  1871. RCAR_GP_PIN(3, 10),
  1872. };
  1873. static const unsigned int msiof1_ss1_g_mux[] = {
  1874. MSIOF1_SS1_G_MARK,
  1875. };
  1876. static const unsigned int msiof1_ss2_g_pins[] = {
  1877. /* SS2 */
  1878. RCAR_GP_PIN(3, 11),
  1879. };
  1880. static const unsigned int msiof1_ss2_g_mux[] = {
  1881. MSIOF1_SS2_G_MARK,
  1882. };
  1883. static const unsigned int msiof1_txd_g_pins[] = {
  1884. /* TXD */
  1885. RCAR_GP_PIN(3, 9),
  1886. };
  1887. static const unsigned int msiof1_txd_g_mux[] = {
  1888. MSIOF1_TXD_G_MARK,
  1889. };
  1890. static const unsigned int msiof1_rxd_g_pins[] = {
  1891. /* RXD */
  1892. RCAR_GP_PIN(3, 8),
  1893. };
  1894. static const unsigned int msiof1_rxd_g_mux[] = {
  1895. MSIOF1_RXD_G_MARK,
  1896. };
  1897. /* - MSIOF2 ----------------------------------------------------------------- */
  1898. static const unsigned int msiof2_clk_a_pins[] = {
  1899. /* SCK */
  1900. RCAR_GP_PIN(1, 9),
  1901. };
  1902. static const unsigned int msiof2_clk_a_mux[] = {
  1903. MSIOF2_SCK_A_MARK,
  1904. };
  1905. static const unsigned int msiof2_sync_a_pins[] = {
  1906. /* SYNC */
  1907. RCAR_GP_PIN(1, 8),
  1908. };
  1909. static const unsigned int msiof2_sync_a_mux[] = {
  1910. MSIOF2_SYNC_A_MARK,
  1911. };
  1912. static const unsigned int msiof2_ss1_a_pins[] = {
  1913. /* SS1 */
  1914. RCAR_GP_PIN(1, 6),
  1915. };
  1916. static const unsigned int msiof2_ss1_a_mux[] = {
  1917. MSIOF2_SS1_A_MARK,
  1918. };
  1919. static const unsigned int msiof2_ss2_a_pins[] = {
  1920. /* SS2 */
  1921. RCAR_GP_PIN(1, 7),
  1922. };
  1923. static const unsigned int msiof2_ss2_a_mux[] = {
  1924. MSIOF2_SS2_A_MARK,
  1925. };
  1926. static const unsigned int msiof2_txd_a_pins[] = {
  1927. /* TXD */
  1928. RCAR_GP_PIN(1, 11),
  1929. };
  1930. static const unsigned int msiof2_txd_a_mux[] = {
  1931. MSIOF2_TXD_A_MARK,
  1932. };
  1933. static const unsigned int msiof2_rxd_a_pins[] = {
  1934. /* RXD */
  1935. RCAR_GP_PIN(1, 10),
  1936. };
  1937. static const unsigned int msiof2_rxd_a_mux[] = {
  1938. MSIOF2_RXD_A_MARK,
  1939. };
  1940. static const unsigned int msiof2_clk_b_pins[] = {
  1941. /* SCK */
  1942. RCAR_GP_PIN(0, 4),
  1943. };
  1944. static const unsigned int msiof2_clk_b_mux[] = {
  1945. MSIOF2_SCK_B_MARK,
  1946. };
  1947. static const unsigned int msiof2_sync_b_pins[] = {
  1948. /* SYNC */
  1949. RCAR_GP_PIN(0, 5),
  1950. };
  1951. static const unsigned int msiof2_sync_b_mux[] = {
  1952. MSIOF2_SYNC_B_MARK,
  1953. };
  1954. static const unsigned int msiof2_ss1_b_pins[] = {
  1955. /* SS1 */
  1956. RCAR_GP_PIN(0, 0),
  1957. };
  1958. static const unsigned int msiof2_ss1_b_mux[] = {
  1959. MSIOF2_SS1_B_MARK,
  1960. };
  1961. static const unsigned int msiof2_ss2_b_pins[] = {
  1962. /* SS2 */
  1963. RCAR_GP_PIN(0, 1),
  1964. };
  1965. static const unsigned int msiof2_ss2_b_mux[] = {
  1966. MSIOF2_SS2_B_MARK,
  1967. };
  1968. static const unsigned int msiof2_txd_b_pins[] = {
  1969. /* TXD */
  1970. RCAR_GP_PIN(0, 7),
  1971. };
  1972. static const unsigned int msiof2_txd_b_mux[] = {
  1973. MSIOF2_TXD_B_MARK,
  1974. };
  1975. static const unsigned int msiof2_rxd_b_pins[] = {
  1976. /* RXD */
  1977. RCAR_GP_PIN(0, 6),
  1978. };
  1979. static const unsigned int msiof2_rxd_b_mux[] = {
  1980. MSIOF2_RXD_B_MARK,
  1981. };
  1982. static const unsigned int msiof2_clk_c_pins[] = {
  1983. /* SCK */
  1984. RCAR_GP_PIN(2, 12),
  1985. };
  1986. static const unsigned int msiof2_clk_c_mux[] = {
  1987. MSIOF2_SCK_C_MARK,
  1988. };
  1989. static const unsigned int msiof2_sync_c_pins[] = {
  1990. /* SYNC */
  1991. RCAR_GP_PIN(2, 11),
  1992. };
  1993. static const unsigned int msiof2_sync_c_mux[] = {
  1994. MSIOF2_SYNC_C_MARK,
  1995. };
  1996. static const unsigned int msiof2_ss1_c_pins[] = {
  1997. /* SS1 */
  1998. RCAR_GP_PIN(2, 10),
  1999. };
  2000. static const unsigned int msiof2_ss1_c_mux[] = {
  2001. MSIOF2_SS1_C_MARK,
  2002. };
  2003. static const unsigned int msiof2_ss2_c_pins[] = {
  2004. /* SS2 */
  2005. RCAR_GP_PIN(2, 9),
  2006. };
  2007. static const unsigned int msiof2_ss2_c_mux[] = {
  2008. MSIOF2_SS2_C_MARK,
  2009. };
  2010. static const unsigned int msiof2_txd_c_pins[] = {
  2011. /* TXD */
  2012. RCAR_GP_PIN(2, 14),
  2013. };
  2014. static const unsigned int msiof2_txd_c_mux[] = {
  2015. MSIOF2_TXD_C_MARK,
  2016. };
  2017. static const unsigned int msiof2_rxd_c_pins[] = {
  2018. /* RXD */
  2019. RCAR_GP_PIN(2, 13),
  2020. };
  2021. static const unsigned int msiof2_rxd_c_mux[] = {
  2022. MSIOF2_RXD_C_MARK,
  2023. };
  2024. static const unsigned int msiof2_clk_d_pins[] = {
  2025. /* SCK */
  2026. RCAR_GP_PIN(0, 8),
  2027. };
  2028. static const unsigned int msiof2_clk_d_mux[] = {
  2029. MSIOF2_SCK_D_MARK,
  2030. };
  2031. static const unsigned int msiof2_sync_d_pins[] = {
  2032. /* SYNC */
  2033. RCAR_GP_PIN(0, 9),
  2034. };
  2035. static const unsigned int msiof2_sync_d_mux[] = {
  2036. MSIOF2_SYNC_D_MARK,
  2037. };
  2038. static const unsigned int msiof2_ss1_d_pins[] = {
  2039. /* SS1 */
  2040. RCAR_GP_PIN(0, 12),
  2041. };
  2042. static const unsigned int msiof2_ss1_d_mux[] = {
  2043. MSIOF2_SS1_D_MARK,
  2044. };
  2045. static const unsigned int msiof2_ss2_d_pins[] = {
  2046. /* SS2 */
  2047. RCAR_GP_PIN(0, 13),
  2048. };
  2049. static const unsigned int msiof2_ss2_d_mux[] = {
  2050. MSIOF2_SS2_D_MARK,
  2051. };
  2052. static const unsigned int msiof2_txd_d_pins[] = {
  2053. /* TXD */
  2054. RCAR_GP_PIN(0, 11),
  2055. };
  2056. static const unsigned int msiof2_txd_d_mux[] = {
  2057. MSIOF2_TXD_D_MARK,
  2058. };
  2059. static const unsigned int msiof2_rxd_d_pins[] = {
  2060. /* RXD */
  2061. RCAR_GP_PIN(0, 10),
  2062. };
  2063. static const unsigned int msiof2_rxd_d_mux[] = {
  2064. MSIOF2_RXD_D_MARK,
  2065. };
  2066. /* - MSIOF3 ----------------------------------------------------------------- */
  2067. static const unsigned int msiof3_clk_a_pins[] = {
  2068. /* SCK */
  2069. RCAR_GP_PIN(0, 0),
  2070. };
  2071. static const unsigned int msiof3_clk_a_mux[] = {
  2072. MSIOF3_SCK_A_MARK,
  2073. };
  2074. static const unsigned int msiof3_sync_a_pins[] = {
  2075. /* SYNC */
  2076. RCAR_GP_PIN(0, 1),
  2077. };
  2078. static const unsigned int msiof3_sync_a_mux[] = {
  2079. MSIOF3_SYNC_A_MARK,
  2080. };
  2081. static const unsigned int msiof3_ss1_a_pins[] = {
  2082. /* SS1 */
  2083. RCAR_GP_PIN(0, 14),
  2084. };
  2085. static const unsigned int msiof3_ss1_a_mux[] = {
  2086. MSIOF3_SS1_A_MARK,
  2087. };
  2088. static const unsigned int msiof3_ss2_a_pins[] = {
  2089. /* SS2 */
  2090. RCAR_GP_PIN(0, 15),
  2091. };
  2092. static const unsigned int msiof3_ss2_a_mux[] = {
  2093. MSIOF3_SS2_A_MARK,
  2094. };
  2095. static const unsigned int msiof3_txd_a_pins[] = {
  2096. /* TXD */
  2097. RCAR_GP_PIN(0, 3),
  2098. };
  2099. static const unsigned int msiof3_txd_a_mux[] = {
  2100. MSIOF3_TXD_A_MARK,
  2101. };
  2102. static const unsigned int msiof3_rxd_a_pins[] = {
  2103. /* RXD */
  2104. RCAR_GP_PIN(0, 2),
  2105. };
  2106. static const unsigned int msiof3_rxd_a_mux[] = {
  2107. MSIOF3_RXD_A_MARK,
  2108. };
  2109. static const unsigned int msiof3_clk_b_pins[] = {
  2110. /* SCK */
  2111. RCAR_GP_PIN(1, 2),
  2112. };
  2113. static const unsigned int msiof3_clk_b_mux[] = {
  2114. MSIOF3_SCK_B_MARK,
  2115. };
  2116. static const unsigned int msiof3_sync_b_pins[] = {
  2117. /* SYNC */
  2118. RCAR_GP_PIN(1, 0),
  2119. };
  2120. static const unsigned int msiof3_sync_b_mux[] = {
  2121. MSIOF3_SYNC_B_MARK,
  2122. };
  2123. static const unsigned int msiof3_ss1_b_pins[] = {
  2124. /* SS1 */
  2125. RCAR_GP_PIN(1, 4),
  2126. };
  2127. static const unsigned int msiof3_ss1_b_mux[] = {
  2128. MSIOF3_SS1_B_MARK,
  2129. };
  2130. static const unsigned int msiof3_ss2_b_pins[] = {
  2131. /* SS2 */
  2132. RCAR_GP_PIN(1, 5),
  2133. };
  2134. static const unsigned int msiof3_ss2_b_mux[] = {
  2135. MSIOF3_SS2_B_MARK,
  2136. };
  2137. static const unsigned int msiof3_txd_b_pins[] = {
  2138. /* TXD */
  2139. RCAR_GP_PIN(1, 1),
  2140. };
  2141. static const unsigned int msiof3_txd_b_mux[] = {
  2142. MSIOF3_TXD_B_MARK,
  2143. };
  2144. static const unsigned int msiof3_rxd_b_pins[] = {
  2145. /* RXD */
  2146. RCAR_GP_PIN(1, 3),
  2147. };
  2148. static const unsigned int msiof3_rxd_b_mux[] = {
  2149. MSIOF3_RXD_B_MARK,
  2150. };
  2151. static const unsigned int msiof3_clk_c_pins[] = {
  2152. /* SCK */
  2153. RCAR_GP_PIN(1, 12),
  2154. };
  2155. static const unsigned int msiof3_clk_c_mux[] = {
  2156. MSIOF3_SCK_C_MARK,
  2157. };
  2158. static const unsigned int msiof3_sync_c_pins[] = {
  2159. /* SYNC */
  2160. RCAR_GP_PIN(1, 13),
  2161. };
  2162. static const unsigned int msiof3_sync_c_mux[] = {
  2163. MSIOF3_SYNC_C_MARK,
  2164. };
  2165. static const unsigned int msiof3_txd_c_pins[] = {
  2166. /* TXD */
  2167. RCAR_GP_PIN(1, 15),
  2168. };
  2169. static const unsigned int msiof3_txd_c_mux[] = {
  2170. MSIOF3_TXD_C_MARK,
  2171. };
  2172. static const unsigned int msiof3_rxd_c_pins[] = {
  2173. /* RXD */
  2174. RCAR_GP_PIN(1, 14),
  2175. };
  2176. static const unsigned int msiof3_rxd_c_mux[] = {
  2177. MSIOF3_RXD_C_MARK,
  2178. };
  2179. static const unsigned int msiof3_clk_d_pins[] = {
  2180. /* SCK */
  2181. RCAR_GP_PIN(1, 22),
  2182. };
  2183. static const unsigned int msiof3_clk_d_mux[] = {
  2184. MSIOF3_SCK_D_MARK,
  2185. };
  2186. static const unsigned int msiof3_sync_d_pins[] = {
  2187. /* SYNC */
  2188. RCAR_GP_PIN(1, 23),
  2189. };
  2190. static const unsigned int msiof3_sync_d_mux[] = {
  2191. MSIOF3_SYNC_D_MARK,
  2192. };
  2193. static const unsigned int msiof3_ss1_d_pins[] = {
  2194. /* SS1 */
  2195. RCAR_GP_PIN(1, 26),
  2196. };
  2197. static const unsigned int msiof3_ss1_d_mux[] = {
  2198. MSIOF3_SS1_D_MARK,
  2199. };
  2200. static const unsigned int msiof3_txd_d_pins[] = {
  2201. /* TXD */
  2202. RCAR_GP_PIN(1, 25),
  2203. };
  2204. static const unsigned int msiof3_txd_d_mux[] = {
  2205. MSIOF3_TXD_D_MARK,
  2206. };
  2207. static const unsigned int msiof3_rxd_d_pins[] = {
  2208. /* RXD */
  2209. RCAR_GP_PIN(1, 24),
  2210. };
  2211. static const unsigned int msiof3_rxd_d_mux[] = {
  2212. MSIOF3_RXD_D_MARK,
  2213. };
  2214. static const unsigned int msiof3_clk_e_pins[] = {
  2215. /* SCK */
  2216. RCAR_GP_PIN(2, 3),
  2217. };
  2218. static const unsigned int msiof3_clk_e_mux[] = {
  2219. MSIOF3_SCK_E_MARK,
  2220. };
  2221. static const unsigned int msiof3_sync_e_pins[] = {
  2222. /* SYNC */
  2223. RCAR_GP_PIN(2, 2),
  2224. };
  2225. static const unsigned int msiof3_sync_e_mux[] = {
  2226. MSIOF3_SYNC_E_MARK,
  2227. };
  2228. static const unsigned int msiof3_ss1_e_pins[] = {
  2229. /* SS1 */
  2230. RCAR_GP_PIN(2, 1),
  2231. };
  2232. static const unsigned int msiof3_ss1_e_mux[] = {
  2233. MSIOF3_SS1_E_MARK,
  2234. };
  2235. static const unsigned int msiof3_ss2_e_pins[] = {
  2236. /* SS1 */
  2237. RCAR_GP_PIN(2, 0),
  2238. };
  2239. static const unsigned int msiof3_ss2_e_mux[] = {
  2240. MSIOF3_SS2_E_MARK,
  2241. };
  2242. static const unsigned int msiof3_txd_e_pins[] = {
  2243. /* TXD */
  2244. RCAR_GP_PIN(2, 5),
  2245. };
  2246. static const unsigned int msiof3_txd_e_mux[] = {
  2247. MSIOF3_TXD_E_MARK,
  2248. };
  2249. static const unsigned int msiof3_rxd_e_pins[] = {
  2250. /* RXD */
  2251. RCAR_GP_PIN(2, 4),
  2252. };
  2253. static const unsigned int msiof3_rxd_e_mux[] = {
  2254. MSIOF3_RXD_E_MARK,
  2255. };
  2256. /* - PWM0 --------------------------------------------------------------------*/
  2257. static const unsigned int pwm0_pins[] = {
  2258. /* PWM */
  2259. RCAR_GP_PIN(2, 6),
  2260. };
  2261. static const unsigned int pwm0_mux[] = {
  2262. PWM0_MARK,
  2263. };
  2264. /* - PWM1 --------------------------------------------------------------------*/
  2265. static const unsigned int pwm1_a_pins[] = {
  2266. /* PWM */
  2267. RCAR_GP_PIN(2, 7),
  2268. };
  2269. static const unsigned int pwm1_a_mux[] = {
  2270. PWM1_A_MARK,
  2271. };
  2272. static const unsigned int pwm1_b_pins[] = {
  2273. /* PWM */
  2274. RCAR_GP_PIN(1, 8),
  2275. };
  2276. static const unsigned int pwm1_b_mux[] = {
  2277. PWM1_B_MARK,
  2278. };
  2279. /* - PWM2 --------------------------------------------------------------------*/
  2280. static const unsigned int pwm2_a_pins[] = {
  2281. /* PWM */
  2282. RCAR_GP_PIN(2, 8),
  2283. };
  2284. static const unsigned int pwm2_a_mux[] = {
  2285. PWM2_A_MARK,
  2286. };
  2287. static const unsigned int pwm2_b_pins[] = {
  2288. /* PWM */
  2289. RCAR_GP_PIN(1, 11),
  2290. };
  2291. static const unsigned int pwm2_b_mux[] = {
  2292. PWM2_B_MARK,
  2293. };
  2294. /* - PWM3 --------------------------------------------------------------------*/
  2295. static const unsigned int pwm3_a_pins[] = {
  2296. /* PWM */
  2297. RCAR_GP_PIN(1, 0),
  2298. };
  2299. static const unsigned int pwm3_a_mux[] = {
  2300. PWM3_A_MARK,
  2301. };
  2302. static const unsigned int pwm3_b_pins[] = {
  2303. /* PWM */
  2304. RCAR_GP_PIN(2, 2),
  2305. };
  2306. static const unsigned int pwm3_b_mux[] = {
  2307. PWM3_B_MARK,
  2308. };
  2309. /* - PWM4 --------------------------------------------------------------------*/
  2310. static const unsigned int pwm4_a_pins[] = {
  2311. /* PWM */
  2312. RCAR_GP_PIN(1, 1),
  2313. };
  2314. static const unsigned int pwm4_a_mux[] = {
  2315. PWM4_A_MARK,
  2316. };
  2317. static const unsigned int pwm4_b_pins[] = {
  2318. /* PWM */
  2319. RCAR_GP_PIN(2, 3),
  2320. };
  2321. static const unsigned int pwm4_b_mux[] = {
  2322. PWM4_B_MARK,
  2323. };
  2324. /* - PWM5 --------------------------------------------------------------------*/
  2325. static const unsigned int pwm5_a_pins[] = {
  2326. /* PWM */
  2327. RCAR_GP_PIN(1, 2),
  2328. };
  2329. static const unsigned int pwm5_a_mux[] = {
  2330. PWM5_A_MARK,
  2331. };
  2332. static const unsigned int pwm5_b_pins[] = {
  2333. /* PWM */
  2334. RCAR_GP_PIN(2, 4),
  2335. };
  2336. static const unsigned int pwm5_b_mux[] = {
  2337. PWM5_B_MARK,
  2338. };
  2339. /* - PWM6 --------------------------------------------------------------------*/
  2340. static const unsigned int pwm6_a_pins[] = {
  2341. /* PWM */
  2342. RCAR_GP_PIN(1, 3),
  2343. };
  2344. static const unsigned int pwm6_a_mux[] = {
  2345. PWM6_A_MARK,
  2346. };
  2347. static const unsigned int pwm6_b_pins[] = {
  2348. /* PWM */
  2349. RCAR_GP_PIN(2, 5),
  2350. };
  2351. static const unsigned int pwm6_b_mux[] = {
  2352. PWM6_B_MARK,
  2353. };
  2354. /* - SCIF0 ------------------------------------------------------------------ */
  2355. static const unsigned int scif0_data_pins[] = {
  2356. /* RX, TX */
  2357. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  2358. };
  2359. static const unsigned int scif0_data_mux[] = {
  2360. RX0_MARK, TX0_MARK,
  2361. };
  2362. static const unsigned int scif0_clk_pins[] = {
  2363. /* SCK */
  2364. RCAR_GP_PIN(5, 0),
  2365. };
  2366. static const unsigned int scif0_clk_mux[] = {
  2367. SCK0_MARK,
  2368. };
  2369. static const unsigned int scif0_ctrl_pins[] = {
  2370. /* RTS, CTS */
  2371. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
  2372. };
  2373. static const unsigned int scif0_ctrl_mux[] = {
  2374. RTS0_N_TANS_MARK, CTS0_N_MARK,
  2375. };
  2376. /* - SCIF1 ------------------------------------------------------------------ */
  2377. static const unsigned int scif1_data_a_pins[] = {
  2378. /* RX, TX */
  2379. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2380. };
  2381. static const unsigned int scif1_data_a_mux[] = {
  2382. RX1_A_MARK, TX1_A_MARK,
  2383. };
  2384. static const unsigned int scif1_clk_pins[] = {
  2385. /* SCK */
  2386. RCAR_GP_PIN(6, 21),
  2387. };
  2388. static const unsigned int scif1_clk_mux[] = {
  2389. SCK1_MARK,
  2390. };
  2391. static const unsigned int scif1_ctrl_pins[] = {
  2392. /* RTS, CTS */
  2393. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
  2394. };
  2395. static const unsigned int scif1_ctrl_mux[] = {
  2396. RTS1_N_TANS_MARK, CTS1_N_MARK,
  2397. };
  2398. static const unsigned int scif1_data_b_pins[] = {
  2399. /* RX, TX */
  2400. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
  2401. };
  2402. static const unsigned int scif1_data_b_mux[] = {
  2403. RX1_B_MARK, TX1_B_MARK,
  2404. };
  2405. /* - SCIF2 ------------------------------------------------------------------ */
  2406. static const unsigned int scif2_data_a_pins[] = {
  2407. /* RX, TX */
  2408. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
  2409. };
  2410. static const unsigned int scif2_data_a_mux[] = {
  2411. RX2_A_MARK, TX2_A_MARK,
  2412. };
  2413. static const unsigned int scif2_clk_pins[] = {
  2414. /* SCK */
  2415. RCAR_GP_PIN(5, 9),
  2416. };
  2417. static const unsigned int scif2_clk_mux[] = {
  2418. SCK2_MARK,
  2419. };
  2420. static const unsigned int scif2_data_b_pins[] = {
  2421. /* RX, TX */
  2422. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2423. };
  2424. static const unsigned int scif2_data_b_mux[] = {
  2425. RX2_B_MARK, TX2_B_MARK,
  2426. };
  2427. /* - SCIF3 ------------------------------------------------------------------ */
  2428. static const unsigned int scif3_data_a_pins[] = {
  2429. /* RX, TX */
  2430. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
  2431. };
  2432. static const unsigned int scif3_data_a_mux[] = {
  2433. RX3_A_MARK, TX3_A_MARK,
  2434. };
  2435. static const unsigned int scif3_clk_pins[] = {
  2436. /* SCK */
  2437. RCAR_GP_PIN(1, 22),
  2438. };
  2439. static const unsigned int scif3_clk_mux[] = {
  2440. SCK3_MARK,
  2441. };
  2442. static const unsigned int scif3_ctrl_pins[] = {
  2443. /* RTS, CTS */
  2444. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  2445. };
  2446. static const unsigned int scif3_ctrl_mux[] = {
  2447. RTS3_N_TANS_MARK, CTS3_N_MARK,
  2448. };
  2449. static const unsigned int scif3_data_b_pins[] = {
  2450. /* RX, TX */
  2451. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  2452. };
  2453. static const unsigned int scif3_data_b_mux[] = {
  2454. RX3_B_MARK, TX3_B_MARK,
  2455. };
  2456. /* - SCIF4 ------------------------------------------------------------------ */
  2457. static const unsigned int scif4_data_a_pins[] = {
  2458. /* RX, TX */
  2459. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  2460. };
  2461. static const unsigned int scif4_data_a_mux[] = {
  2462. RX4_A_MARK, TX4_A_MARK,
  2463. };
  2464. static const unsigned int scif4_clk_a_pins[] = {
  2465. /* SCK */
  2466. RCAR_GP_PIN(2, 10),
  2467. };
  2468. static const unsigned int scif4_clk_a_mux[] = {
  2469. SCK4_A_MARK,
  2470. };
  2471. static const unsigned int scif4_ctrl_a_pins[] = {
  2472. /* RTS, CTS */
  2473. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  2474. };
  2475. static const unsigned int scif4_ctrl_a_mux[] = {
  2476. RTS4_N_TANS_A_MARK, CTS4_N_A_MARK,
  2477. };
  2478. static const unsigned int scif4_data_b_pins[] = {
  2479. /* RX, TX */
  2480. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2481. };
  2482. static const unsigned int scif4_data_b_mux[] = {
  2483. RX4_B_MARK, TX4_B_MARK,
  2484. };
  2485. static const unsigned int scif4_clk_b_pins[] = {
  2486. /* SCK */
  2487. RCAR_GP_PIN(1, 5),
  2488. };
  2489. static const unsigned int scif4_clk_b_mux[] = {
  2490. SCK4_B_MARK,
  2491. };
  2492. static const unsigned int scif4_ctrl_b_pins[] = {
  2493. /* RTS, CTS */
  2494. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
  2495. };
  2496. static const unsigned int scif4_ctrl_b_mux[] = {
  2497. RTS4_N_TANS_B_MARK, CTS4_N_B_MARK,
  2498. };
  2499. static const unsigned int scif4_data_c_pins[] = {
  2500. /* RX, TX */
  2501. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  2502. };
  2503. static const unsigned int scif4_data_c_mux[] = {
  2504. RX4_C_MARK, TX4_C_MARK,
  2505. };
  2506. static const unsigned int scif4_clk_c_pins[] = {
  2507. /* SCK */
  2508. RCAR_GP_PIN(0, 8),
  2509. };
  2510. static const unsigned int scif4_clk_c_mux[] = {
  2511. SCK4_C_MARK,
  2512. };
  2513. static const unsigned int scif4_ctrl_c_pins[] = {
  2514. /* RTS, CTS */
  2515. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  2516. };
  2517. static const unsigned int scif4_ctrl_c_mux[] = {
  2518. RTS4_N_TANS_C_MARK, CTS4_N_C_MARK,
  2519. };
  2520. /* - SCIF5 ------------------------------------------------------------------ */
  2521. static const unsigned int scif5_data_a_pins[] = {
  2522. /* RX, TX */
  2523. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
  2524. };
  2525. static const unsigned int scif5_data_a_mux[] = {
  2526. RX5_A_MARK, TX5_A_MARK,
  2527. };
  2528. static const unsigned int scif5_clk_a_pins[] = {
  2529. /* SCK */
  2530. RCAR_GP_PIN(6, 21),
  2531. };
  2532. static const unsigned int scif5_clk_a_mux[] = {
  2533. SCK5_A_MARK,
  2534. };
  2535. static const unsigned int scif5_data_b_pins[] = {
  2536. /* RX, TX */
  2537. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 18),
  2538. };
  2539. static const unsigned int scif5_data_b_mux[] = {
  2540. RX5_B_MARK, TX5_B_MARK,
  2541. };
  2542. static const unsigned int scif5_clk_b_pins[] = {
  2543. /* SCK */
  2544. RCAR_GP_PIN(5, 0),
  2545. };
  2546. static const unsigned int scif5_clk_b_mux[] = {
  2547. SCK5_B_MARK,
  2548. };
  2549. /* - SCIF Clock ------------------------------------------------------------- */
  2550. static const unsigned int scif_clk_a_pins[] = {
  2551. /* SCIF_CLK */
  2552. RCAR_GP_PIN(6, 23),
  2553. };
  2554. static const unsigned int scif_clk_a_mux[] = {
  2555. SCIF_CLK_A_MARK,
  2556. };
  2557. static const unsigned int scif_clk_b_pins[] = {
  2558. /* SCIF_CLK */
  2559. RCAR_GP_PIN(5, 9),
  2560. };
  2561. static const unsigned int scif_clk_b_mux[] = {
  2562. SCIF_CLK_B_MARK,
  2563. };
  2564. /* - USB0 ------------------------------------------------------------------- */
  2565. static const unsigned int usb0_pins[] = {
  2566. /* PWEN, OVC */
  2567. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  2568. };
  2569. static const unsigned int usb0_mux[] = {
  2570. USB0_PWEN_MARK, USB0_OVC_MARK,
  2571. };
  2572. /* - USB1 ------------------------------------------------------------------- */
  2573. static const unsigned int usb1_pins[] = {
  2574. /* PWEN, OVC */
  2575. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  2576. };
  2577. static const unsigned int usb1_mux[] = {
  2578. USB1_PWEN_MARK, USB1_OVC_MARK,
  2579. };
  2580. /* - USB2 ------------------------------------------------------------------- */
  2581. static const unsigned int usb2_pins[] = {
  2582. /* PWEN, OVC */
  2583. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
  2584. };
  2585. static const unsigned int usb2_mux[] = {
  2586. USB2_PWEN_MARK, USB2_OVC_MARK,
  2587. };
  2588. /* - USB2_CH3 --------------------------------------------------------------- */
  2589. static const unsigned int usb2_ch3_pins[] = {
  2590. /* PWEN, OVC */
  2591. RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
  2592. };
  2593. static const unsigned int usb2_ch3_mux[] = {
  2594. USB2_CH3_PWEN_MARK, USB2_CH3_OVC_MARK,
  2595. };
  2596. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2597. SH_PFC_PIN_GROUP(avb_link),
  2598. SH_PFC_PIN_GROUP(avb_magic),
  2599. SH_PFC_PIN_GROUP(avb_phy_int),
  2600. SH_PFC_PIN_GROUP(avb_mdc),
  2601. SH_PFC_PIN_GROUP(avb_mii),
  2602. SH_PFC_PIN_GROUP(avb_avtp_pps),
  2603. SH_PFC_PIN_GROUP(avb_avtp_match_a),
  2604. SH_PFC_PIN_GROUP(avb_avtp_capture_a),
  2605. SH_PFC_PIN_GROUP(avb_avtp_match_b),
  2606. SH_PFC_PIN_GROUP(avb_avtp_capture_b),
  2607. SH_PFC_PIN_GROUP(du_rgb666),
  2608. SH_PFC_PIN_GROUP(du_rgb888),
  2609. SH_PFC_PIN_GROUP(du_clk_out_0),
  2610. SH_PFC_PIN_GROUP(du_clk_out_1),
  2611. SH_PFC_PIN_GROUP(du_sync),
  2612. SH_PFC_PIN_GROUP(du_oddf),
  2613. SH_PFC_PIN_GROUP(du_cde),
  2614. SH_PFC_PIN_GROUP(du_disp),
  2615. SH_PFC_PIN_GROUP(msiof0_clk),
  2616. SH_PFC_PIN_GROUP(msiof0_sync),
  2617. SH_PFC_PIN_GROUP(msiof0_ss1),
  2618. SH_PFC_PIN_GROUP(msiof0_ss2),
  2619. SH_PFC_PIN_GROUP(msiof0_txd),
  2620. SH_PFC_PIN_GROUP(msiof0_rxd),
  2621. SH_PFC_PIN_GROUP(msiof1_clk_a),
  2622. SH_PFC_PIN_GROUP(msiof1_sync_a),
  2623. SH_PFC_PIN_GROUP(msiof1_ss1_a),
  2624. SH_PFC_PIN_GROUP(msiof1_ss2_a),
  2625. SH_PFC_PIN_GROUP(msiof1_txd_a),
  2626. SH_PFC_PIN_GROUP(msiof1_rxd_a),
  2627. SH_PFC_PIN_GROUP(msiof1_clk_b),
  2628. SH_PFC_PIN_GROUP(msiof1_sync_b),
  2629. SH_PFC_PIN_GROUP(msiof1_ss1_b),
  2630. SH_PFC_PIN_GROUP(msiof1_ss2_b),
  2631. SH_PFC_PIN_GROUP(msiof1_txd_b),
  2632. SH_PFC_PIN_GROUP(msiof1_rxd_b),
  2633. SH_PFC_PIN_GROUP(msiof1_clk_c),
  2634. SH_PFC_PIN_GROUP(msiof1_sync_c),
  2635. SH_PFC_PIN_GROUP(msiof1_ss1_c),
  2636. SH_PFC_PIN_GROUP(msiof1_ss2_c),
  2637. SH_PFC_PIN_GROUP(msiof1_txd_c),
  2638. SH_PFC_PIN_GROUP(msiof1_rxd_c),
  2639. SH_PFC_PIN_GROUP(msiof1_clk_d),
  2640. SH_PFC_PIN_GROUP(msiof1_sync_d),
  2641. SH_PFC_PIN_GROUP(msiof1_ss1_d),
  2642. SH_PFC_PIN_GROUP(msiof1_ss2_d),
  2643. SH_PFC_PIN_GROUP(msiof1_txd_d),
  2644. SH_PFC_PIN_GROUP(msiof1_rxd_d),
  2645. SH_PFC_PIN_GROUP(msiof1_clk_e),
  2646. SH_PFC_PIN_GROUP(msiof1_sync_e),
  2647. SH_PFC_PIN_GROUP(msiof1_ss1_e),
  2648. SH_PFC_PIN_GROUP(msiof1_ss2_e),
  2649. SH_PFC_PIN_GROUP(msiof1_txd_e),
  2650. SH_PFC_PIN_GROUP(msiof1_rxd_e),
  2651. SH_PFC_PIN_GROUP(msiof1_clk_f),
  2652. SH_PFC_PIN_GROUP(msiof1_sync_f),
  2653. SH_PFC_PIN_GROUP(msiof1_ss1_f),
  2654. SH_PFC_PIN_GROUP(msiof1_ss2_f),
  2655. SH_PFC_PIN_GROUP(msiof1_txd_f),
  2656. SH_PFC_PIN_GROUP(msiof1_rxd_f),
  2657. SH_PFC_PIN_GROUP(msiof1_clk_g),
  2658. SH_PFC_PIN_GROUP(msiof1_sync_g),
  2659. SH_PFC_PIN_GROUP(msiof1_ss1_g),
  2660. SH_PFC_PIN_GROUP(msiof1_ss2_g),
  2661. SH_PFC_PIN_GROUP(msiof1_txd_g),
  2662. SH_PFC_PIN_GROUP(msiof1_rxd_g),
  2663. SH_PFC_PIN_GROUP(msiof2_clk_a),
  2664. SH_PFC_PIN_GROUP(msiof2_sync_a),
  2665. SH_PFC_PIN_GROUP(msiof2_ss1_a),
  2666. SH_PFC_PIN_GROUP(msiof2_ss2_a),
  2667. SH_PFC_PIN_GROUP(msiof2_txd_a),
  2668. SH_PFC_PIN_GROUP(msiof2_rxd_a),
  2669. SH_PFC_PIN_GROUP(msiof2_clk_b),
  2670. SH_PFC_PIN_GROUP(msiof2_sync_b),
  2671. SH_PFC_PIN_GROUP(msiof2_ss1_b),
  2672. SH_PFC_PIN_GROUP(msiof2_ss2_b),
  2673. SH_PFC_PIN_GROUP(msiof2_txd_b),
  2674. SH_PFC_PIN_GROUP(msiof2_rxd_b),
  2675. SH_PFC_PIN_GROUP(msiof2_clk_c),
  2676. SH_PFC_PIN_GROUP(msiof2_sync_c),
  2677. SH_PFC_PIN_GROUP(msiof2_ss1_c),
  2678. SH_PFC_PIN_GROUP(msiof2_ss2_c),
  2679. SH_PFC_PIN_GROUP(msiof2_txd_c),
  2680. SH_PFC_PIN_GROUP(msiof2_rxd_c),
  2681. SH_PFC_PIN_GROUP(msiof2_clk_d),
  2682. SH_PFC_PIN_GROUP(msiof2_sync_d),
  2683. SH_PFC_PIN_GROUP(msiof2_ss1_d),
  2684. SH_PFC_PIN_GROUP(msiof2_ss2_d),
  2685. SH_PFC_PIN_GROUP(msiof2_txd_d),
  2686. SH_PFC_PIN_GROUP(msiof2_rxd_d),
  2687. SH_PFC_PIN_GROUP(msiof3_clk_a),
  2688. SH_PFC_PIN_GROUP(msiof3_sync_a),
  2689. SH_PFC_PIN_GROUP(msiof3_ss1_a),
  2690. SH_PFC_PIN_GROUP(msiof3_ss2_a),
  2691. SH_PFC_PIN_GROUP(msiof3_txd_a),
  2692. SH_PFC_PIN_GROUP(msiof3_rxd_a),
  2693. SH_PFC_PIN_GROUP(msiof3_clk_b),
  2694. SH_PFC_PIN_GROUP(msiof3_sync_b),
  2695. SH_PFC_PIN_GROUP(msiof3_ss1_b),
  2696. SH_PFC_PIN_GROUP(msiof3_ss2_b),
  2697. SH_PFC_PIN_GROUP(msiof3_txd_b),
  2698. SH_PFC_PIN_GROUP(msiof3_rxd_b),
  2699. SH_PFC_PIN_GROUP(msiof3_clk_c),
  2700. SH_PFC_PIN_GROUP(msiof3_sync_c),
  2701. SH_PFC_PIN_GROUP(msiof3_txd_c),
  2702. SH_PFC_PIN_GROUP(msiof3_rxd_c),
  2703. SH_PFC_PIN_GROUP(msiof3_clk_d),
  2704. SH_PFC_PIN_GROUP(msiof3_sync_d),
  2705. SH_PFC_PIN_GROUP(msiof3_ss1_d),
  2706. SH_PFC_PIN_GROUP(msiof3_txd_d),
  2707. SH_PFC_PIN_GROUP(msiof3_rxd_d),
  2708. SH_PFC_PIN_GROUP(msiof3_clk_e),
  2709. SH_PFC_PIN_GROUP(msiof3_sync_e),
  2710. SH_PFC_PIN_GROUP(msiof3_ss1_e),
  2711. SH_PFC_PIN_GROUP(msiof3_ss2_e),
  2712. SH_PFC_PIN_GROUP(msiof3_txd_e),
  2713. SH_PFC_PIN_GROUP(msiof3_rxd_e),
  2714. SH_PFC_PIN_GROUP(pwm0),
  2715. SH_PFC_PIN_GROUP(pwm1_a),
  2716. SH_PFC_PIN_GROUP(pwm1_b),
  2717. SH_PFC_PIN_GROUP(pwm2_a),
  2718. SH_PFC_PIN_GROUP(pwm2_b),
  2719. SH_PFC_PIN_GROUP(pwm3_a),
  2720. SH_PFC_PIN_GROUP(pwm3_b),
  2721. SH_PFC_PIN_GROUP(pwm4_a),
  2722. SH_PFC_PIN_GROUP(pwm4_b),
  2723. SH_PFC_PIN_GROUP(pwm5_a),
  2724. SH_PFC_PIN_GROUP(pwm5_b),
  2725. SH_PFC_PIN_GROUP(pwm6_a),
  2726. SH_PFC_PIN_GROUP(pwm6_b),
  2727. SH_PFC_PIN_GROUP(scif0_data),
  2728. SH_PFC_PIN_GROUP(scif0_clk),
  2729. SH_PFC_PIN_GROUP(scif0_ctrl),
  2730. SH_PFC_PIN_GROUP(scif1_data_a),
  2731. SH_PFC_PIN_GROUP(scif1_clk),
  2732. SH_PFC_PIN_GROUP(scif1_ctrl),
  2733. SH_PFC_PIN_GROUP(scif1_data_b),
  2734. SH_PFC_PIN_GROUP(scif2_data_a),
  2735. SH_PFC_PIN_GROUP(scif2_clk),
  2736. SH_PFC_PIN_GROUP(scif2_data_b),
  2737. SH_PFC_PIN_GROUP(scif3_data_a),
  2738. SH_PFC_PIN_GROUP(scif3_clk),
  2739. SH_PFC_PIN_GROUP(scif3_ctrl),
  2740. SH_PFC_PIN_GROUP(scif3_data_b),
  2741. SH_PFC_PIN_GROUP(scif4_data_a),
  2742. SH_PFC_PIN_GROUP(scif4_clk_a),
  2743. SH_PFC_PIN_GROUP(scif4_ctrl_a),
  2744. SH_PFC_PIN_GROUP(scif4_data_b),
  2745. SH_PFC_PIN_GROUP(scif4_clk_b),
  2746. SH_PFC_PIN_GROUP(scif4_ctrl_b),
  2747. SH_PFC_PIN_GROUP(scif4_data_c),
  2748. SH_PFC_PIN_GROUP(scif4_clk_c),
  2749. SH_PFC_PIN_GROUP(scif4_ctrl_c),
  2750. SH_PFC_PIN_GROUP(scif5_data_a),
  2751. SH_PFC_PIN_GROUP(scif5_clk_a),
  2752. SH_PFC_PIN_GROUP(scif5_data_b),
  2753. SH_PFC_PIN_GROUP(scif5_clk_b),
  2754. SH_PFC_PIN_GROUP(scif_clk_a),
  2755. SH_PFC_PIN_GROUP(scif_clk_b),
  2756. SH_PFC_PIN_GROUP(usb0),
  2757. SH_PFC_PIN_GROUP(usb1),
  2758. SH_PFC_PIN_GROUP(usb2),
  2759. SH_PFC_PIN_GROUP(usb2_ch3),
  2760. };
  2761. static const char * const avb_groups[] = {
  2762. "avb_link",
  2763. "avb_magic",
  2764. "avb_phy_int",
  2765. "avb_mdc",
  2766. "avb_mii",
  2767. "avb_avtp_pps",
  2768. "avb_avtp_match_a",
  2769. "avb_avtp_capture_a",
  2770. "avb_avtp_match_b",
  2771. "avb_avtp_capture_b",
  2772. };
  2773. static const char * const du_groups[] = {
  2774. "du_rgb666",
  2775. "du_rgb888",
  2776. "du_clk_out_0",
  2777. "du_clk_out_1",
  2778. "du_sync",
  2779. "du_oddf",
  2780. "du_cde",
  2781. "du_disp",
  2782. };
  2783. static const char * const msiof0_groups[] = {
  2784. "msiof0_clk",
  2785. "msiof0_sync",
  2786. "msiof0_ss1",
  2787. "msiof0_ss2",
  2788. "msiof0_txd",
  2789. "msiof0_rxd",
  2790. };
  2791. static const char * const msiof1_groups[] = {
  2792. "msiof1_clk_a",
  2793. "msiof1_sync_a",
  2794. "msiof1_ss1_a",
  2795. "msiof1_ss2_a",
  2796. "msiof1_txd_a",
  2797. "msiof1_rxd_a",
  2798. "msiof1_clk_b",
  2799. "msiof1_sync_b",
  2800. "msiof1_ss1_b",
  2801. "msiof1_ss2_b",
  2802. "msiof1_txd_b",
  2803. "msiof1_rxd_b",
  2804. "msiof1_clk_c",
  2805. "msiof1_sync_c",
  2806. "msiof1_ss1_c",
  2807. "msiof1_ss2_c",
  2808. "msiof1_txd_c",
  2809. "msiof1_rxd_c",
  2810. "msiof1_clk_d",
  2811. "msiof1_sync_d",
  2812. "msiof1_ss1_d",
  2813. "msiof1_ss2_d",
  2814. "msiof1_txd_d",
  2815. "msiof1_rxd_d",
  2816. "msiof1_clk_e",
  2817. "msiof1_sync_e",
  2818. "msiof1_ss1_e",
  2819. "msiof1_ss2_e",
  2820. "msiof1_txd_e",
  2821. "msiof1_rxd_e",
  2822. "msiof1_clk_f",
  2823. "msiof1_sync_f",
  2824. "msiof1_ss1_f",
  2825. "msiof1_ss2_f",
  2826. "msiof1_txd_f",
  2827. "msiof1_rxd_f",
  2828. "msiof1_clk_g",
  2829. "msiof1_sync_g",
  2830. "msiof1_ss1_g",
  2831. "msiof1_ss2_g",
  2832. "msiof1_txd_g",
  2833. "msiof1_rxd_g",
  2834. };
  2835. static const char * const msiof2_groups[] = {
  2836. "msiof2_clk_a",
  2837. "msiof2_sync_a",
  2838. "msiof2_ss1_a",
  2839. "msiof2_ss2_a",
  2840. "msiof2_txd_a",
  2841. "msiof2_rxd_a",
  2842. "msiof2_clk_b",
  2843. "msiof2_sync_b",
  2844. "msiof2_ss1_b",
  2845. "msiof2_ss2_b",
  2846. "msiof2_txd_b",
  2847. "msiof2_rxd_b",
  2848. "msiof2_clk_c",
  2849. "msiof2_sync_c",
  2850. "msiof2_ss1_c",
  2851. "msiof2_ss2_c",
  2852. "msiof2_txd_c",
  2853. "msiof2_rxd_c",
  2854. "msiof2_clk_d",
  2855. "msiof2_sync_d",
  2856. "msiof2_ss1_d",
  2857. "msiof2_ss2_d",
  2858. "msiof2_txd_d",
  2859. "msiof2_rxd_d",
  2860. };
  2861. static const char * const msiof3_groups[] = {
  2862. "msiof3_clk_a",
  2863. "msiof3_sync_a",
  2864. "msiof3_ss1_a",
  2865. "msiof3_ss2_a",
  2866. "msiof3_txd_a",
  2867. "msiof3_rxd_a",
  2868. "msiof3_clk_b",
  2869. "msiof3_sync_b",
  2870. "msiof3_ss1_b",
  2871. "msiof3_ss2_b",
  2872. "msiof3_txd_b",
  2873. "msiof3_rxd_b",
  2874. "msiof3_clk_c",
  2875. "msiof3_sync_c",
  2876. "msiof3_txd_c",
  2877. "msiof3_rxd_c",
  2878. "msiof3_clk_d",
  2879. "msiof3_sync_d",
  2880. "msiof3_ss1_d",
  2881. "msiof3_txd_d",
  2882. "msiof3_rxd_d",
  2883. "msiof3_clk_e",
  2884. "msiof3_sync_e",
  2885. "msiof3_ss1_e",
  2886. "msiof3_ss2_e",
  2887. "msiof3_txd_e",
  2888. "msiof3_rxd_e",
  2889. };
  2890. static const char * const pwm0_groups[] = {
  2891. "pwm0",
  2892. };
  2893. static const char * const pwm1_groups[] = {
  2894. "pwm1_a",
  2895. "pwm1_b",
  2896. };
  2897. static const char * const pwm2_groups[] = {
  2898. "pwm2_a",
  2899. "pwm2_b",
  2900. };
  2901. static const char * const pwm3_groups[] = {
  2902. "pwm3_a",
  2903. "pwm3_b",
  2904. };
  2905. static const char * const pwm4_groups[] = {
  2906. "pwm4_a",
  2907. "pwm4_b",
  2908. };
  2909. static const char * const pwm5_groups[] = {
  2910. "pwm5_a",
  2911. "pwm5_b",
  2912. };
  2913. static const char * const pwm6_groups[] = {
  2914. "pwm6_a",
  2915. "pwm6_b",
  2916. };
  2917. static const char * const scif0_groups[] = {
  2918. "scif0_data",
  2919. "scif0_clk",
  2920. "scif0_ctrl",
  2921. };
  2922. static const char * const scif1_groups[] = {
  2923. "scif1_data_a",
  2924. "scif1_clk",
  2925. "scif1_ctrl",
  2926. "scif1_data_b",
  2927. };
  2928. static const char * const scif2_groups[] = {
  2929. "scif2_data_a",
  2930. "scif2_clk",
  2931. "scif2_data_b",
  2932. };
  2933. static const char * const scif3_groups[] = {
  2934. "scif3_data_a",
  2935. "scif3_clk",
  2936. "scif3_ctrl",
  2937. "scif3_data_b",
  2938. };
  2939. static const char * const scif4_groups[] = {
  2940. "scif4_data_a",
  2941. "scif4_clk_a",
  2942. "scif4_ctrl_a",
  2943. "scif4_data_b",
  2944. "scif4_clk_b",
  2945. "scif4_ctrl_b",
  2946. "scif4_data_c",
  2947. "scif4_clk_c",
  2948. "scif4_ctrl_c",
  2949. };
  2950. static const char * const scif5_groups[] = {
  2951. "scif5_data_a",
  2952. "scif5_clk_a",
  2953. "scif5_data_b",
  2954. "scif5_clk_b",
  2955. };
  2956. static const char * const scif_clk_groups[] = {
  2957. "scif_clk_a",
  2958. "scif_clk_b",
  2959. };
  2960. static const char * const usb0_groups[] = {
  2961. "usb0",
  2962. };
  2963. static const char * const usb1_groups[] = {
  2964. "usb1",
  2965. };
  2966. static const char * const usb2_groups[] = {
  2967. "usb2",
  2968. };
  2969. static const char * const usb2_ch3_groups[] = {
  2970. "usb2_ch3",
  2971. };
  2972. static const struct sh_pfc_function pinmux_functions[] = {
  2973. SH_PFC_FUNCTION(avb),
  2974. SH_PFC_FUNCTION(du),
  2975. SH_PFC_FUNCTION(msiof0),
  2976. SH_PFC_FUNCTION(msiof1),
  2977. SH_PFC_FUNCTION(msiof2),
  2978. SH_PFC_FUNCTION(msiof3),
  2979. SH_PFC_FUNCTION(pwm0),
  2980. SH_PFC_FUNCTION(pwm1),
  2981. SH_PFC_FUNCTION(pwm2),
  2982. SH_PFC_FUNCTION(pwm3),
  2983. SH_PFC_FUNCTION(pwm4),
  2984. SH_PFC_FUNCTION(pwm5),
  2985. SH_PFC_FUNCTION(pwm6),
  2986. SH_PFC_FUNCTION(scif0),
  2987. SH_PFC_FUNCTION(scif1),
  2988. SH_PFC_FUNCTION(scif2),
  2989. SH_PFC_FUNCTION(scif3),
  2990. SH_PFC_FUNCTION(scif4),
  2991. SH_PFC_FUNCTION(scif5),
  2992. SH_PFC_FUNCTION(scif_clk),
  2993. SH_PFC_FUNCTION(usb0),
  2994. SH_PFC_FUNCTION(usb1),
  2995. SH_PFC_FUNCTION(usb2),
  2996. SH_PFC_FUNCTION(usb2_ch3),
  2997. };
  2998. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2999. #define F_(x, y) FN_##y
  3000. #define FM(x) FN_##x
  3001. { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
  3002. 0, 0,
  3003. 0, 0,
  3004. 0, 0,
  3005. 0, 0,
  3006. 0, 0,
  3007. 0, 0,
  3008. 0, 0,
  3009. 0, 0,
  3010. 0, 0,
  3011. 0, 0,
  3012. 0, 0,
  3013. 0, 0,
  3014. 0, 0,
  3015. 0, 0,
  3016. 0, 0,
  3017. 0, 0,
  3018. GP_0_15_FN, GPSR0_15,
  3019. GP_0_14_FN, GPSR0_14,
  3020. GP_0_13_FN, GPSR0_13,
  3021. GP_0_12_FN, GPSR0_12,
  3022. GP_0_11_FN, GPSR0_11,
  3023. GP_0_10_FN, GPSR0_10,
  3024. GP_0_9_FN, GPSR0_9,
  3025. GP_0_8_FN, GPSR0_8,
  3026. GP_0_7_FN, GPSR0_7,
  3027. GP_0_6_FN, GPSR0_6,
  3028. GP_0_5_FN, GPSR0_5,
  3029. GP_0_4_FN, GPSR0_4,
  3030. GP_0_3_FN, GPSR0_3,
  3031. GP_0_2_FN, GPSR0_2,
  3032. GP_0_1_FN, GPSR0_1,
  3033. GP_0_0_FN, GPSR0_0, }
  3034. },
  3035. { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
  3036. 0, 0,
  3037. 0, 0,
  3038. 0, 0,
  3039. 0, 0,
  3040. GP_1_27_FN, GPSR1_27,
  3041. GP_1_26_FN, GPSR1_26,
  3042. GP_1_25_FN, GPSR1_25,
  3043. GP_1_24_FN, GPSR1_24,
  3044. GP_1_23_FN, GPSR1_23,
  3045. GP_1_22_FN, GPSR1_22,
  3046. GP_1_21_FN, GPSR1_21,
  3047. GP_1_20_FN, GPSR1_20,
  3048. GP_1_19_FN, GPSR1_19,
  3049. GP_1_18_FN, GPSR1_18,
  3050. GP_1_17_FN, GPSR1_17,
  3051. GP_1_16_FN, GPSR1_16,
  3052. GP_1_15_FN, GPSR1_15,
  3053. GP_1_14_FN, GPSR1_14,
  3054. GP_1_13_FN, GPSR1_13,
  3055. GP_1_12_FN, GPSR1_12,
  3056. GP_1_11_FN, GPSR1_11,
  3057. GP_1_10_FN, GPSR1_10,
  3058. GP_1_9_FN, GPSR1_9,
  3059. GP_1_8_FN, GPSR1_8,
  3060. GP_1_7_FN, GPSR1_7,
  3061. GP_1_6_FN, GPSR1_6,
  3062. GP_1_5_FN, GPSR1_5,
  3063. GP_1_4_FN, GPSR1_4,
  3064. GP_1_3_FN, GPSR1_3,
  3065. GP_1_2_FN, GPSR1_2,
  3066. GP_1_1_FN, GPSR1_1,
  3067. GP_1_0_FN, GPSR1_0, }
  3068. },
  3069. { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
  3070. 0, 0,
  3071. 0, 0,
  3072. 0, 0,
  3073. 0, 0,
  3074. 0, 0,
  3075. 0, 0,
  3076. 0, 0,
  3077. 0, 0,
  3078. 0, 0,
  3079. 0, 0,
  3080. 0, 0,
  3081. 0, 0,
  3082. 0, 0,
  3083. 0, 0,
  3084. 0, 0,
  3085. 0, 0,
  3086. 0, 0,
  3087. GP_2_14_FN, GPSR2_14,
  3088. GP_2_13_FN, GPSR2_13,
  3089. GP_2_12_FN, GPSR2_12,
  3090. GP_2_11_FN, GPSR2_11,
  3091. GP_2_10_FN, GPSR2_10,
  3092. GP_2_9_FN, GPSR2_9,
  3093. GP_2_8_FN, GPSR2_8,
  3094. GP_2_7_FN, GPSR2_7,
  3095. GP_2_6_FN, GPSR2_6,
  3096. GP_2_5_FN, GPSR2_5,
  3097. GP_2_4_FN, GPSR2_4,
  3098. GP_2_3_FN, GPSR2_3,
  3099. GP_2_2_FN, GPSR2_2,
  3100. GP_2_1_FN, GPSR2_1,
  3101. GP_2_0_FN, GPSR2_0, }
  3102. },
  3103. { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
  3104. 0, 0,
  3105. 0, 0,
  3106. 0, 0,
  3107. 0, 0,
  3108. 0, 0,
  3109. 0, 0,
  3110. 0, 0,
  3111. 0, 0,
  3112. 0, 0,
  3113. 0, 0,
  3114. 0, 0,
  3115. 0, 0,
  3116. 0, 0,
  3117. 0, 0,
  3118. 0, 0,
  3119. 0, 0,
  3120. GP_3_15_FN, GPSR3_15,
  3121. GP_3_14_FN, GPSR3_14,
  3122. GP_3_13_FN, GPSR3_13,
  3123. GP_3_12_FN, GPSR3_12,
  3124. GP_3_11_FN, GPSR3_11,
  3125. GP_3_10_FN, GPSR3_10,
  3126. GP_3_9_FN, GPSR3_9,
  3127. GP_3_8_FN, GPSR3_8,
  3128. GP_3_7_FN, GPSR3_7,
  3129. GP_3_6_FN, GPSR3_6,
  3130. GP_3_5_FN, GPSR3_5,
  3131. GP_3_4_FN, GPSR3_4,
  3132. GP_3_3_FN, GPSR3_3,
  3133. GP_3_2_FN, GPSR3_2,
  3134. GP_3_1_FN, GPSR3_1,
  3135. GP_3_0_FN, GPSR3_0, }
  3136. },
  3137. { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
  3138. 0, 0,
  3139. 0, 0,
  3140. 0, 0,
  3141. 0, 0,
  3142. 0, 0,
  3143. 0, 0,
  3144. 0, 0,
  3145. 0, 0,
  3146. 0, 0,
  3147. 0, 0,
  3148. 0, 0,
  3149. 0, 0,
  3150. 0, 0,
  3151. 0, 0,
  3152. GP_4_17_FN, GPSR4_17,
  3153. GP_4_16_FN, GPSR4_16,
  3154. GP_4_15_FN, GPSR4_15,
  3155. GP_4_14_FN, GPSR4_14,
  3156. GP_4_13_FN, GPSR4_13,
  3157. GP_4_12_FN, GPSR4_12,
  3158. GP_4_11_FN, GPSR4_11,
  3159. GP_4_10_FN, GPSR4_10,
  3160. GP_4_9_FN, GPSR4_9,
  3161. GP_4_8_FN, GPSR4_8,
  3162. GP_4_7_FN, GPSR4_7,
  3163. GP_4_6_FN, GPSR4_6,
  3164. GP_4_5_FN, GPSR4_5,
  3165. GP_4_4_FN, GPSR4_4,
  3166. GP_4_3_FN, GPSR4_3,
  3167. GP_4_2_FN, GPSR4_2,
  3168. GP_4_1_FN, GPSR4_1,
  3169. GP_4_0_FN, GPSR4_0, }
  3170. },
  3171. { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
  3172. 0, 0,
  3173. 0, 0,
  3174. 0, 0,
  3175. 0, 0,
  3176. 0, 0,
  3177. 0, 0,
  3178. GP_5_25_FN, GPSR5_25,
  3179. GP_5_24_FN, GPSR5_24,
  3180. GP_5_23_FN, GPSR5_23,
  3181. GP_5_22_FN, GPSR5_22,
  3182. GP_5_21_FN, GPSR5_21,
  3183. GP_5_20_FN, GPSR5_20,
  3184. GP_5_19_FN, GPSR5_19,
  3185. GP_5_18_FN, GPSR5_18,
  3186. GP_5_17_FN, GPSR5_17,
  3187. GP_5_16_FN, GPSR5_16,
  3188. GP_5_15_FN, GPSR5_15,
  3189. GP_5_14_FN, GPSR5_14,
  3190. GP_5_13_FN, GPSR5_13,
  3191. GP_5_12_FN, GPSR5_12,
  3192. GP_5_11_FN, GPSR5_11,
  3193. GP_5_10_FN, GPSR5_10,
  3194. GP_5_9_FN, GPSR5_9,
  3195. GP_5_8_FN, GPSR5_8,
  3196. GP_5_7_FN, GPSR5_7,
  3197. GP_5_6_FN, GPSR5_6,
  3198. GP_5_5_FN, GPSR5_5,
  3199. GP_5_4_FN, GPSR5_4,
  3200. GP_5_3_FN, GPSR5_3,
  3201. GP_5_2_FN, GPSR5_2,
  3202. GP_5_1_FN, GPSR5_1,
  3203. GP_5_0_FN, GPSR5_0, }
  3204. },
  3205. { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
  3206. GP_6_31_FN, GPSR6_31,
  3207. GP_6_30_FN, GPSR6_30,
  3208. GP_6_29_FN, GPSR6_29,
  3209. GP_6_28_FN, GPSR6_28,
  3210. GP_6_27_FN, GPSR6_27,
  3211. GP_6_26_FN, GPSR6_26,
  3212. GP_6_25_FN, GPSR6_25,
  3213. GP_6_24_FN, GPSR6_24,
  3214. GP_6_23_FN, GPSR6_23,
  3215. GP_6_22_FN, GPSR6_22,
  3216. GP_6_21_FN, GPSR6_21,
  3217. GP_6_20_FN, GPSR6_20,
  3218. GP_6_19_FN, GPSR6_19,
  3219. GP_6_18_FN, GPSR6_18,
  3220. GP_6_17_FN, GPSR6_17,
  3221. GP_6_16_FN, GPSR6_16,
  3222. GP_6_15_FN, GPSR6_15,
  3223. GP_6_14_FN, GPSR6_14,
  3224. GP_6_13_FN, GPSR6_13,
  3225. GP_6_12_FN, GPSR6_12,
  3226. GP_6_11_FN, GPSR6_11,
  3227. GP_6_10_FN, GPSR6_10,
  3228. GP_6_9_FN, GPSR6_9,
  3229. GP_6_8_FN, GPSR6_8,
  3230. GP_6_7_FN, GPSR6_7,
  3231. GP_6_6_FN, GPSR6_6,
  3232. GP_6_5_FN, GPSR6_5,
  3233. GP_6_4_FN, GPSR6_4,
  3234. GP_6_3_FN, GPSR6_3,
  3235. GP_6_2_FN, GPSR6_2,
  3236. GP_6_1_FN, GPSR6_1,
  3237. GP_6_0_FN, GPSR6_0, }
  3238. },
  3239. { PINMUX_CFG_REG("GPSR7", 0xe606011c, 32, 1) {
  3240. 0, 0,
  3241. 0, 0,
  3242. 0, 0,
  3243. 0, 0,
  3244. 0, 0,
  3245. 0, 0,
  3246. 0, 0,
  3247. 0, 0,
  3248. 0, 0,
  3249. 0, 0,
  3250. 0, 0,
  3251. 0, 0,
  3252. 0, 0,
  3253. 0, 0,
  3254. 0, 0,
  3255. 0, 0,
  3256. 0, 0,
  3257. 0, 0,
  3258. 0, 0,
  3259. 0, 0,
  3260. 0, 0,
  3261. 0, 0,
  3262. 0, 0,
  3263. 0, 0,
  3264. 0, 0,
  3265. 0, 0,
  3266. 0, 0,
  3267. 0, 0,
  3268. GP_7_3_FN, GPSR7_3,
  3269. GP_7_2_FN, GPSR7_2,
  3270. GP_7_1_FN, GPSR7_1,
  3271. GP_7_0_FN, GPSR7_0, }
  3272. },
  3273. #undef F_
  3274. #undef FM
  3275. #define F_(x, y) x,
  3276. #define FM(x) FN_##x,
  3277. { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
  3278. IP0_31_28
  3279. IP0_27_24
  3280. IP0_23_20
  3281. IP0_19_16
  3282. IP0_15_12
  3283. IP0_11_8
  3284. IP0_7_4
  3285. IP0_3_0 }
  3286. },
  3287. { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
  3288. IP1_31_28
  3289. IP1_27_24
  3290. IP1_23_20
  3291. IP1_19_16
  3292. IP1_15_12
  3293. IP1_11_8
  3294. IP1_7_4
  3295. IP1_3_0 }
  3296. },
  3297. { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
  3298. IP2_31_28
  3299. IP2_27_24
  3300. IP2_23_20
  3301. IP2_19_16
  3302. IP2_15_12
  3303. IP2_11_8
  3304. IP2_7_4
  3305. IP2_3_0 }
  3306. },
  3307. { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
  3308. IP3_31_28
  3309. IP3_27_24
  3310. IP3_23_20
  3311. IP3_19_16
  3312. IP3_15_12
  3313. IP3_11_8
  3314. IP3_7_4
  3315. IP3_3_0 }
  3316. },
  3317. { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
  3318. IP4_31_28
  3319. IP4_27_24
  3320. IP4_23_20
  3321. IP4_19_16
  3322. IP4_15_12
  3323. IP4_11_8
  3324. IP4_7_4
  3325. IP4_3_0 }
  3326. },
  3327. { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
  3328. IP5_31_28
  3329. IP5_27_24
  3330. IP5_23_20
  3331. IP5_19_16
  3332. IP5_15_12
  3333. IP5_11_8
  3334. IP5_7_4
  3335. IP5_3_0 }
  3336. },
  3337. { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
  3338. IP6_31_28
  3339. IP6_27_24
  3340. IP6_23_20
  3341. IP6_19_16
  3342. IP6_15_12
  3343. IP6_11_8
  3344. IP6_7_4
  3345. IP6_3_0 }
  3346. },
  3347. { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
  3348. IP7_31_28
  3349. IP7_27_24
  3350. IP7_23_20
  3351. IP7_19_16
  3352. /* IP7_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3353. IP7_11_8
  3354. IP7_7_4
  3355. IP7_3_0 }
  3356. },
  3357. { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
  3358. IP8_31_28
  3359. IP8_27_24
  3360. IP8_23_20
  3361. IP8_19_16
  3362. IP8_15_12
  3363. IP8_11_8
  3364. IP8_7_4
  3365. IP8_3_0 }
  3366. },
  3367. { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
  3368. IP9_31_28
  3369. IP9_27_24
  3370. IP9_23_20
  3371. IP9_19_16
  3372. IP9_15_12
  3373. IP9_11_8
  3374. IP9_7_4
  3375. IP9_3_0 }
  3376. },
  3377. { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
  3378. IP10_31_28
  3379. IP10_27_24
  3380. IP10_23_20
  3381. IP10_19_16
  3382. IP10_15_12
  3383. IP10_11_8
  3384. IP10_7_4
  3385. IP10_3_0 }
  3386. },
  3387. { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
  3388. IP11_31_28
  3389. IP11_27_24
  3390. IP11_23_20
  3391. IP11_19_16
  3392. IP11_15_12
  3393. IP11_11_8
  3394. IP11_7_4
  3395. IP11_3_0 }
  3396. },
  3397. { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
  3398. IP12_31_28
  3399. IP12_27_24
  3400. IP12_23_20
  3401. IP12_19_16
  3402. IP12_15_12
  3403. IP12_11_8
  3404. IP12_7_4
  3405. IP12_3_0 }
  3406. },
  3407. { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
  3408. IP13_31_28
  3409. IP13_27_24
  3410. IP13_23_20
  3411. IP13_19_16
  3412. IP13_15_12
  3413. IP13_11_8
  3414. IP13_7_4
  3415. IP13_3_0 }
  3416. },
  3417. { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4) {
  3418. IP14_31_28
  3419. IP14_27_24
  3420. IP14_23_20
  3421. IP14_19_16
  3422. IP14_15_12
  3423. IP14_11_8
  3424. IP14_7_4
  3425. IP14_3_0 }
  3426. },
  3427. { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4) {
  3428. IP15_31_28
  3429. IP15_27_24
  3430. IP15_23_20
  3431. IP15_19_16
  3432. IP15_15_12
  3433. IP15_11_8
  3434. IP15_7_4
  3435. IP15_3_0 }
  3436. },
  3437. { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4) {
  3438. IP16_31_28
  3439. IP16_27_24
  3440. IP16_23_20
  3441. IP16_19_16
  3442. IP16_15_12
  3443. IP16_11_8
  3444. IP16_7_4
  3445. IP16_3_0 }
  3446. },
  3447. { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4) {
  3448. IP17_31_28
  3449. IP17_27_24
  3450. IP17_23_20
  3451. IP17_19_16
  3452. IP17_15_12
  3453. IP17_11_8
  3454. IP17_7_4
  3455. IP17_3_0 }
  3456. },
  3457. { PINMUX_CFG_REG("IPSR18", 0xe6060248, 32, 4) {
  3458. /* IP18_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3459. /* IP18_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3460. /* IP18_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3461. /* IP18_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3462. /* IP18_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3463. /* IP18_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3464. IP18_7_4
  3465. IP18_3_0 }
  3466. },
  3467. #undef F_
  3468. #undef FM
  3469. #define F_(x, y) x,
  3470. #define FM(x) FN_##x,
  3471. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
  3472. 3, 2, 3, 1, 1, 1, 1, 1, 2, 1,
  3473. 1, 2, 1, 1, 1, 2, 2, 1, 2, 3) {
  3474. MOD_SEL0_31_30_29
  3475. MOD_SEL0_28_27
  3476. MOD_SEL0_26_25_24
  3477. MOD_SEL0_23
  3478. MOD_SEL0_22
  3479. MOD_SEL0_21
  3480. MOD_SEL0_20
  3481. MOD_SEL0_19
  3482. MOD_SEL0_18_17
  3483. MOD_SEL0_16
  3484. 0, 0, /* RESERVED 15 */
  3485. MOD_SEL0_14_13
  3486. MOD_SEL0_12
  3487. MOD_SEL0_11
  3488. MOD_SEL0_10
  3489. MOD_SEL0_9_8
  3490. MOD_SEL0_7_6
  3491. MOD_SEL0_5
  3492. MOD_SEL0_4_3
  3493. /* RESERVED 2, 1, 0 */
  3494. 0, 0, 0, 0, 0, 0, 0, 0 }
  3495. },
  3496. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
  3497. 2, 3, 1, 2, 3, 1, 1, 2, 1,
  3498. 2, 1, 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1) {
  3499. MOD_SEL1_31_30
  3500. MOD_SEL1_29_28_27
  3501. MOD_SEL1_26
  3502. MOD_SEL1_25_24
  3503. MOD_SEL1_23_22_21
  3504. MOD_SEL1_20
  3505. MOD_SEL1_19
  3506. MOD_SEL1_18_17
  3507. MOD_SEL1_16
  3508. MOD_SEL1_15_14
  3509. MOD_SEL1_13
  3510. MOD_SEL1_12
  3511. MOD_SEL1_11
  3512. MOD_SEL1_10
  3513. MOD_SEL1_9
  3514. 0, 0, 0, 0, /* RESERVED 8, 7 */
  3515. MOD_SEL1_6
  3516. MOD_SEL1_5
  3517. MOD_SEL1_4
  3518. MOD_SEL1_3
  3519. MOD_SEL1_2
  3520. MOD_SEL1_1
  3521. MOD_SEL1_0 }
  3522. },
  3523. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
  3524. 1, 1, 1, 2, 1, 3, 1, 1, 1, 1, 1, 1, 1,
  3525. 4, 4, 4, 3, 1) {
  3526. MOD_SEL2_31
  3527. MOD_SEL2_30
  3528. MOD_SEL2_29
  3529. MOD_SEL2_28_27
  3530. MOD_SEL2_26
  3531. MOD_SEL2_25_24_23
  3532. /* RESERVED 22 */
  3533. 0, 0,
  3534. MOD_SEL2_21
  3535. MOD_SEL2_20
  3536. MOD_SEL2_19
  3537. MOD_SEL2_18
  3538. MOD_SEL2_17
  3539. /* RESERVED 16 */
  3540. 0, 0,
  3541. /* RESERVED 15, 14, 13, 12 */
  3542. 0, 0, 0, 0, 0, 0, 0, 0,
  3543. 0, 0, 0, 0, 0, 0, 0, 0,
  3544. /* RESERVED 11, 10, 9, 8 */
  3545. 0, 0, 0, 0, 0, 0, 0, 0,
  3546. 0, 0, 0, 0, 0, 0, 0, 0,
  3547. /* RESERVED 7, 6, 5, 4 */
  3548. 0, 0, 0, 0, 0, 0, 0, 0,
  3549. 0, 0, 0, 0, 0, 0, 0, 0,
  3550. /* RESERVED 3, 2, 1 */
  3551. 0, 0, 0, 0, 0, 0, 0, 0,
  3552. MOD_SEL2_0 }
  3553. },
  3554. { },
  3555. };
  3556. static const struct pinmux_drive_reg pinmux_drive_regs[] = {
  3557. { PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
  3558. { PIN_NUMBER('W', 3), 28, 2 }, /* QSPI0_SPCLK */
  3559. { PIN_A_NUMBER('C', 5), 24, 2 }, /* QSPI0_MOSI_IO0 */
  3560. { PIN_A_NUMBER('B', 4), 20, 2 }, /* QSPI0_MISO_IO1 */
  3561. { PIN_NUMBER('Y', 6), 16, 2 }, /* QSPI0_IO2 */
  3562. { PIN_A_NUMBER('B', 6), 12, 2 }, /* QSPI0_IO3 */
  3563. { PIN_NUMBER('Y', 3), 8, 2 }, /* QSPI0_SSL */
  3564. { PIN_NUMBER('V', 3), 4, 2 }, /* QSPI1_SPCLK */
  3565. { PIN_A_NUMBER('C', 7), 0, 2 }, /* QSPI1_MOSI_IO0 */
  3566. } },
  3567. { PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
  3568. { PIN_A_NUMBER('E', 5), 28, 2 }, /* QSPI1_MISO_IO1 */
  3569. { PIN_A_NUMBER('E', 4), 24, 2 }, /* QSPI1_IO2 */
  3570. { PIN_A_NUMBER('C', 3), 20, 2 }, /* QSPI1_IO3 */
  3571. { PIN_NUMBER('V', 5), 16, 2 }, /* QSPI1_SSL */
  3572. { PIN_NUMBER('Y', 7), 12, 2 }, /* RPC_INT# */
  3573. { PIN_NUMBER('V', 6), 8, 2 }, /* RPC_WP# */
  3574. { PIN_NUMBER('V', 7), 4, 2 }, /* RPC_RESET# */
  3575. { PIN_NUMBER('A', 16), 0, 3 }, /* AVB_RX_CTL */
  3576. } },
  3577. { PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
  3578. { PIN_NUMBER('B', 19), 28, 3 }, /* AVB_RXC */
  3579. { PIN_NUMBER('A', 13), 24, 3 }, /* AVB_RD0 */
  3580. { PIN_NUMBER('B', 13), 20, 3 }, /* AVB_RD1 */
  3581. { PIN_NUMBER('A', 14), 16, 3 }, /* AVB_RD2 */
  3582. { PIN_NUMBER('B', 14), 12, 3 }, /* AVB_RD3 */
  3583. { PIN_NUMBER('A', 8), 8, 3 }, /* AVB_TX_CTL */
  3584. { PIN_NUMBER('A', 19), 4, 3 }, /* AVB_TXC */
  3585. { PIN_NUMBER('A', 18), 0, 3 }, /* AVB_TD0 */
  3586. } },
  3587. { PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
  3588. { PIN_NUMBER('B', 18), 28, 3 }, /* AVB_TD1 */
  3589. { PIN_NUMBER('A', 17), 24, 3 }, /* AVB_TD2 */
  3590. { PIN_NUMBER('B', 17), 20, 3 }, /* AVB_TD3 */
  3591. { PIN_NUMBER('A', 12), 16, 3 }, /* AVB_TXCREFCLK */
  3592. { PIN_NUMBER('A', 9), 12, 3 }, /* AVB_MDIO */
  3593. { RCAR_GP_PIN(2, 9), 8, 3 }, /* AVB_MDC */
  3594. { RCAR_GP_PIN(2, 10), 4, 3 }, /* AVB_MAGIC */
  3595. { RCAR_GP_PIN(2, 11), 0, 3 }, /* AVB_PHY_INT */
  3596. } },
  3597. { PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
  3598. { RCAR_GP_PIN(2, 12), 28, 3 }, /* AVB_LINK */
  3599. { RCAR_GP_PIN(2, 13), 24, 3 }, /* AVB_AVTP_MATCH */
  3600. { RCAR_GP_PIN(2, 14), 20, 3 }, /* AVB_AVTP_CAPTURE */
  3601. { RCAR_GP_PIN(2, 0), 16, 3 }, /* IRQ0 */
  3602. { RCAR_GP_PIN(2, 1), 12, 3 }, /* IRQ1 */
  3603. { RCAR_GP_PIN(2, 2), 8, 3 }, /* IRQ2 */
  3604. { RCAR_GP_PIN(2, 3), 4, 3 }, /* IRQ3 */
  3605. { RCAR_GP_PIN(2, 4), 0, 3 }, /* IRQ4 */
  3606. } },
  3607. { PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
  3608. { RCAR_GP_PIN(2, 5), 28, 3 }, /* IRQ5 */
  3609. { RCAR_GP_PIN(2, 6), 24, 3 }, /* PWM0 */
  3610. { RCAR_GP_PIN(2, 7), 20, 3 }, /* PWM1 */
  3611. { RCAR_GP_PIN(2, 8), 16, 3 }, /* PWM2 */
  3612. { RCAR_GP_PIN(1, 0), 12, 3 }, /* A0 */
  3613. { RCAR_GP_PIN(1, 1), 8, 3 }, /* A1 */
  3614. { RCAR_GP_PIN(1, 2), 4, 3 }, /* A2 */
  3615. { RCAR_GP_PIN(1, 3), 0, 3 }, /* A3 */
  3616. } },
  3617. { PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
  3618. { RCAR_GP_PIN(1, 4), 28, 3 }, /* A4 */
  3619. { RCAR_GP_PIN(1, 5), 24, 3 }, /* A5 */
  3620. { RCAR_GP_PIN(1, 6), 20, 3 }, /* A6 */
  3621. { RCAR_GP_PIN(1, 7), 16, 3 }, /* A7 */
  3622. { RCAR_GP_PIN(1, 8), 12, 3 }, /* A8 */
  3623. { RCAR_GP_PIN(1, 9), 8, 3 }, /* A9 */
  3624. { RCAR_GP_PIN(1, 10), 4, 3 }, /* A10 */
  3625. { RCAR_GP_PIN(1, 11), 0, 3 }, /* A11 */
  3626. } },
  3627. { PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
  3628. { RCAR_GP_PIN(1, 12), 28, 3 }, /* A12 */
  3629. { RCAR_GP_PIN(1, 13), 24, 3 }, /* A13 */
  3630. { RCAR_GP_PIN(1, 14), 20, 3 }, /* A14 */
  3631. { RCAR_GP_PIN(1, 15), 16, 3 }, /* A15 */
  3632. { RCAR_GP_PIN(1, 16), 12, 3 }, /* A16 */
  3633. { RCAR_GP_PIN(1, 17), 8, 3 }, /* A17 */
  3634. { RCAR_GP_PIN(1, 18), 4, 3 }, /* A18 */
  3635. { RCAR_GP_PIN(1, 19), 0, 3 }, /* A19 */
  3636. } },
  3637. { PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
  3638. { PIN_NUMBER('F', 1), 28, 3 }, /* CLKOUT */
  3639. { RCAR_GP_PIN(1, 20), 24, 3 }, /* CS0 */
  3640. { RCAR_GP_PIN(1, 21), 20, 3 }, /* CS1_A26 */
  3641. { RCAR_GP_PIN(1, 22), 16, 3 }, /* BS */
  3642. { RCAR_GP_PIN(1, 23), 12, 3 }, /* RD */
  3643. { RCAR_GP_PIN(1, 24), 8, 3 }, /* RD_WR */
  3644. { RCAR_GP_PIN(1, 25), 4, 3 }, /* WE0 */
  3645. { RCAR_GP_PIN(1, 26), 0, 3 }, /* WE1 */
  3646. } },
  3647. { PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
  3648. { RCAR_GP_PIN(1, 27), 28, 3 }, /* EX_WAIT0 */
  3649. { PIN_NUMBER('C', 1), 24, 3 }, /* PRESETOUT# */
  3650. { RCAR_GP_PIN(0, 0), 20, 3 }, /* D0 */
  3651. { RCAR_GP_PIN(0, 1), 16, 3 }, /* D1 */
  3652. { RCAR_GP_PIN(0, 2), 12, 3 }, /* D2 */
  3653. { RCAR_GP_PIN(0, 3), 8, 3 }, /* D3 */
  3654. { RCAR_GP_PIN(0, 4), 4, 3 }, /* D4 */
  3655. { RCAR_GP_PIN(0, 5), 0, 3 }, /* D5 */
  3656. } },
  3657. { PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
  3658. { RCAR_GP_PIN(0, 6), 28, 3 }, /* D6 */
  3659. { RCAR_GP_PIN(0, 7), 24, 3 }, /* D7 */
  3660. { RCAR_GP_PIN(0, 8), 20, 3 }, /* D8 */
  3661. { RCAR_GP_PIN(0, 9), 16, 3 }, /* D9 */
  3662. { RCAR_GP_PIN(0, 10), 12, 3 }, /* D10 */
  3663. { RCAR_GP_PIN(0, 11), 8, 3 }, /* D11 */
  3664. { RCAR_GP_PIN(0, 12), 4, 3 }, /* D12 */
  3665. { RCAR_GP_PIN(0, 13), 0, 3 }, /* D13 */
  3666. } },
  3667. { PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
  3668. { RCAR_GP_PIN(0, 14), 28, 3 }, /* D14 */
  3669. { RCAR_GP_PIN(0, 15), 24, 3 }, /* D15 */
  3670. { RCAR_GP_PIN(7, 0), 20, 3 }, /* AVS1 */
  3671. { RCAR_GP_PIN(7, 1), 16, 3 }, /* AVS2 */
  3672. { RCAR_GP_PIN(7, 2), 12, 3 }, /* HDMI0_CEC */
  3673. { RCAR_GP_PIN(7, 3), 8, 3 }, /* HDMI1_CEC */
  3674. { PIN_A_NUMBER('P', 7), 4, 2 }, /* DU_DOTCLKIN0 */
  3675. { PIN_A_NUMBER('P', 8), 0, 2 }, /* DU_DOTCLKIN1 */
  3676. } },
  3677. { PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
  3678. { PIN_A_NUMBER('R', 7), 28, 2 }, /* DU_DOTCLKIN2 */
  3679. { PIN_A_NUMBER('R', 8), 24, 2 }, /* DU_DOTCLKIN3 */
  3680. { PIN_A_NUMBER('D', 38), 20, 2 }, /* FSCLKST# */
  3681. { PIN_A_NUMBER('R', 30), 4, 2 }, /* TMS */
  3682. } },
  3683. { PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
  3684. { PIN_A_NUMBER('T', 28), 28, 2 }, /* TDO */
  3685. { PIN_A_NUMBER('T', 30), 24, 2 }, /* ASEBRK */
  3686. { RCAR_GP_PIN(3, 0), 20, 3 }, /* SD0_CLK */
  3687. { RCAR_GP_PIN(3, 1), 16, 3 }, /* SD0_CMD */
  3688. { RCAR_GP_PIN(3, 2), 12, 3 }, /* SD0_DAT0 */
  3689. { RCAR_GP_PIN(3, 3), 8, 3 }, /* SD0_DAT1 */
  3690. { RCAR_GP_PIN(3, 4), 4, 3 }, /* SD0_DAT2 */
  3691. { RCAR_GP_PIN(3, 5), 0, 3 }, /* SD0_DAT3 */
  3692. } },
  3693. { PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
  3694. { RCAR_GP_PIN(3, 6), 28, 3 }, /* SD1_CLK */
  3695. { RCAR_GP_PIN(3, 7), 24, 3 }, /* SD1_CMD */
  3696. { RCAR_GP_PIN(3, 8), 20, 3 }, /* SD1_DAT0 */
  3697. { RCAR_GP_PIN(3, 9), 16, 3 }, /* SD1_DAT1 */
  3698. { RCAR_GP_PIN(3, 10), 12, 3 }, /* SD1_DAT2 */
  3699. { RCAR_GP_PIN(3, 11), 8, 3 }, /* SD1_DAT3 */
  3700. { RCAR_GP_PIN(4, 0), 4, 3 }, /* SD2_CLK */
  3701. { RCAR_GP_PIN(4, 1), 0, 3 }, /* SD2_CMD */
  3702. } },
  3703. { PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
  3704. { RCAR_GP_PIN(4, 2), 28, 3 }, /* SD2_DAT0 */
  3705. { RCAR_GP_PIN(4, 3), 24, 3 }, /* SD2_DAT1 */
  3706. { RCAR_GP_PIN(4, 4), 20, 3 }, /* SD2_DAT2 */
  3707. { RCAR_GP_PIN(4, 5), 16, 3 }, /* SD2_DAT3 */
  3708. { RCAR_GP_PIN(4, 6), 12, 3 }, /* SD2_DS */
  3709. { RCAR_GP_PIN(4, 7), 8, 3 }, /* SD3_CLK */
  3710. { RCAR_GP_PIN(4, 8), 4, 3 }, /* SD3_CMD */
  3711. { RCAR_GP_PIN(4, 9), 0, 3 }, /* SD3_DAT0 */
  3712. } },
  3713. { PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
  3714. { RCAR_GP_PIN(4, 10), 28, 3 }, /* SD3_DAT1 */
  3715. { RCAR_GP_PIN(4, 11), 24, 3 }, /* SD3_DAT2 */
  3716. { RCAR_GP_PIN(4, 12), 20, 3 }, /* SD3_DAT3 */
  3717. { RCAR_GP_PIN(4, 13), 16, 3 }, /* SD3_DAT4 */
  3718. { RCAR_GP_PIN(4, 14), 12, 3 }, /* SD3_DAT5 */
  3719. { RCAR_GP_PIN(4, 15), 8, 3 }, /* SD3_DAT6 */
  3720. { RCAR_GP_PIN(4, 16), 4, 3 }, /* SD3_DAT7 */
  3721. { RCAR_GP_PIN(4, 17), 0, 3 }, /* SD3_DS */
  3722. } },
  3723. { PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
  3724. { RCAR_GP_PIN(3, 12), 28, 3 }, /* SD0_CD */
  3725. { RCAR_GP_PIN(3, 13), 24, 3 }, /* SD0_WP */
  3726. { RCAR_GP_PIN(3, 14), 20, 3 }, /* SD1_CD */
  3727. { RCAR_GP_PIN(3, 15), 16, 3 }, /* SD1_WP */
  3728. { RCAR_GP_PIN(5, 0), 12, 3 }, /* SCK0 */
  3729. { RCAR_GP_PIN(5, 1), 8, 3 }, /* RX0 */
  3730. { RCAR_GP_PIN(5, 2), 4, 3 }, /* TX0 */
  3731. { RCAR_GP_PIN(5, 3), 0, 3 }, /* CTS0 */
  3732. } },
  3733. { PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
  3734. { RCAR_GP_PIN(5, 4), 28, 3 }, /* RTS0_TANS */
  3735. { RCAR_GP_PIN(5, 5), 24, 3 }, /* RX1 */
  3736. { RCAR_GP_PIN(5, 6), 20, 3 }, /* TX1 */
  3737. { RCAR_GP_PIN(5, 7), 16, 3 }, /* CTS1 */
  3738. { RCAR_GP_PIN(5, 8), 12, 3 }, /* RTS1_TANS */
  3739. { RCAR_GP_PIN(5, 9), 8, 3 }, /* SCK2 */
  3740. { RCAR_GP_PIN(5, 10), 4, 3 }, /* TX2 */
  3741. { RCAR_GP_PIN(5, 11), 0, 3 }, /* RX2 */
  3742. } },
  3743. { PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
  3744. { RCAR_GP_PIN(5, 12), 28, 3 }, /* HSCK0 */
  3745. { RCAR_GP_PIN(5, 13), 24, 3 }, /* HRX0 */
  3746. { RCAR_GP_PIN(5, 14), 20, 3 }, /* HTX0 */
  3747. { RCAR_GP_PIN(5, 15), 16, 3 }, /* HCTS0 */
  3748. { RCAR_GP_PIN(5, 16), 12, 3 }, /* HRTS0 */
  3749. { RCAR_GP_PIN(5, 17), 8, 3 }, /* MSIOF0_SCK */
  3750. { RCAR_GP_PIN(5, 18), 4, 3 }, /* MSIOF0_SYNC */
  3751. { RCAR_GP_PIN(5, 19), 0, 3 }, /* MSIOF0_SS1 */
  3752. } },
  3753. { PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
  3754. { RCAR_GP_PIN(5, 20), 28, 3 }, /* MSIOF0_TXD */
  3755. { RCAR_GP_PIN(5, 21), 24, 3 }, /* MSIOF0_SS2 */
  3756. { RCAR_GP_PIN(5, 22), 20, 3 }, /* MSIOF0_RXD */
  3757. { RCAR_GP_PIN(5, 23), 16, 3 }, /* MLB_CLK */
  3758. { RCAR_GP_PIN(5, 24), 12, 3 }, /* MLB_SIG */
  3759. { RCAR_GP_PIN(5, 25), 8, 3 }, /* MLB_DAT */
  3760. { PIN_NUMBER('H', 37), 4, 3 }, /* MLB_REF */
  3761. { RCAR_GP_PIN(6, 0), 0, 3 }, /* SSI_SCK01239 */
  3762. } },
  3763. { PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
  3764. { RCAR_GP_PIN(6, 1), 28, 3 }, /* SSI_WS01239 */
  3765. { RCAR_GP_PIN(6, 2), 24, 3 }, /* SSI_SDATA0 */
  3766. { RCAR_GP_PIN(6, 3), 20, 3 }, /* SSI_SDATA1 */
  3767. { RCAR_GP_PIN(6, 4), 16, 3 }, /* SSI_SDATA2 */
  3768. { RCAR_GP_PIN(6, 5), 12, 3 }, /* SSI_SCK349 */
  3769. { RCAR_GP_PIN(6, 6), 8, 3 }, /* SSI_WS349 */
  3770. { RCAR_GP_PIN(6, 7), 4, 3 }, /* SSI_SDATA3 */
  3771. { RCAR_GP_PIN(6, 8), 0, 3 }, /* SSI_SCK4 */
  3772. } },
  3773. { PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
  3774. { RCAR_GP_PIN(6, 9), 28, 3 }, /* SSI_WS4 */
  3775. { RCAR_GP_PIN(6, 10), 24, 3 }, /* SSI_SDATA4 */
  3776. { RCAR_GP_PIN(6, 11), 20, 3 }, /* SSI_SCK5 */
  3777. { RCAR_GP_PIN(6, 12), 16, 3 }, /* SSI_WS5 */
  3778. { RCAR_GP_PIN(6, 13), 12, 3 }, /* SSI_SDATA5 */
  3779. { RCAR_GP_PIN(6, 14), 8, 3 }, /* SSI_SCK6 */
  3780. { RCAR_GP_PIN(6, 15), 4, 3 }, /* SSI_WS6 */
  3781. { RCAR_GP_PIN(6, 16), 0, 3 }, /* SSI_SDATA6 */
  3782. } },
  3783. { PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
  3784. { RCAR_GP_PIN(6, 17), 28, 3 }, /* SSI_SCK78 */
  3785. { RCAR_GP_PIN(6, 18), 24, 3 }, /* SSI_WS78 */
  3786. { RCAR_GP_PIN(6, 19), 20, 3 }, /* SSI_SDATA7 */
  3787. { RCAR_GP_PIN(6, 20), 16, 3 }, /* SSI_SDATA8 */
  3788. { RCAR_GP_PIN(6, 21), 12, 3 }, /* SSI_SDATA9 */
  3789. { RCAR_GP_PIN(6, 22), 8, 3 }, /* AUDIO_CLKA */
  3790. { RCAR_GP_PIN(6, 23), 4, 3 }, /* AUDIO_CLKB */
  3791. { RCAR_GP_PIN(6, 24), 0, 3 }, /* USB0_PWEN */
  3792. } },
  3793. { PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
  3794. { RCAR_GP_PIN(6, 25), 28, 3 }, /* USB0_OVC */
  3795. { RCAR_GP_PIN(6, 26), 24, 3 }, /* USB1_PWEN */
  3796. { RCAR_GP_PIN(6, 27), 20, 3 }, /* USB1_OVC */
  3797. { RCAR_GP_PIN(6, 28), 16, 3 }, /* USB30_PWEN */
  3798. { RCAR_GP_PIN(6, 29), 12, 3 }, /* USB30_OVC */
  3799. { RCAR_GP_PIN(6, 30), 8, 3 }, /* USB2_CH3_PWEN */
  3800. { RCAR_GP_PIN(6, 31), 4, 3 }, /* USB2_CH3_OVC */
  3801. } },
  3802. { },
  3803. };
  3804. static int r8a7795_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
  3805. {
  3806. int bit = -EINVAL;
  3807. *pocctrl = 0xe6060380;
  3808. if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
  3809. bit = pin & 0x1f;
  3810. if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
  3811. bit = (pin & 0x1f) + 12;
  3812. return bit;
  3813. }
  3814. #define PUEN 0xe6060400
  3815. #define PUD 0xe6060440
  3816. #define PU0 0x00
  3817. #define PU1 0x04
  3818. #define PU2 0x08
  3819. #define PU3 0x0c
  3820. #define PU4 0x10
  3821. #define PU5 0x14
  3822. #define PU6 0x18
  3823. static const struct sh_pfc_bias_info bias_info[] = {
  3824. { RCAR_GP_PIN(2, 11), PU0, 31 }, /* AVB_PHY_INT */
  3825. { RCAR_GP_PIN(2, 10), PU0, 30 }, /* AVB_MAGIC */
  3826. { RCAR_GP_PIN(2, 9), PU0, 29 }, /* AVB_MDC */
  3827. { PIN_NUMBER('A', 9), PU0, 28 }, /* AVB_MDIO */
  3828. { PIN_NUMBER('A', 12), PU0, 27 }, /* AVB_TXCREFCLK */
  3829. { PIN_NUMBER('B', 17), PU0, 26 }, /* AVB_TD3 */
  3830. { PIN_NUMBER('A', 17), PU0, 25 }, /* AVB_TD2 */
  3831. { PIN_NUMBER('B', 18), PU0, 24 }, /* AVB_TD1 */
  3832. { PIN_NUMBER('A', 18), PU0, 23 }, /* AVB_TD0 */
  3833. { PIN_NUMBER('A', 19), PU0, 22 }, /* AVB_TXC */
  3834. { PIN_NUMBER('A', 8), PU0, 21 }, /* AVB_TX_CTL */
  3835. { PIN_NUMBER('B', 14), PU0, 20 }, /* AVB_RD3 */
  3836. { PIN_NUMBER('A', 14), PU0, 19 }, /* AVB_RD2 */
  3837. { PIN_NUMBER('B', 13), PU0, 18 }, /* AVB_RD1 */
  3838. { PIN_NUMBER('A', 13), PU0, 17 }, /* AVB_RD0 */
  3839. { PIN_NUMBER('B', 19), PU0, 16 }, /* AVB_RXC */
  3840. { PIN_NUMBER('A', 16), PU0, 15 }, /* AVB_RX_CTL */
  3841. { PIN_NUMBER('V', 7), PU0, 14 }, /* RPC_RESET# */
  3842. { PIN_NUMBER('V', 6), PU0, 13 }, /* RPC_WP# */
  3843. { PIN_NUMBER('Y', 7), PU0, 12 }, /* RPC_INT# */
  3844. { PIN_NUMBER('V', 5), PU0, 11 }, /* QSPI1_SSL */
  3845. { PIN_A_NUMBER('C', 3), PU0, 10 }, /* QSPI1_IO3 */
  3846. { PIN_A_NUMBER('E', 4), PU0, 9 }, /* QSPI1_IO2 */
  3847. { PIN_A_NUMBER('E', 5), PU0, 8 }, /* QSPI1_MISO_IO1 */
  3848. { PIN_A_NUMBER('C', 7), PU0, 7 }, /* QSPI1_MOSI_IO0 */
  3849. { PIN_NUMBER('V', 3), PU0, 6 }, /* QSPI1_SPCLK */
  3850. { PIN_NUMBER('Y', 3), PU0, 5 }, /* QSPI0_SSL */
  3851. { PIN_A_NUMBER('B', 6), PU0, 4 }, /* QSPI0_IO3 */
  3852. { PIN_NUMBER('Y', 6), PU0, 3 }, /* QSPI0_IO2 */
  3853. { PIN_A_NUMBER('B', 4), PU0, 2 }, /* QSPI0_MISO_IO1 */
  3854. { PIN_A_NUMBER('C', 5), PU0, 1 }, /* QSPI0_MOSI_IO0 */
  3855. { PIN_NUMBER('W', 3), PU0, 0 }, /* QSPI0_SPCLK */
  3856. { RCAR_GP_PIN(1, 19), PU1, 31 }, /* A19 */
  3857. { RCAR_GP_PIN(1, 18), PU1, 30 }, /* A18 */
  3858. { RCAR_GP_PIN(1, 17), PU1, 29 }, /* A17 */
  3859. { RCAR_GP_PIN(1, 16), PU1, 28 }, /* A16 */
  3860. { RCAR_GP_PIN(1, 15), PU1, 27 }, /* A15 */
  3861. { RCAR_GP_PIN(1, 14), PU1, 26 }, /* A14 */
  3862. { RCAR_GP_PIN(1, 13), PU1, 25 }, /* A13 */
  3863. { RCAR_GP_PIN(1, 12), PU1, 24 }, /* A12 */
  3864. { RCAR_GP_PIN(1, 11), PU1, 23 }, /* A11 */
  3865. { RCAR_GP_PIN(1, 10), PU1, 22 }, /* A10 */
  3866. { RCAR_GP_PIN(1, 9), PU1, 21 }, /* A9 */
  3867. { RCAR_GP_PIN(1, 8), PU1, 20 }, /* A8 */
  3868. { RCAR_GP_PIN(1, 7), PU1, 19 }, /* A7 */
  3869. { RCAR_GP_PIN(1, 6), PU1, 18 }, /* A6 */
  3870. { RCAR_GP_PIN(1, 5), PU1, 17 }, /* A5 */
  3871. { RCAR_GP_PIN(1, 4), PU1, 16 }, /* A4 */
  3872. { RCAR_GP_PIN(1, 3), PU1, 15 }, /* A3 */
  3873. { RCAR_GP_PIN(1, 2), PU1, 14 }, /* A2 */
  3874. { RCAR_GP_PIN(1, 1), PU1, 13 }, /* A1 */
  3875. { RCAR_GP_PIN(1, 0), PU1, 12 }, /* A0 */
  3876. { RCAR_GP_PIN(2, 8), PU1, 11 }, /* PWM2_A */
  3877. { RCAR_GP_PIN(2, 7), PU1, 10 }, /* PWM1_A */
  3878. { RCAR_GP_PIN(2, 6), PU1, 9 }, /* PWM0 */
  3879. { RCAR_GP_PIN(2, 5), PU1, 8 }, /* IRQ5 */
  3880. { RCAR_GP_PIN(2, 4), PU1, 7 }, /* IRQ4 */
  3881. { RCAR_GP_PIN(2, 3), PU1, 6 }, /* IRQ3 */
  3882. { RCAR_GP_PIN(2, 2), PU1, 5 }, /* IRQ2 */
  3883. { RCAR_GP_PIN(2, 1), PU1, 4 }, /* IRQ1 */
  3884. { RCAR_GP_PIN(2, 0), PU1, 3 }, /* IRQ0 */
  3885. { RCAR_GP_PIN(2, 14), PU1, 2 }, /* AVB_AVTP_CAPTURE_A */
  3886. { RCAR_GP_PIN(2, 13), PU1, 1 }, /* AVB_AVTP_MATCH_A */
  3887. { RCAR_GP_PIN(2, 12), PU1, 0 }, /* AVB_LINK */
  3888. { PIN_A_NUMBER('P', 8), PU2, 31 }, /* DU_DOTCLKIN1 */
  3889. { PIN_A_NUMBER('P', 7), PU2, 30 }, /* DU_DOTCLKIN0 */
  3890. { RCAR_GP_PIN(7, 3), PU2, 29 }, /* HDMI1_CEC */
  3891. { RCAR_GP_PIN(7, 2), PU2, 28 }, /* HDMI0_CEC */
  3892. { RCAR_GP_PIN(7, 1), PU2, 27 }, /* AVS2 */
  3893. { RCAR_GP_PIN(7, 0), PU2, 26 }, /* AVS1 */
  3894. { RCAR_GP_PIN(0, 15), PU2, 25 }, /* D15 */
  3895. { RCAR_GP_PIN(0, 14), PU2, 24 }, /* D14 */
  3896. { RCAR_GP_PIN(0, 13), PU2, 23 }, /* D13 */
  3897. { RCAR_GP_PIN(0, 12), PU2, 22 }, /* D12 */
  3898. { RCAR_GP_PIN(0, 11), PU2, 21 }, /* D11 */
  3899. { RCAR_GP_PIN(0, 10), PU2, 20 }, /* D10 */
  3900. { RCAR_GP_PIN(0, 9), PU2, 19 }, /* D9 */
  3901. { RCAR_GP_PIN(0, 8), PU2, 18 }, /* D8 */
  3902. { RCAR_GP_PIN(0, 7), PU2, 17 }, /* D7 */
  3903. { RCAR_GP_PIN(0, 6), PU2, 16 }, /* D6 */
  3904. { RCAR_GP_PIN(0, 5), PU2, 15 }, /* D5 */
  3905. { RCAR_GP_PIN(0, 4), PU2, 14 }, /* D4 */
  3906. { RCAR_GP_PIN(0, 3), PU2, 13 }, /* D3 */
  3907. { RCAR_GP_PIN(0, 2), PU2, 12 }, /* D2 */
  3908. { RCAR_GP_PIN(0, 1), PU2, 11 }, /* D1 */
  3909. { RCAR_GP_PIN(0, 0), PU2, 10 }, /* D0 */
  3910. { PIN_NUMBER('C', 1), PU2, 9 }, /* PRESETOUT# */
  3911. { RCAR_GP_PIN(1, 27), PU2, 8 }, /* EX_WAIT0_A */
  3912. { RCAR_GP_PIN(1, 26), PU2, 7 }, /* WE1_N */
  3913. { RCAR_GP_PIN(1, 25), PU2, 6 }, /* WE0_N */
  3914. { RCAR_GP_PIN(1, 24), PU2, 5 }, /* RD_WR_N */
  3915. { RCAR_GP_PIN(1, 23), PU2, 4 }, /* RD_N */
  3916. { RCAR_GP_PIN(1, 22), PU2, 3 }, /* BS_N */
  3917. { RCAR_GP_PIN(1, 21), PU2, 2 }, /* CS1_N */
  3918. { RCAR_GP_PIN(1, 20), PU2, 1 }, /* CS0_N */
  3919. { PIN_NUMBER('F', 1), PU2, 0 }, /* CLKOUT */
  3920. { RCAR_GP_PIN(4, 9), PU3, 31 }, /* SD3_DAT0 */
  3921. { RCAR_GP_PIN(4, 8), PU3, 30 }, /* SD3_CMD */
  3922. { RCAR_GP_PIN(4, 7), PU3, 29 }, /* SD3_CLK */
  3923. { RCAR_GP_PIN(4, 6), PU3, 28 }, /* SD2_DS */
  3924. { RCAR_GP_PIN(4, 5), PU3, 27 }, /* SD2_DAT3 */
  3925. { RCAR_GP_PIN(4, 4), PU3, 26 }, /* SD2_DAT2 */
  3926. { RCAR_GP_PIN(4, 3), PU3, 25 }, /* SD2_DAT1 */
  3927. { RCAR_GP_PIN(4, 2), PU3, 24 }, /* SD2_DAT0 */
  3928. { RCAR_GP_PIN(4, 1), PU3, 23 }, /* SD2_CMD */
  3929. { RCAR_GP_PIN(4, 0), PU3, 22 }, /* SD2_CLK */
  3930. { RCAR_GP_PIN(3, 11), PU3, 21 }, /* SD1_DAT3 */
  3931. { RCAR_GP_PIN(3, 10), PU3, 20 }, /* SD1_DAT2 */
  3932. { RCAR_GP_PIN(3, 9), PU3, 19 }, /* SD1_DAT1 */
  3933. { RCAR_GP_PIN(3, 8), PU3, 18 }, /* SD1_DAT0 */
  3934. { RCAR_GP_PIN(3, 7), PU3, 17 }, /* SD1_CMD */
  3935. { RCAR_GP_PIN(3, 6), PU3, 16 }, /* SD1_CLK */
  3936. { RCAR_GP_PIN(3, 5), PU3, 15 }, /* SD0_DAT3 */
  3937. { RCAR_GP_PIN(3, 4), PU3, 14 }, /* SD0_DAT2 */
  3938. { RCAR_GP_PIN(3, 3), PU3, 13 }, /* SD0_DAT1 */
  3939. { RCAR_GP_PIN(3, 2), PU3, 12 }, /* SD0_DAT0 */
  3940. { RCAR_GP_PIN(3, 1), PU3, 11 }, /* SD0_CMD */
  3941. { RCAR_GP_PIN(3, 0), PU3, 10 }, /* SD0_CLK */
  3942. { PIN_A_NUMBER('T', 30), PU3, 9 }, /* ASEBRK */
  3943. /* bit 8 n/a */
  3944. { PIN_A_NUMBER('R', 29), PU3, 7 }, /* TDI */
  3945. { PIN_A_NUMBER('R', 30), PU3, 6 }, /* TMS */
  3946. { PIN_A_NUMBER('T', 27), PU3, 5 }, /* TCK */
  3947. { PIN_A_NUMBER('R', 26), PU3, 4 }, /* TRST# */
  3948. { PIN_A_NUMBER('D', 39), PU3, 3 }, /* EXTALR*/
  3949. { PIN_A_NUMBER('D', 38), PU3, 2 }, /* FSCLKST# */
  3950. { PIN_A_NUMBER('R', 8), PU3, 1 }, /* DU_DOTCLKIN3 */
  3951. { PIN_A_NUMBER('R', 7), PU3, 0 }, /* DU_DOTCLKIN2 */
  3952. { RCAR_GP_PIN(5, 19), PU4, 31 }, /* MSIOF0_SS1 */
  3953. { RCAR_GP_PIN(5, 18), PU4, 30 }, /* MSIOF0_SYNC */
  3954. { RCAR_GP_PIN(5, 17), PU4, 29 }, /* MSIOF0_SCK */
  3955. { RCAR_GP_PIN(5, 16), PU4, 28 }, /* HRTS0_N */
  3956. { RCAR_GP_PIN(5, 15), PU4, 27 }, /* HCTS0_N */
  3957. { RCAR_GP_PIN(5, 14), PU4, 26 }, /* HTX0 */
  3958. { RCAR_GP_PIN(5, 13), PU4, 25 }, /* HRX0 */
  3959. { RCAR_GP_PIN(5, 12), PU4, 24 }, /* HSCK0 */
  3960. { RCAR_GP_PIN(5, 11), PU4, 23 }, /* RX2_A */
  3961. { RCAR_GP_PIN(5, 10), PU4, 22 }, /* TX2_A */
  3962. { RCAR_GP_PIN(5, 9), PU4, 21 }, /* SCK2 */
  3963. { RCAR_GP_PIN(5, 8), PU4, 20 }, /* RTS1_N_TANS */
  3964. { RCAR_GP_PIN(5, 7), PU4, 19 }, /* CTS1_N */
  3965. { RCAR_GP_PIN(5, 6), PU4, 18 }, /* TX1_A */
  3966. { RCAR_GP_PIN(5, 5), PU4, 17 }, /* RX1_A */
  3967. { RCAR_GP_PIN(5, 4), PU4, 16 }, /* RTS0_N_TANS */
  3968. { RCAR_GP_PIN(5, 3), PU4, 15 }, /* CTS0_N */
  3969. { RCAR_GP_PIN(5, 2), PU4, 14 }, /* TX0 */
  3970. { RCAR_GP_PIN(5, 1), PU4, 13 }, /* RX0 */
  3971. { RCAR_GP_PIN(5, 0), PU4, 12 }, /* SCK0 */
  3972. { RCAR_GP_PIN(3, 15), PU4, 11 }, /* SD1_WP */
  3973. { RCAR_GP_PIN(3, 14), PU4, 10 }, /* SD1_CD */
  3974. { RCAR_GP_PIN(3, 13), PU4, 9 }, /* SD0_WP */
  3975. { RCAR_GP_PIN(3, 12), PU4, 8 }, /* SD0_CD */
  3976. { RCAR_GP_PIN(4, 17), PU4, 7 }, /* SD3_DS */
  3977. { RCAR_GP_PIN(4, 16), PU4, 6 }, /* SD3_DAT7 */
  3978. { RCAR_GP_PIN(4, 15), PU4, 5 }, /* SD3_DAT6 */
  3979. { RCAR_GP_PIN(4, 14), PU4, 4 }, /* SD3_DAT5 */
  3980. { RCAR_GP_PIN(4, 13), PU4, 3 }, /* SD3_DAT4 */
  3981. { RCAR_GP_PIN(4, 12), PU4, 2 }, /* SD3_DAT3 */
  3982. { RCAR_GP_PIN(4, 11), PU4, 1 }, /* SD3_DAT2 */
  3983. { RCAR_GP_PIN(4, 10), PU4, 0 }, /* SD3_DAT1 */
  3984. { RCAR_GP_PIN(6, 24), PU5, 31 }, /* USB0_PWEN */
  3985. { RCAR_GP_PIN(6, 23), PU5, 30 }, /* AUDIO_CLKB_B */
  3986. { RCAR_GP_PIN(6, 22), PU5, 29 }, /* AUDIO_CLKA_A */
  3987. { RCAR_GP_PIN(6, 21), PU5, 28 }, /* SSI_SDATA9_A */
  3988. { RCAR_GP_PIN(6, 20), PU5, 27 }, /* SSI_SDATA8 */
  3989. { RCAR_GP_PIN(6, 19), PU5, 26 }, /* SSI_SDATA7 */
  3990. { RCAR_GP_PIN(6, 18), PU5, 25 }, /* SSI_WS78 */
  3991. { RCAR_GP_PIN(6, 17), PU5, 24 }, /* SSI_SCK78 */
  3992. { RCAR_GP_PIN(6, 16), PU5, 23 }, /* SSI_SDATA6 */
  3993. { RCAR_GP_PIN(6, 15), PU5, 22 }, /* SSI_WS6 */
  3994. { RCAR_GP_PIN(6, 14), PU5, 21 }, /* SSI_SCK6 */
  3995. { RCAR_GP_PIN(6, 13), PU5, 20 }, /* SSI_SDATA5 */
  3996. { RCAR_GP_PIN(6, 12), PU5, 19 }, /* SSI_WS5 */
  3997. { RCAR_GP_PIN(6, 11), PU5, 18 }, /* SSI_SCK5 */
  3998. { RCAR_GP_PIN(6, 10), PU5, 17 }, /* SSI_SDATA4 */
  3999. { RCAR_GP_PIN(6, 9), PU5, 16 }, /* SSI_WS4 */
  4000. { RCAR_GP_PIN(6, 8), PU5, 15 }, /* SSI_SCK4 */
  4001. { RCAR_GP_PIN(6, 7), PU5, 14 }, /* SSI_SDATA3 */
  4002. { RCAR_GP_PIN(6, 6), PU5, 13 }, /* SSI_WS349 */
  4003. { RCAR_GP_PIN(6, 5), PU5, 12 }, /* SSI_SCK349 */
  4004. { RCAR_GP_PIN(6, 4), PU5, 11 }, /* SSI_SDATA2_A */
  4005. { RCAR_GP_PIN(6, 3), PU5, 10 }, /* SSI_SDATA1_A */
  4006. { RCAR_GP_PIN(6, 2), PU5, 9 }, /* SSI_SDATA0 */
  4007. { RCAR_GP_PIN(6, 1), PU5, 8 }, /* SSI_WS01239 */
  4008. { RCAR_GP_PIN(6, 0), PU5, 7 }, /* SSI_SCK01239 */
  4009. { PIN_NUMBER('H', 37), PU5, 6 }, /* MLB_REF */
  4010. { RCAR_GP_PIN(5, 25), PU5, 5 }, /* MLB_DAT */
  4011. { RCAR_GP_PIN(5, 24), PU5, 4 }, /* MLB_SIG */
  4012. { RCAR_GP_PIN(5, 23), PU5, 3 }, /* MLB_CLK */
  4013. { RCAR_GP_PIN(5, 22), PU5, 2 }, /* MSIOF0_RXD */
  4014. { RCAR_GP_PIN(5, 21), PU5, 1 }, /* MSIOF0_SS2 */
  4015. { RCAR_GP_PIN(5, 20), PU5, 0 }, /* MSIOF0_TXD */
  4016. { RCAR_GP_PIN(6, 31), PU6, 6 }, /* USB2_CH3_OVC */
  4017. { RCAR_GP_PIN(6, 30), PU6, 5 }, /* USB2_CH3_PWEN */
  4018. { RCAR_GP_PIN(6, 29), PU6, 4 }, /* USB30_OVC */
  4019. { RCAR_GP_PIN(6, 28), PU6, 3 }, /* USB30_PWEN */
  4020. { RCAR_GP_PIN(6, 27), PU6, 2 }, /* USB1_OVC */
  4021. { RCAR_GP_PIN(6, 26), PU6, 1 }, /* USB1_PWEN */
  4022. { RCAR_GP_PIN(6, 25), PU6, 0 }, /* USB0_OVC */
  4023. };
  4024. static unsigned int r8a7795_pinmux_get_bias(struct sh_pfc *pfc,
  4025. unsigned int pin)
  4026. {
  4027. const struct sh_pfc_bias_info *info;
  4028. u32 reg;
  4029. u32 bit;
  4030. info = sh_pfc_pin_to_bias_info(bias_info, ARRAY_SIZE(bias_info), pin);
  4031. if (!info)
  4032. return PIN_CONFIG_BIAS_DISABLE;
  4033. reg = info->reg;
  4034. bit = BIT(info->bit);
  4035. if (!(sh_pfc_read_reg(pfc, PUEN + reg, 32) & bit))
  4036. return PIN_CONFIG_BIAS_DISABLE;
  4037. else if (sh_pfc_read_reg(pfc, PUD + reg, 32) & bit)
  4038. return PIN_CONFIG_BIAS_PULL_UP;
  4039. else
  4040. return PIN_CONFIG_BIAS_PULL_DOWN;
  4041. }
  4042. static void r8a7795_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
  4043. unsigned int bias)
  4044. {
  4045. const struct sh_pfc_bias_info *info;
  4046. u32 enable, updown;
  4047. u32 reg;
  4048. u32 bit;
  4049. info = sh_pfc_pin_to_bias_info(bias_info, ARRAY_SIZE(bias_info), pin);
  4050. if (!info)
  4051. return;
  4052. reg = info->reg;
  4053. bit = BIT(info->bit);
  4054. enable = sh_pfc_read_reg(pfc, PUEN + reg, 32) & ~bit;
  4055. if (bias != PIN_CONFIG_BIAS_DISABLE)
  4056. enable |= bit;
  4057. updown = sh_pfc_read_reg(pfc, PUD + reg, 32) & ~bit;
  4058. if (bias == PIN_CONFIG_BIAS_PULL_UP)
  4059. updown |= bit;
  4060. sh_pfc_write_reg(pfc, PUD + reg, 32, updown);
  4061. sh_pfc_write_reg(pfc, PUEN + reg, 32, enable);
  4062. }
  4063. static const struct soc_device_attribute r8a7795es1[] = {
  4064. { .soc_id = "r8a7795", .revision = "ES1.*" },
  4065. { /* sentinel */ }
  4066. };
  4067. static int r8a7795_pinmux_init(struct sh_pfc *pfc)
  4068. {
  4069. if (soc_device_match(r8a7795es1))
  4070. pfc->info = &r8a7795es1_pinmux_info;
  4071. return 0;
  4072. }
  4073. static const struct sh_pfc_soc_operations r8a7795_pinmux_ops = {
  4074. .init = r8a7795_pinmux_init,
  4075. .pin_to_pocctrl = r8a7795_pin_to_pocctrl,
  4076. .get_bias = r8a7795_pinmux_get_bias,
  4077. .set_bias = r8a7795_pinmux_set_bias,
  4078. };
  4079. const struct sh_pfc_soc_info r8a7795_pinmux_info = {
  4080. .name = "r8a77951_pfc",
  4081. .ops = &r8a7795_pinmux_ops,
  4082. .unlock_reg = 0xe6060000, /* PMMR */
  4083. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  4084. .pins = pinmux_pins,
  4085. .nr_pins = ARRAY_SIZE(pinmux_pins),
  4086. .groups = pinmux_groups,
  4087. .nr_groups = ARRAY_SIZE(pinmux_groups),
  4088. .functions = pinmux_functions,
  4089. .nr_functions = ARRAY_SIZE(pinmux_functions),
  4090. .cfg_regs = pinmux_config_regs,
  4091. .drive_regs = pinmux_drive_regs,
  4092. .pinmux_data = pinmux_data,
  4093. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  4094. };