pinctrl-ssbi-gpio.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /*
  2. * Copyright (c) 2015, Sony Mobile Communications AB.
  3. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 and
  7. * only version 2 as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/pinctrl/pinctrl.h>
  17. #include <linux/pinctrl/pinmux.h>
  18. #include <linux/pinctrl/pinconf.h>
  19. #include <linux/pinctrl/pinconf-generic.h>
  20. #include <linux/slab.h>
  21. #include <linux/regmap.h>
  22. #include <linux/gpio.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/of_device.h>
  25. #include <linux/of_irq.h>
  26. #include <dt-bindings/pinctrl/qcom,pmic-gpio.h>
  27. #include "../core.h"
  28. #include "../pinctrl-utils.h"
  29. /* mode */
  30. #define PM8XXX_GPIO_MODE_ENABLED BIT(0)
  31. #define PM8XXX_GPIO_MODE_INPUT 0
  32. #define PM8XXX_GPIO_MODE_OUTPUT 2
  33. /* output buffer */
  34. #define PM8XXX_GPIO_PUSH_PULL 0
  35. #define PM8XXX_GPIO_OPEN_DRAIN 1
  36. /* bias */
  37. #define PM8XXX_GPIO_BIAS_PU_30 0
  38. #define PM8XXX_GPIO_BIAS_PU_1P5 1
  39. #define PM8XXX_GPIO_BIAS_PU_31P5 2
  40. #define PM8XXX_GPIO_BIAS_PU_1P5_30 3
  41. #define PM8XXX_GPIO_BIAS_PD 4
  42. #define PM8XXX_GPIO_BIAS_NP 5
  43. /* GPIO registers */
  44. #define SSBI_REG_ADDR_GPIO_BASE 0x150
  45. #define SSBI_REG_ADDR_GPIO(n) (SSBI_REG_ADDR_GPIO_BASE + n)
  46. #define PM8XXX_BANK_WRITE BIT(7)
  47. #define PM8XXX_MAX_GPIOS 44
  48. /* custom pinconf parameters */
  49. #define PM8XXX_QCOM_DRIVE_STRENGH (PIN_CONFIG_END + 1)
  50. #define PM8XXX_QCOM_PULL_UP_STRENGTH (PIN_CONFIG_END + 2)
  51. /**
  52. * struct pm8xxx_pin_data - dynamic configuration for a pin
  53. * @reg: address of the control register
  54. * @irq: IRQ from the PMIC interrupt controller
  55. * @power_source: logical selected voltage source, mapping in static data
  56. * is used translate to register values
  57. * @mode: operating mode for the pin (input/output)
  58. * @open_drain: output buffer configured as open-drain (vs push-pull)
  59. * @output_value: configured output value
  60. * @bias: register view of configured bias
  61. * @pull_up_strength: placeholder for selected pull up strength
  62. * only used to configure bias when pull up is selected
  63. * @output_strength: selector of output-strength
  64. * @disable: pin disabled / configured as tristate
  65. * @function: pinmux selector
  66. * @inverted: pin logic is inverted
  67. */
  68. struct pm8xxx_pin_data {
  69. unsigned reg;
  70. int irq;
  71. u8 power_source;
  72. u8 mode;
  73. bool open_drain;
  74. bool output_value;
  75. u8 bias;
  76. u8 pull_up_strength;
  77. u8 output_strength;
  78. bool disable;
  79. u8 function;
  80. bool inverted;
  81. };
  82. struct pm8xxx_gpio {
  83. struct device *dev;
  84. struct regmap *regmap;
  85. struct pinctrl_dev *pctrl;
  86. struct gpio_chip chip;
  87. struct pinctrl_desc desc;
  88. unsigned npins;
  89. };
  90. static const struct pinconf_generic_params pm8xxx_gpio_bindings[] = {
  91. {"qcom,drive-strength", PM8XXX_QCOM_DRIVE_STRENGH, 0},
  92. {"qcom,pull-up-strength", PM8XXX_QCOM_PULL_UP_STRENGTH, 0},
  93. };
  94. #ifdef CONFIG_DEBUG_FS
  95. static const struct pin_config_item pm8xxx_conf_items[ARRAY_SIZE(pm8xxx_gpio_bindings)] = {
  96. PCONFDUMP(PM8XXX_QCOM_DRIVE_STRENGH, "drive-strength", NULL, true),
  97. PCONFDUMP(PM8XXX_QCOM_PULL_UP_STRENGTH, "pull up strength", NULL, true),
  98. };
  99. #endif
  100. static const char * const pm8xxx_groups[PM8XXX_MAX_GPIOS] = {
  101. "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7", "gpio8",
  102. "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14", "gpio15",
  103. "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", "gpio22",
  104. "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29",
  105. "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", "gpio36",
  106. "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42", "gpio43",
  107. "gpio44",
  108. };
  109. static const char * const pm8xxx_gpio_functions[] = {
  110. PMIC_GPIO_FUNC_NORMAL, PMIC_GPIO_FUNC_PAIRED,
  111. PMIC_GPIO_FUNC_FUNC1, PMIC_GPIO_FUNC_FUNC2,
  112. PMIC_GPIO_FUNC_DTEST1, PMIC_GPIO_FUNC_DTEST2,
  113. PMIC_GPIO_FUNC_DTEST3, PMIC_GPIO_FUNC_DTEST4,
  114. };
  115. static int pm8xxx_read_bank(struct pm8xxx_gpio *pctrl,
  116. struct pm8xxx_pin_data *pin, int bank)
  117. {
  118. unsigned int val = bank << 4;
  119. int ret;
  120. ret = regmap_write(pctrl->regmap, pin->reg, val);
  121. if (ret) {
  122. dev_err(pctrl->dev, "failed to select bank %d\n", bank);
  123. return ret;
  124. }
  125. ret = regmap_read(pctrl->regmap, pin->reg, &val);
  126. if (ret) {
  127. dev_err(pctrl->dev, "failed to read register %d\n", bank);
  128. return ret;
  129. }
  130. return val;
  131. }
  132. static int pm8xxx_write_bank(struct pm8xxx_gpio *pctrl,
  133. struct pm8xxx_pin_data *pin,
  134. int bank,
  135. u8 val)
  136. {
  137. int ret;
  138. val |= PM8XXX_BANK_WRITE;
  139. val |= bank << 4;
  140. ret = regmap_write(pctrl->regmap, pin->reg, val);
  141. if (ret)
  142. dev_err(pctrl->dev, "failed to write register\n");
  143. return ret;
  144. }
  145. static int pm8xxx_get_groups_count(struct pinctrl_dev *pctldev)
  146. {
  147. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  148. return pctrl->npins;
  149. }
  150. static const char *pm8xxx_get_group_name(struct pinctrl_dev *pctldev,
  151. unsigned group)
  152. {
  153. return pm8xxx_groups[group];
  154. }
  155. static int pm8xxx_get_group_pins(struct pinctrl_dev *pctldev,
  156. unsigned group,
  157. const unsigned **pins,
  158. unsigned *num_pins)
  159. {
  160. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  161. *pins = &pctrl->desc.pins[group].number;
  162. *num_pins = 1;
  163. return 0;
  164. }
  165. static const struct pinctrl_ops pm8xxx_pinctrl_ops = {
  166. .get_groups_count = pm8xxx_get_groups_count,
  167. .get_group_name = pm8xxx_get_group_name,
  168. .get_group_pins = pm8xxx_get_group_pins,
  169. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  170. .dt_free_map = pinctrl_utils_free_map,
  171. };
  172. static int pm8xxx_get_functions_count(struct pinctrl_dev *pctldev)
  173. {
  174. return ARRAY_SIZE(pm8xxx_gpio_functions);
  175. }
  176. static const char *pm8xxx_get_function_name(struct pinctrl_dev *pctldev,
  177. unsigned function)
  178. {
  179. return pm8xxx_gpio_functions[function];
  180. }
  181. static int pm8xxx_get_function_groups(struct pinctrl_dev *pctldev,
  182. unsigned function,
  183. const char * const **groups,
  184. unsigned * const num_groups)
  185. {
  186. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  187. *groups = pm8xxx_groups;
  188. *num_groups = pctrl->npins;
  189. return 0;
  190. }
  191. static int pm8xxx_pinmux_set_mux(struct pinctrl_dev *pctldev,
  192. unsigned function,
  193. unsigned group)
  194. {
  195. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  196. struct pm8xxx_pin_data *pin = pctrl->desc.pins[group].drv_data;
  197. u8 val;
  198. pin->function = function;
  199. val = pin->function << 1;
  200. pm8xxx_write_bank(pctrl, pin, 4, val);
  201. return 0;
  202. }
  203. static const struct pinmux_ops pm8xxx_pinmux_ops = {
  204. .get_functions_count = pm8xxx_get_functions_count,
  205. .get_function_name = pm8xxx_get_function_name,
  206. .get_function_groups = pm8xxx_get_function_groups,
  207. .set_mux = pm8xxx_pinmux_set_mux,
  208. };
  209. static int pm8xxx_pin_config_get(struct pinctrl_dev *pctldev,
  210. unsigned int offset,
  211. unsigned long *config)
  212. {
  213. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  214. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  215. unsigned param = pinconf_to_config_param(*config);
  216. unsigned arg;
  217. switch (param) {
  218. case PIN_CONFIG_BIAS_DISABLE:
  219. if (pin->bias != PM8XXX_GPIO_BIAS_NP)
  220. return -EINVAL;
  221. arg = 1;
  222. break;
  223. case PIN_CONFIG_BIAS_PULL_DOWN:
  224. if (pin->bias != PM8XXX_GPIO_BIAS_PD)
  225. return -EINVAL;
  226. arg = 1;
  227. break;
  228. case PIN_CONFIG_BIAS_PULL_UP:
  229. if (pin->bias > PM8XXX_GPIO_BIAS_PU_1P5_30)
  230. return -EINVAL;
  231. arg = 1;
  232. break;
  233. case PM8XXX_QCOM_PULL_UP_STRENGTH:
  234. arg = pin->pull_up_strength;
  235. break;
  236. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  237. if (!pin->disable)
  238. return -EINVAL;
  239. arg = 1;
  240. break;
  241. case PIN_CONFIG_INPUT_ENABLE:
  242. if (pin->mode != PM8XXX_GPIO_MODE_INPUT)
  243. return -EINVAL;
  244. arg = 1;
  245. break;
  246. case PIN_CONFIG_OUTPUT:
  247. if (pin->mode & PM8XXX_GPIO_MODE_OUTPUT)
  248. arg = pin->output_value;
  249. else
  250. arg = 0;
  251. break;
  252. case PIN_CONFIG_POWER_SOURCE:
  253. arg = pin->power_source;
  254. break;
  255. case PM8XXX_QCOM_DRIVE_STRENGH:
  256. arg = pin->output_strength;
  257. break;
  258. case PIN_CONFIG_DRIVE_PUSH_PULL:
  259. if (pin->open_drain)
  260. return -EINVAL;
  261. arg = 1;
  262. break;
  263. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  264. if (!pin->open_drain)
  265. return -EINVAL;
  266. arg = 1;
  267. break;
  268. default:
  269. return -EINVAL;
  270. }
  271. *config = pinconf_to_config_packed(param, arg);
  272. return 0;
  273. }
  274. static int pm8xxx_pin_config_set(struct pinctrl_dev *pctldev,
  275. unsigned int offset,
  276. unsigned long *configs,
  277. unsigned num_configs)
  278. {
  279. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  280. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  281. unsigned param;
  282. unsigned arg;
  283. unsigned i;
  284. u8 banks = 0;
  285. u8 val;
  286. for (i = 0; i < num_configs; i++) {
  287. param = pinconf_to_config_param(configs[i]);
  288. arg = pinconf_to_config_argument(configs[i]);
  289. switch (param) {
  290. case PIN_CONFIG_BIAS_DISABLE:
  291. pin->bias = PM8XXX_GPIO_BIAS_NP;
  292. banks |= BIT(2);
  293. pin->disable = 0;
  294. banks |= BIT(3);
  295. break;
  296. case PIN_CONFIG_BIAS_PULL_DOWN:
  297. pin->bias = PM8XXX_GPIO_BIAS_PD;
  298. banks |= BIT(2);
  299. pin->disable = 0;
  300. banks |= BIT(3);
  301. break;
  302. case PM8XXX_QCOM_PULL_UP_STRENGTH:
  303. if (arg > PM8XXX_GPIO_BIAS_PU_1P5_30) {
  304. dev_err(pctrl->dev, "invalid pull-up strength\n");
  305. return -EINVAL;
  306. }
  307. pin->pull_up_strength = arg;
  308. /* FALLTHROUGH */
  309. case PIN_CONFIG_BIAS_PULL_UP:
  310. pin->bias = pin->pull_up_strength;
  311. banks |= BIT(2);
  312. pin->disable = 0;
  313. banks |= BIT(3);
  314. break;
  315. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  316. pin->disable = 1;
  317. banks |= BIT(3);
  318. break;
  319. case PIN_CONFIG_INPUT_ENABLE:
  320. pin->mode = PM8XXX_GPIO_MODE_INPUT;
  321. banks |= BIT(0) | BIT(1);
  322. break;
  323. case PIN_CONFIG_OUTPUT:
  324. pin->mode = PM8XXX_GPIO_MODE_OUTPUT;
  325. pin->output_value = !!arg;
  326. banks |= BIT(0) | BIT(1);
  327. break;
  328. case PIN_CONFIG_POWER_SOURCE:
  329. pin->power_source = arg;
  330. banks |= BIT(0);
  331. break;
  332. case PM8XXX_QCOM_DRIVE_STRENGH:
  333. if (arg > PMIC_GPIO_STRENGTH_LOW) {
  334. dev_err(pctrl->dev, "invalid drive strength\n");
  335. return -EINVAL;
  336. }
  337. pin->output_strength = arg;
  338. banks |= BIT(3);
  339. break;
  340. case PIN_CONFIG_DRIVE_PUSH_PULL:
  341. pin->open_drain = 0;
  342. banks |= BIT(1);
  343. break;
  344. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  345. pin->open_drain = 1;
  346. banks |= BIT(1);
  347. break;
  348. default:
  349. dev_err(pctrl->dev,
  350. "unsupported config parameter: %x\n",
  351. param);
  352. return -EINVAL;
  353. }
  354. }
  355. if (banks & BIT(0)) {
  356. val = pin->power_source << 1;
  357. val |= PM8XXX_GPIO_MODE_ENABLED;
  358. pm8xxx_write_bank(pctrl, pin, 0, val);
  359. }
  360. if (banks & BIT(1)) {
  361. val = pin->mode << 2;
  362. val |= pin->open_drain << 1;
  363. val |= pin->output_value;
  364. pm8xxx_write_bank(pctrl, pin, 1, val);
  365. }
  366. if (banks & BIT(2)) {
  367. val = pin->bias << 1;
  368. pm8xxx_write_bank(pctrl, pin, 2, val);
  369. }
  370. if (banks & BIT(3)) {
  371. val = pin->output_strength << 2;
  372. val |= pin->disable;
  373. pm8xxx_write_bank(pctrl, pin, 3, val);
  374. }
  375. if (banks & BIT(4)) {
  376. val = pin->function << 1;
  377. pm8xxx_write_bank(pctrl, pin, 4, val);
  378. }
  379. if (banks & BIT(5)) {
  380. val = 0;
  381. if (!pin->inverted)
  382. val |= BIT(3);
  383. pm8xxx_write_bank(pctrl, pin, 5, val);
  384. }
  385. return 0;
  386. }
  387. static const struct pinconf_ops pm8xxx_pinconf_ops = {
  388. .is_generic = true,
  389. .pin_config_group_get = pm8xxx_pin_config_get,
  390. .pin_config_group_set = pm8xxx_pin_config_set,
  391. };
  392. static struct pinctrl_desc pm8xxx_pinctrl_desc = {
  393. .name = "pm8xxx_gpio",
  394. .pctlops = &pm8xxx_pinctrl_ops,
  395. .pmxops = &pm8xxx_pinmux_ops,
  396. .confops = &pm8xxx_pinconf_ops,
  397. .owner = THIS_MODULE,
  398. };
  399. static int pm8xxx_gpio_direction_input(struct gpio_chip *chip,
  400. unsigned offset)
  401. {
  402. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  403. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  404. u8 val;
  405. pin->mode = PM8XXX_GPIO_MODE_INPUT;
  406. val = pin->mode << 2;
  407. pm8xxx_write_bank(pctrl, pin, 1, val);
  408. return 0;
  409. }
  410. static int pm8xxx_gpio_direction_output(struct gpio_chip *chip,
  411. unsigned offset,
  412. int value)
  413. {
  414. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  415. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  416. u8 val;
  417. pin->mode = PM8XXX_GPIO_MODE_OUTPUT;
  418. pin->output_value = !!value;
  419. val = pin->mode << 2;
  420. val |= pin->open_drain << 1;
  421. val |= pin->output_value;
  422. pm8xxx_write_bank(pctrl, pin, 1, val);
  423. return 0;
  424. }
  425. static int pm8xxx_gpio_get(struct gpio_chip *chip, unsigned offset)
  426. {
  427. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  428. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  429. bool state;
  430. int ret;
  431. if (pin->mode == PM8XXX_GPIO_MODE_OUTPUT) {
  432. ret = pin->output_value;
  433. } else {
  434. ret = irq_get_irqchip_state(pin->irq, IRQCHIP_STATE_LINE_LEVEL, &state);
  435. if (!ret)
  436. ret = !!state;
  437. }
  438. return ret;
  439. }
  440. static void pm8xxx_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  441. {
  442. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  443. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  444. u8 val;
  445. pin->output_value = !!value;
  446. val = pin->mode << 2;
  447. val |= pin->open_drain << 1;
  448. val |= pin->output_value;
  449. pm8xxx_write_bank(pctrl, pin, 1, val);
  450. }
  451. static int pm8xxx_gpio_of_xlate(struct gpio_chip *chip,
  452. const struct of_phandle_args *gpio_desc,
  453. u32 *flags)
  454. {
  455. if (chip->of_gpio_n_cells < 2)
  456. return -EINVAL;
  457. if (flags)
  458. *flags = gpio_desc->args[1];
  459. return gpio_desc->args[0] - 1;
  460. }
  461. static int pm8xxx_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  462. {
  463. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  464. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  465. return pin->irq;
  466. }
  467. #ifdef CONFIG_DEBUG_FS
  468. #include <linux/seq_file.h>
  469. static void pm8xxx_gpio_dbg_show_one(struct seq_file *s,
  470. struct pinctrl_dev *pctldev,
  471. struct gpio_chip *chip,
  472. unsigned offset,
  473. unsigned gpio)
  474. {
  475. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  476. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  477. static const char * const modes[] = {
  478. "in", "both", "out", "off"
  479. };
  480. static const char * const biases[] = {
  481. "pull-up 30uA", "pull-up 1.5uA", "pull-up 31.5uA",
  482. "pull-up 1.5uA + 30uA boost", "pull-down 10uA", "no pull"
  483. };
  484. static const char * const buffer_types[] = {
  485. "push-pull", "open-drain"
  486. };
  487. static const char * const strengths[] = {
  488. "no", "high", "medium", "low"
  489. };
  490. seq_printf(s, " gpio%-2d:", offset + 1);
  491. if (pin->disable) {
  492. seq_puts(s, " ---");
  493. } else {
  494. seq_printf(s, " %-4s", modes[pin->mode]);
  495. seq_printf(s, " %-7s", pm8xxx_gpio_functions[pin->function]);
  496. seq_printf(s, " VIN%d", pin->power_source);
  497. seq_printf(s, " %-27s", biases[pin->bias]);
  498. seq_printf(s, " %-10s", buffer_types[pin->open_drain]);
  499. seq_printf(s, " %-4s", pin->output_value ? "high" : "low");
  500. seq_printf(s, " %-7s", strengths[pin->output_strength]);
  501. if (pin->inverted)
  502. seq_puts(s, " inverted");
  503. }
  504. }
  505. static void pm8xxx_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
  506. {
  507. unsigned gpio = chip->base;
  508. unsigned i;
  509. for (i = 0; i < chip->ngpio; i++, gpio++) {
  510. pm8xxx_gpio_dbg_show_one(s, NULL, chip, i, gpio);
  511. seq_puts(s, "\n");
  512. }
  513. }
  514. #else
  515. #define pm8xxx_gpio_dbg_show NULL
  516. #endif
  517. static const struct gpio_chip pm8xxx_gpio_template = {
  518. .direction_input = pm8xxx_gpio_direction_input,
  519. .direction_output = pm8xxx_gpio_direction_output,
  520. .get = pm8xxx_gpio_get,
  521. .set = pm8xxx_gpio_set,
  522. .of_xlate = pm8xxx_gpio_of_xlate,
  523. .to_irq = pm8xxx_gpio_to_irq,
  524. .dbg_show = pm8xxx_gpio_dbg_show,
  525. .owner = THIS_MODULE,
  526. };
  527. static int pm8xxx_pin_populate(struct pm8xxx_gpio *pctrl,
  528. struct pm8xxx_pin_data *pin)
  529. {
  530. int val;
  531. val = pm8xxx_read_bank(pctrl, pin, 0);
  532. if (val < 0)
  533. return val;
  534. pin->power_source = (val >> 1) & 0x7;
  535. val = pm8xxx_read_bank(pctrl, pin, 1);
  536. if (val < 0)
  537. return val;
  538. pin->mode = (val >> 2) & 0x3;
  539. pin->open_drain = !!(val & BIT(1));
  540. pin->output_value = val & BIT(0);
  541. val = pm8xxx_read_bank(pctrl, pin, 2);
  542. if (val < 0)
  543. return val;
  544. pin->bias = (val >> 1) & 0x7;
  545. if (pin->bias <= PM8XXX_GPIO_BIAS_PU_1P5_30)
  546. pin->pull_up_strength = pin->bias;
  547. else
  548. pin->pull_up_strength = PM8XXX_GPIO_BIAS_PU_30;
  549. val = pm8xxx_read_bank(pctrl, pin, 3);
  550. if (val < 0)
  551. return val;
  552. pin->output_strength = (val >> 2) & 0x3;
  553. pin->disable = val & BIT(0);
  554. val = pm8xxx_read_bank(pctrl, pin, 4);
  555. if (val < 0)
  556. return val;
  557. pin->function = (val >> 1) & 0x7;
  558. val = pm8xxx_read_bank(pctrl, pin, 5);
  559. if (val < 0)
  560. return val;
  561. pin->inverted = !(val & BIT(3));
  562. return 0;
  563. }
  564. static const struct of_device_id pm8xxx_gpio_of_match[] = {
  565. { .compatible = "qcom,pm8018-gpio" },
  566. { .compatible = "qcom,pm8038-gpio" },
  567. { .compatible = "qcom,pm8058-gpio" },
  568. { .compatible = "qcom,pm8917-gpio" },
  569. { .compatible = "qcom,pm8921-gpio" },
  570. { .compatible = "qcom,ssbi-gpio" },
  571. { },
  572. };
  573. MODULE_DEVICE_TABLE(of, pm8xxx_gpio_of_match);
  574. static int pm8xxx_gpio_probe(struct platform_device *pdev)
  575. {
  576. struct pm8xxx_pin_data *pin_data;
  577. struct pinctrl_pin_desc *pins;
  578. struct pm8xxx_gpio *pctrl;
  579. int ret;
  580. int i, npins;
  581. pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
  582. if (!pctrl)
  583. return -ENOMEM;
  584. pctrl->dev = &pdev->dev;
  585. npins = platform_irq_count(pdev);
  586. if (!npins)
  587. return -EINVAL;
  588. if (npins < 0)
  589. return npins;
  590. pctrl->npins = npins;
  591. pctrl->regmap = dev_get_regmap(pdev->dev.parent, NULL);
  592. if (!pctrl->regmap) {
  593. dev_err(&pdev->dev, "parent regmap unavailable\n");
  594. return -ENXIO;
  595. }
  596. pctrl->desc = pm8xxx_pinctrl_desc;
  597. pctrl->desc.npins = pctrl->npins;
  598. pins = devm_kcalloc(&pdev->dev,
  599. pctrl->desc.npins,
  600. sizeof(struct pinctrl_pin_desc),
  601. GFP_KERNEL);
  602. if (!pins)
  603. return -ENOMEM;
  604. pin_data = devm_kcalloc(&pdev->dev,
  605. pctrl->desc.npins,
  606. sizeof(struct pm8xxx_pin_data),
  607. GFP_KERNEL);
  608. if (!pin_data)
  609. return -ENOMEM;
  610. for (i = 0; i < pctrl->desc.npins; i++) {
  611. pin_data[i].reg = SSBI_REG_ADDR_GPIO(i);
  612. pin_data[i].irq = platform_get_irq(pdev, i);
  613. if (pin_data[i].irq < 0) {
  614. dev_err(&pdev->dev,
  615. "missing interrupts for pin %d\n", i);
  616. return pin_data[i].irq;
  617. }
  618. ret = pm8xxx_pin_populate(pctrl, &pin_data[i]);
  619. if (ret)
  620. return ret;
  621. pins[i].number = i;
  622. pins[i].name = pm8xxx_groups[i];
  623. pins[i].drv_data = &pin_data[i];
  624. }
  625. pctrl->desc.pins = pins;
  626. pctrl->desc.num_custom_params = ARRAY_SIZE(pm8xxx_gpio_bindings);
  627. pctrl->desc.custom_params = pm8xxx_gpio_bindings;
  628. #ifdef CONFIG_DEBUG_FS
  629. pctrl->desc.custom_conf_items = pm8xxx_conf_items;
  630. #endif
  631. pctrl->pctrl = devm_pinctrl_register(&pdev->dev, &pctrl->desc, pctrl);
  632. if (IS_ERR(pctrl->pctrl)) {
  633. dev_err(&pdev->dev, "couldn't register pm8xxx gpio driver\n");
  634. return PTR_ERR(pctrl->pctrl);
  635. }
  636. pctrl->chip = pm8xxx_gpio_template;
  637. pctrl->chip.base = -1;
  638. pctrl->chip.parent = &pdev->dev;
  639. pctrl->chip.of_node = pdev->dev.of_node;
  640. pctrl->chip.of_gpio_n_cells = 2;
  641. pctrl->chip.label = dev_name(pctrl->dev);
  642. pctrl->chip.ngpio = pctrl->npins;
  643. ret = gpiochip_add_data(&pctrl->chip, pctrl);
  644. if (ret) {
  645. dev_err(&pdev->dev, "failed register gpiochip\n");
  646. return ret;
  647. }
  648. /*
  649. * For DeviceTree-supported systems, the gpio core checks the
  650. * pinctrl's device node for the "gpio-ranges" property.
  651. * If it is present, it takes care of adding the pin ranges
  652. * for the driver. In this case the driver can skip ahead.
  653. *
  654. * In order to remain compatible with older, existing DeviceTree
  655. * files which don't set the "gpio-ranges" property or systems that
  656. * utilize ACPI the driver has to call gpiochip_add_pin_range().
  657. */
  658. if (!of_property_read_bool(pctrl->dev->of_node, "gpio-ranges")) {
  659. ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
  660. 0, 0, pctrl->chip.ngpio);
  661. if (ret) {
  662. dev_err(pctrl->dev, "failed to add pin range\n");
  663. goto unregister_gpiochip;
  664. }
  665. }
  666. platform_set_drvdata(pdev, pctrl);
  667. dev_dbg(&pdev->dev, "Qualcomm pm8xxx gpio driver probed\n");
  668. return 0;
  669. unregister_gpiochip:
  670. gpiochip_remove(&pctrl->chip);
  671. return ret;
  672. }
  673. static int pm8xxx_gpio_remove(struct platform_device *pdev)
  674. {
  675. struct pm8xxx_gpio *pctrl = platform_get_drvdata(pdev);
  676. gpiochip_remove(&pctrl->chip);
  677. return 0;
  678. }
  679. static struct platform_driver pm8xxx_gpio_driver = {
  680. .driver = {
  681. .name = "qcom-ssbi-gpio",
  682. .of_match_table = pm8xxx_gpio_of_match,
  683. },
  684. .probe = pm8xxx_gpio_probe,
  685. .remove = pm8xxx_gpio_remove,
  686. };
  687. module_platform_driver(pm8xxx_gpio_driver);
  688. MODULE_AUTHOR("Bjorn Andersson <bjorn.andersson@sonymobile.com>");
  689. MODULE_DESCRIPTION("Qualcomm PM8xxx GPIO driver");
  690. MODULE_LICENSE("GPL v2");