pinctrl-qdf2xxx.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * GPIO and pin control functions on this SOC are handled by the "TLMM"
  14. * device. The driver which controls this device is pinctrl-msm.c. Each
  15. * SOC with a TLMM is expected to create a client driver that registers
  16. * with pinctrl-msm.c. This means that all TLMM drivers are pin control
  17. * drivers.
  18. *
  19. * This pin control driver is intended to be used only an ACPI-enabled
  20. * system. As such, UEFI will handle all pin control configuration, so
  21. * this driver does not provide pin control functions. It is effectively
  22. * a GPIO-only driver. The alternative is to duplicate the GPIO code of
  23. * pinctrl-msm.c into another driver.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/pinctrl/pinctrl.h>
  28. #include <linux/acpi.h>
  29. #include "pinctrl-msm.h"
  30. static struct msm_pinctrl_soc_data qdf2xxx_pinctrl;
  31. /* A reasonable limit to the number of GPIOS */
  32. #define MAX_GPIOS 256
  33. /* maximum size of each gpio name (enough room for "gpioXXX" + null) */
  34. #define NAME_SIZE 8
  35. static int qdf2xxx_pinctrl_probe(struct platform_device *pdev)
  36. {
  37. struct pinctrl_pin_desc *pins;
  38. struct msm_pingroup *groups;
  39. char (*names)[NAME_SIZE];
  40. unsigned int i;
  41. u32 num_gpios;
  42. int ret;
  43. /* Query the number of GPIOs from ACPI */
  44. ret = device_property_read_u32(&pdev->dev, "num-gpios", &num_gpios);
  45. if (ret < 0) {
  46. dev_warn(&pdev->dev, "missing num-gpios property\n");
  47. return ret;
  48. }
  49. if (!num_gpios || num_gpios > MAX_GPIOS) {
  50. dev_warn(&pdev->dev, "invalid num-gpios property\n");
  51. return -ENODEV;
  52. }
  53. pins = devm_kcalloc(&pdev->dev, num_gpios,
  54. sizeof(struct pinctrl_pin_desc), GFP_KERNEL);
  55. groups = devm_kcalloc(&pdev->dev, num_gpios,
  56. sizeof(struct msm_pingroup), GFP_KERNEL);
  57. names = devm_kcalloc(&pdev->dev, num_gpios, NAME_SIZE, GFP_KERNEL);
  58. if (!pins || !groups || !names)
  59. return -ENOMEM;
  60. for (i = 0; i < num_gpios; i++) {
  61. snprintf(names[i], NAME_SIZE, "gpio%u", i);
  62. pins[i].number = i;
  63. pins[i].name = names[i];
  64. groups[i].npins = 1;
  65. groups[i].name = names[i];
  66. groups[i].pins = &pins[i].number;
  67. groups[i].ctl_reg = 0x10000 * i;
  68. groups[i].io_reg = 0x04 + 0x10000 * i;
  69. groups[i].intr_cfg_reg = 0x08 + 0x10000 * i;
  70. groups[i].intr_status_reg = 0x0c + 0x10000 * i;
  71. groups[i].intr_target_reg = 0x08 + 0x10000 * i;
  72. groups[i].mux_bit = 2;
  73. groups[i].pull_bit = 0;
  74. groups[i].drv_bit = 6;
  75. groups[i].oe_bit = 9;
  76. groups[i].in_bit = 0;
  77. groups[i].out_bit = 1;
  78. groups[i].intr_enable_bit = 0;
  79. groups[i].intr_status_bit = 0;
  80. groups[i].intr_target_bit = 5;
  81. groups[i].intr_target_kpss_val = 1;
  82. groups[i].intr_raw_status_bit = 4;
  83. groups[i].intr_polarity_bit = 1;
  84. groups[i].intr_detection_bit = 2;
  85. groups[i].intr_detection_width = 2;
  86. }
  87. qdf2xxx_pinctrl.pins = pins;
  88. qdf2xxx_pinctrl.groups = groups;
  89. qdf2xxx_pinctrl.npins = num_gpios;
  90. qdf2xxx_pinctrl.ngroups = num_gpios;
  91. qdf2xxx_pinctrl.ngpios = num_gpios;
  92. return msm_pinctrl_probe(pdev, &qdf2xxx_pinctrl);
  93. }
  94. static const struct acpi_device_id qdf2xxx_acpi_ids[] = {
  95. {"QCOM8001"},
  96. {},
  97. };
  98. MODULE_DEVICE_TABLE(acpi, qdf2xxx_acpi_ids);
  99. static struct platform_driver qdf2xxx_pinctrl_driver = {
  100. .driver = {
  101. .name = "qdf2xxx-pinctrl",
  102. .acpi_match_table = ACPI_PTR(qdf2xxx_acpi_ids),
  103. },
  104. .probe = qdf2xxx_pinctrl_probe,
  105. .remove = msm_pinctrl_remove,
  106. };
  107. static int __init qdf2xxx_pinctrl_init(void)
  108. {
  109. return platform_driver_register(&qdf2xxx_pinctrl_driver);
  110. }
  111. arch_initcall(qdf2xxx_pinctrl_init);
  112. static void __exit qdf2xxx_pinctrl_exit(void)
  113. {
  114. platform_driver_unregister(&qdf2xxx_pinctrl_driver);
  115. }
  116. module_exit(qdf2xxx_pinctrl_exit);
  117. MODULE_DESCRIPTION("Qualcomm Technologies QDF2xxx pin control driver");
  118. MODULE_LICENSE("GPL v2");