pinctrl-zynq.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228
  1. /*
  2. * Zynq pin controller
  3. *
  4. * Copyright (C) 2014 Xilinx
  5. *
  6. * Sören Brinkmann <soren.brinkmann@xilinx.com>
  7. *
  8. * This program is free software: you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation, either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/io.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/init.h>
  24. #include <linux/of.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pinctrl/pinctrl.h>
  27. #include <linux/pinctrl/pinmux.h>
  28. #include <linux/pinctrl/pinconf.h>
  29. #include <linux/pinctrl/pinconf-generic.h>
  30. #include <linux/regmap.h>
  31. #include "pinctrl-utils.h"
  32. #include "core.h"
  33. #define ZYNQ_NUM_MIOS 54
  34. #define ZYNQ_PCTRL_MIO_MST_TRI0 0x10c
  35. #define ZYNQ_PCTRL_MIO_MST_TRI1 0x110
  36. #define ZYNQ_PINMUX_MUX_SHIFT 1
  37. #define ZYNQ_PINMUX_MUX_MASK (0x7f << ZYNQ_PINMUX_MUX_SHIFT)
  38. /**
  39. * struct zynq_pinctrl - driver data
  40. * @pctrl: Pinctrl device
  41. * @syscon: Syscon regmap
  42. * @pctrl_offset: Offset for pinctrl into the @syscon space
  43. * @groups: Pingroups
  44. * @ngroups: Number of @groups
  45. * @funcs: Pinmux functions
  46. * @nfuncs: Number of @funcs
  47. */
  48. struct zynq_pinctrl {
  49. struct pinctrl_dev *pctrl;
  50. struct regmap *syscon;
  51. u32 pctrl_offset;
  52. const struct zynq_pctrl_group *groups;
  53. unsigned int ngroups;
  54. const struct zynq_pinmux_function *funcs;
  55. unsigned int nfuncs;
  56. };
  57. struct zynq_pctrl_group {
  58. const char *name;
  59. const unsigned int *pins;
  60. const unsigned int npins;
  61. };
  62. /**
  63. * struct zynq_pinmux_function - a pinmux function
  64. * @name: Name of the pinmux function.
  65. * @groups: List of pingroups for this function.
  66. * @ngroups: Number of entries in @groups.
  67. * @mux_val: Selector for this function
  68. * @mux: Offset of function specific mux
  69. * @mux_mask: Mask for function specific selector
  70. * @mux_shift: Shift for function specific selector
  71. */
  72. struct zynq_pinmux_function {
  73. const char *name;
  74. const char * const *groups;
  75. unsigned int ngroups;
  76. unsigned int mux_val;
  77. u32 mux;
  78. u32 mux_mask;
  79. u8 mux_shift;
  80. };
  81. enum zynq_pinmux_functions {
  82. ZYNQ_PMUX_can0,
  83. ZYNQ_PMUX_can1,
  84. ZYNQ_PMUX_ethernet0,
  85. ZYNQ_PMUX_ethernet1,
  86. ZYNQ_PMUX_gpio0,
  87. ZYNQ_PMUX_i2c0,
  88. ZYNQ_PMUX_i2c1,
  89. ZYNQ_PMUX_mdio0,
  90. ZYNQ_PMUX_mdio1,
  91. ZYNQ_PMUX_qspi0,
  92. ZYNQ_PMUX_qspi1,
  93. ZYNQ_PMUX_qspi_fbclk,
  94. ZYNQ_PMUX_qspi_cs1,
  95. ZYNQ_PMUX_spi0,
  96. ZYNQ_PMUX_spi1,
  97. ZYNQ_PMUX_spi0_ss,
  98. ZYNQ_PMUX_spi1_ss,
  99. ZYNQ_PMUX_sdio0,
  100. ZYNQ_PMUX_sdio0_pc,
  101. ZYNQ_PMUX_sdio0_cd,
  102. ZYNQ_PMUX_sdio0_wp,
  103. ZYNQ_PMUX_sdio1,
  104. ZYNQ_PMUX_sdio1_pc,
  105. ZYNQ_PMUX_sdio1_cd,
  106. ZYNQ_PMUX_sdio1_wp,
  107. ZYNQ_PMUX_smc0_nor,
  108. ZYNQ_PMUX_smc0_nor_cs1,
  109. ZYNQ_PMUX_smc0_nor_addr25,
  110. ZYNQ_PMUX_smc0_nand,
  111. ZYNQ_PMUX_ttc0,
  112. ZYNQ_PMUX_ttc1,
  113. ZYNQ_PMUX_uart0,
  114. ZYNQ_PMUX_uart1,
  115. ZYNQ_PMUX_usb0,
  116. ZYNQ_PMUX_usb1,
  117. ZYNQ_PMUX_swdt0,
  118. ZYNQ_PMUX_MAX_FUNC
  119. };
  120. static const struct pinctrl_pin_desc zynq_pins[] = {
  121. PINCTRL_PIN(0, "MIO0"),
  122. PINCTRL_PIN(1, "MIO1"),
  123. PINCTRL_PIN(2, "MIO2"),
  124. PINCTRL_PIN(3, "MIO3"),
  125. PINCTRL_PIN(4, "MIO4"),
  126. PINCTRL_PIN(5, "MIO5"),
  127. PINCTRL_PIN(6, "MIO6"),
  128. PINCTRL_PIN(7, "MIO7"),
  129. PINCTRL_PIN(8, "MIO8"),
  130. PINCTRL_PIN(9, "MIO9"),
  131. PINCTRL_PIN(10, "MIO10"),
  132. PINCTRL_PIN(11, "MIO11"),
  133. PINCTRL_PIN(12, "MIO12"),
  134. PINCTRL_PIN(13, "MIO13"),
  135. PINCTRL_PIN(14, "MIO14"),
  136. PINCTRL_PIN(15, "MIO15"),
  137. PINCTRL_PIN(16, "MIO16"),
  138. PINCTRL_PIN(17, "MIO17"),
  139. PINCTRL_PIN(18, "MIO18"),
  140. PINCTRL_PIN(19, "MIO19"),
  141. PINCTRL_PIN(20, "MIO20"),
  142. PINCTRL_PIN(21, "MIO21"),
  143. PINCTRL_PIN(22, "MIO22"),
  144. PINCTRL_PIN(23, "MIO23"),
  145. PINCTRL_PIN(24, "MIO24"),
  146. PINCTRL_PIN(25, "MIO25"),
  147. PINCTRL_PIN(26, "MIO26"),
  148. PINCTRL_PIN(27, "MIO27"),
  149. PINCTRL_PIN(28, "MIO28"),
  150. PINCTRL_PIN(29, "MIO29"),
  151. PINCTRL_PIN(30, "MIO30"),
  152. PINCTRL_PIN(31, "MIO31"),
  153. PINCTRL_PIN(32, "MIO32"),
  154. PINCTRL_PIN(33, "MIO33"),
  155. PINCTRL_PIN(34, "MIO34"),
  156. PINCTRL_PIN(35, "MIO35"),
  157. PINCTRL_PIN(36, "MIO36"),
  158. PINCTRL_PIN(37, "MIO37"),
  159. PINCTRL_PIN(38, "MIO38"),
  160. PINCTRL_PIN(39, "MIO39"),
  161. PINCTRL_PIN(40, "MIO40"),
  162. PINCTRL_PIN(41, "MIO41"),
  163. PINCTRL_PIN(42, "MIO42"),
  164. PINCTRL_PIN(43, "MIO43"),
  165. PINCTRL_PIN(44, "MIO44"),
  166. PINCTRL_PIN(45, "MIO45"),
  167. PINCTRL_PIN(46, "MIO46"),
  168. PINCTRL_PIN(47, "MIO47"),
  169. PINCTRL_PIN(48, "MIO48"),
  170. PINCTRL_PIN(49, "MIO49"),
  171. PINCTRL_PIN(50, "MIO50"),
  172. PINCTRL_PIN(51, "MIO51"),
  173. PINCTRL_PIN(52, "MIO52"),
  174. PINCTRL_PIN(53, "MIO53"),
  175. PINCTRL_PIN(54, "EMIO_SD0_WP"),
  176. PINCTRL_PIN(55, "EMIO_SD0_CD"),
  177. PINCTRL_PIN(56, "EMIO_SD1_WP"),
  178. PINCTRL_PIN(57, "EMIO_SD1_CD"),
  179. };
  180. /* pin groups */
  181. static const unsigned int ethernet0_0_pins[] = {16, 17, 18, 19, 20, 21, 22, 23,
  182. 24, 25, 26, 27};
  183. static const unsigned int ethernet1_0_pins[] = {28, 29, 30, 31, 32, 33, 34, 35,
  184. 36, 37, 38, 39};
  185. static const unsigned int mdio0_0_pins[] = {52, 53};
  186. static const unsigned int mdio1_0_pins[] = {52, 53};
  187. static const unsigned int qspi0_0_pins[] = {1, 2, 3, 4, 5, 6};
  188. static const unsigned int qspi1_0_pins[] = {9, 10, 11, 12, 13};
  189. static const unsigned int qspi_cs1_pins[] = {0};
  190. static const unsigned int qspi_fbclk_pins[] = {8};
  191. static const unsigned int spi0_0_pins[] = {16, 17, 21};
  192. static const unsigned int spi0_0_ss0_pins[] = {18};
  193. static const unsigned int spi0_0_ss1_pins[] = {19};
  194. static const unsigned int spi0_0_ss2_pins[] = {20,};
  195. static const unsigned int spi0_1_pins[] = {28, 29, 33};
  196. static const unsigned int spi0_1_ss0_pins[] = {30};
  197. static const unsigned int spi0_1_ss1_pins[] = {31};
  198. static const unsigned int spi0_1_ss2_pins[] = {32};
  199. static const unsigned int spi0_2_pins[] = {40, 41, 45};
  200. static const unsigned int spi0_2_ss0_pins[] = {42};
  201. static const unsigned int spi0_2_ss1_pins[] = {43};
  202. static const unsigned int spi0_2_ss2_pins[] = {44};
  203. static const unsigned int spi1_0_pins[] = {10, 11, 12};
  204. static const unsigned int spi1_0_ss0_pins[] = {13};
  205. static const unsigned int spi1_0_ss1_pins[] = {14};
  206. static const unsigned int spi1_0_ss2_pins[] = {15};
  207. static const unsigned int spi1_1_pins[] = {22, 23, 24};
  208. static const unsigned int spi1_1_ss0_pins[] = {25};
  209. static const unsigned int spi1_1_ss1_pins[] = {26};
  210. static const unsigned int spi1_1_ss2_pins[] = {27};
  211. static const unsigned int spi1_2_pins[] = {34, 35, 36};
  212. static const unsigned int spi1_2_ss0_pins[] = {37};
  213. static const unsigned int spi1_2_ss1_pins[] = {38};
  214. static const unsigned int spi1_2_ss2_pins[] = {39};
  215. static const unsigned int spi1_3_pins[] = {46, 47, 48, 49};
  216. static const unsigned int spi1_3_ss0_pins[] = {49};
  217. static const unsigned int spi1_3_ss1_pins[] = {50};
  218. static const unsigned int spi1_3_ss2_pins[] = {51};
  219. static const unsigned int sdio0_0_pins[] = {16, 17, 18, 19, 20, 21};
  220. static const unsigned int sdio0_1_pins[] = {28, 29, 30, 31, 32, 33};
  221. static const unsigned int sdio0_2_pins[] = {40, 41, 42, 43, 44, 45};
  222. static const unsigned int sdio1_0_pins[] = {10, 11, 12, 13, 14, 15};
  223. static const unsigned int sdio1_1_pins[] = {22, 23, 24, 25, 26, 27};
  224. static const unsigned int sdio1_2_pins[] = {34, 35, 36, 37, 38, 39};
  225. static const unsigned int sdio1_3_pins[] = {46, 47, 48, 49, 50, 51};
  226. static const unsigned int sdio0_emio_wp_pins[] = {54};
  227. static const unsigned int sdio0_emio_cd_pins[] = {55};
  228. static const unsigned int sdio1_emio_wp_pins[] = {56};
  229. static const unsigned int sdio1_emio_cd_pins[] = {57};
  230. static const unsigned int smc0_nor_pins[] = {0, 3, 4, 5, 6, 7, 8, 9, 10, 11, 13,
  231. 15, 16, 17, 18, 19, 20, 21, 22, 23,
  232. 24, 25, 26, 27, 28, 29, 30, 31, 32,
  233. 33, 34, 35, 36, 37, 38, 39};
  234. static const unsigned int smc0_nor_cs1_pins[] = {1};
  235. static const unsigned int smc0_nor_addr25_pins[] = {1};
  236. static const unsigned int smc0_nand_pins[] = {0, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11,
  237. 12, 13, 14, 16, 17, 18, 19, 20,
  238. 21, 22, 23};
  239. static const unsigned int smc0_nand8_pins[] = {0, 2, 3, 4, 5, 6, 7,
  240. 8, 9, 10, 11, 12, 13, 14};
  241. /* Note: CAN MIO clock inputs are modeled in the clock framework */
  242. static const unsigned int can0_0_pins[] = {10, 11};
  243. static const unsigned int can0_1_pins[] = {14, 15};
  244. static const unsigned int can0_2_pins[] = {18, 19};
  245. static const unsigned int can0_3_pins[] = {22, 23};
  246. static const unsigned int can0_4_pins[] = {26, 27};
  247. static const unsigned int can0_5_pins[] = {30, 31};
  248. static const unsigned int can0_6_pins[] = {34, 35};
  249. static const unsigned int can0_7_pins[] = {38, 39};
  250. static const unsigned int can0_8_pins[] = {42, 43};
  251. static const unsigned int can0_9_pins[] = {46, 47};
  252. static const unsigned int can0_10_pins[] = {50, 51};
  253. static const unsigned int can1_0_pins[] = {8, 9};
  254. static const unsigned int can1_1_pins[] = {12, 13};
  255. static const unsigned int can1_2_pins[] = {16, 17};
  256. static const unsigned int can1_3_pins[] = {20, 21};
  257. static const unsigned int can1_4_pins[] = {24, 25};
  258. static const unsigned int can1_5_pins[] = {28, 29};
  259. static const unsigned int can1_6_pins[] = {32, 33};
  260. static const unsigned int can1_7_pins[] = {36, 37};
  261. static const unsigned int can1_8_pins[] = {40, 41};
  262. static const unsigned int can1_9_pins[] = {44, 45};
  263. static const unsigned int can1_10_pins[] = {48, 49};
  264. static const unsigned int can1_11_pins[] = {52, 53};
  265. static const unsigned int uart0_0_pins[] = {10, 11};
  266. static const unsigned int uart0_1_pins[] = {14, 15};
  267. static const unsigned int uart0_2_pins[] = {18, 19};
  268. static const unsigned int uart0_3_pins[] = {22, 23};
  269. static const unsigned int uart0_4_pins[] = {26, 27};
  270. static const unsigned int uart0_5_pins[] = {30, 31};
  271. static const unsigned int uart0_6_pins[] = {34, 35};
  272. static const unsigned int uart0_7_pins[] = {38, 39};
  273. static const unsigned int uart0_8_pins[] = {42, 43};
  274. static const unsigned int uart0_9_pins[] = {46, 47};
  275. static const unsigned int uart0_10_pins[] = {50, 51};
  276. static const unsigned int uart1_0_pins[] = {8, 9};
  277. static const unsigned int uart1_1_pins[] = {12, 13};
  278. static const unsigned int uart1_2_pins[] = {16, 17};
  279. static const unsigned int uart1_3_pins[] = {20, 21};
  280. static const unsigned int uart1_4_pins[] = {24, 25};
  281. static const unsigned int uart1_5_pins[] = {28, 29};
  282. static const unsigned int uart1_6_pins[] = {32, 33};
  283. static const unsigned int uart1_7_pins[] = {36, 37};
  284. static const unsigned int uart1_8_pins[] = {40, 41};
  285. static const unsigned int uart1_9_pins[] = {44, 45};
  286. static const unsigned int uart1_10_pins[] = {48, 49};
  287. static const unsigned int uart1_11_pins[] = {52, 53};
  288. static const unsigned int i2c0_0_pins[] = {10, 11};
  289. static const unsigned int i2c0_1_pins[] = {14, 15};
  290. static const unsigned int i2c0_2_pins[] = {18, 19};
  291. static const unsigned int i2c0_3_pins[] = {22, 23};
  292. static const unsigned int i2c0_4_pins[] = {26, 27};
  293. static const unsigned int i2c0_5_pins[] = {30, 31};
  294. static const unsigned int i2c0_6_pins[] = {34, 35};
  295. static const unsigned int i2c0_7_pins[] = {38, 39};
  296. static const unsigned int i2c0_8_pins[] = {42, 43};
  297. static const unsigned int i2c0_9_pins[] = {46, 47};
  298. static const unsigned int i2c0_10_pins[] = {50, 51};
  299. static const unsigned int i2c1_0_pins[] = {12, 13};
  300. static const unsigned int i2c1_1_pins[] = {16, 17};
  301. static const unsigned int i2c1_2_pins[] = {20, 21};
  302. static const unsigned int i2c1_3_pins[] = {24, 25};
  303. static const unsigned int i2c1_4_pins[] = {28, 29};
  304. static const unsigned int i2c1_5_pins[] = {32, 33};
  305. static const unsigned int i2c1_6_pins[] = {36, 37};
  306. static const unsigned int i2c1_7_pins[] = {40, 41};
  307. static const unsigned int i2c1_8_pins[] = {44, 45};
  308. static const unsigned int i2c1_9_pins[] = {48, 49};
  309. static const unsigned int i2c1_10_pins[] = {52, 53};
  310. static const unsigned int ttc0_0_pins[] = {18, 19};
  311. static const unsigned int ttc0_1_pins[] = {30, 31};
  312. static const unsigned int ttc0_2_pins[] = {42, 43};
  313. static const unsigned int ttc1_0_pins[] = {16, 17};
  314. static const unsigned int ttc1_1_pins[] = {28, 29};
  315. static const unsigned int ttc1_2_pins[] = {40, 41};
  316. static const unsigned int swdt0_0_pins[] = {14, 15};
  317. static const unsigned int swdt0_1_pins[] = {26, 27};
  318. static const unsigned int swdt0_2_pins[] = {38, 39};
  319. static const unsigned int swdt0_3_pins[] = {50, 51};
  320. static const unsigned int swdt0_4_pins[] = {52, 53};
  321. static const unsigned int gpio0_0_pins[] = {0};
  322. static const unsigned int gpio0_1_pins[] = {1};
  323. static const unsigned int gpio0_2_pins[] = {2};
  324. static const unsigned int gpio0_3_pins[] = {3};
  325. static const unsigned int gpio0_4_pins[] = {4};
  326. static const unsigned int gpio0_5_pins[] = {5};
  327. static const unsigned int gpio0_6_pins[] = {6};
  328. static const unsigned int gpio0_7_pins[] = {7};
  329. static const unsigned int gpio0_8_pins[] = {8};
  330. static const unsigned int gpio0_9_pins[] = {9};
  331. static const unsigned int gpio0_10_pins[] = {10};
  332. static const unsigned int gpio0_11_pins[] = {11};
  333. static const unsigned int gpio0_12_pins[] = {12};
  334. static const unsigned int gpio0_13_pins[] = {13};
  335. static const unsigned int gpio0_14_pins[] = {14};
  336. static const unsigned int gpio0_15_pins[] = {15};
  337. static const unsigned int gpio0_16_pins[] = {16};
  338. static const unsigned int gpio0_17_pins[] = {17};
  339. static const unsigned int gpio0_18_pins[] = {18};
  340. static const unsigned int gpio0_19_pins[] = {19};
  341. static const unsigned int gpio0_20_pins[] = {20};
  342. static const unsigned int gpio0_21_pins[] = {21};
  343. static const unsigned int gpio0_22_pins[] = {22};
  344. static const unsigned int gpio0_23_pins[] = {23};
  345. static const unsigned int gpio0_24_pins[] = {24};
  346. static const unsigned int gpio0_25_pins[] = {25};
  347. static const unsigned int gpio0_26_pins[] = {26};
  348. static const unsigned int gpio0_27_pins[] = {27};
  349. static const unsigned int gpio0_28_pins[] = {28};
  350. static const unsigned int gpio0_29_pins[] = {29};
  351. static const unsigned int gpio0_30_pins[] = {30};
  352. static const unsigned int gpio0_31_pins[] = {31};
  353. static const unsigned int gpio0_32_pins[] = {32};
  354. static const unsigned int gpio0_33_pins[] = {33};
  355. static const unsigned int gpio0_34_pins[] = {34};
  356. static const unsigned int gpio0_35_pins[] = {35};
  357. static const unsigned int gpio0_36_pins[] = {36};
  358. static const unsigned int gpio0_37_pins[] = {37};
  359. static const unsigned int gpio0_38_pins[] = {38};
  360. static const unsigned int gpio0_39_pins[] = {39};
  361. static const unsigned int gpio0_40_pins[] = {40};
  362. static const unsigned int gpio0_41_pins[] = {41};
  363. static const unsigned int gpio0_42_pins[] = {42};
  364. static const unsigned int gpio0_43_pins[] = {43};
  365. static const unsigned int gpio0_44_pins[] = {44};
  366. static const unsigned int gpio0_45_pins[] = {45};
  367. static const unsigned int gpio0_46_pins[] = {46};
  368. static const unsigned int gpio0_47_pins[] = {47};
  369. static const unsigned int gpio0_48_pins[] = {48};
  370. static const unsigned int gpio0_49_pins[] = {49};
  371. static const unsigned int gpio0_50_pins[] = {50};
  372. static const unsigned int gpio0_51_pins[] = {51};
  373. static const unsigned int gpio0_52_pins[] = {52};
  374. static const unsigned int gpio0_53_pins[] = {53};
  375. static const unsigned int usb0_0_pins[] = {28, 29, 30, 31, 32, 33, 34, 35, 36,
  376. 37, 38, 39};
  377. static const unsigned int usb1_0_pins[] = {40, 41, 42, 43, 44, 45, 46, 47, 48,
  378. 49, 50, 51};
  379. #define DEFINE_ZYNQ_PINCTRL_GRP(nm) \
  380. { \
  381. .name = #nm "_grp", \
  382. .pins = nm ## _pins, \
  383. .npins = ARRAY_SIZE(nm ## _pins), \
  384. }
  385. static const struct zynq_pctrl_group zynq_pctrl_groups[] = {
  386. DEFINE_ZYNQ_PINCTRL_GRP(ethernet0_0),
  387. DEFINE_ZYNQ_PINCTRL_GRP(ethernet1_0),
  388. DEFINE_ZYNQ_PINCTRL_GRP(mdio0_0),
  389. DEFINE_ZYNQ_PINCTRL_GRP(mdio1_0),
  390. DEFINE_ZYNQ_PINCTRL_GRP(qspi0_0),
  391. DEFINE_ZYNQ_PINCTRL_GRP(qspi1_0),
  392. DEFINE_ZYNQ_PINCTRL_GRP(qspi_fbclk),
  393. DEFINE_ZYNQ_PINCTRL_GRP(qspi_cs1),
  394. DEFINE_ZYNQ_PINCTRL_GRP(spi0_0),
  395. DEFINE_ZYNQ_PINCTRL_GRP(spi0_0_ss0),
  396. DEFINE_ZYNQ_PINCTRL_GRP(spi0_0_ss1),
  397. DEFINE_ZYNQ_PINCTRL_GRP(spi0_0_ss2),
  398. DEFINE_ZYNQ_PINCTRL_GRP(spi0_1),
  399. DEFINE_ZYNQ_PINCTRL_GRP(spi0_1_ss0),
  400. DEFINE_ZYNQ_PINCTRL_GRP(spi0_1_ss1),
  401. DEFINE_ZYNQ_PINCTRL_GRP(spi0_1_ss2),
  402. DEFINE_ZYNQ_PINCTRL_GRP(spi0_2),
  403. DEFINE_ZYNQ_PINCTRL_GRP(spi0_2_ss0),
  404. DEFINE_ZYNQ_PINCTRL_GRP(spi0_2_ss1),
  405. DEFINE_ZYNQ_PINCTRL_GRP(spi0_2_ss2),
  406. DEFINE_ZYNQ_PINCTRL_GRP(spi1_0),
  407. DEFINE_ZYNQ_PINCTRL_GRP(spi1_0_ss0),
  408. DEFINE_ZYNQ_PINCTRL_GRP(spi1_0_ss1),
  409. DEFINE_ZYNQ_PINCTRL_GRP(spi1_0_ss2),
  410. DEFINE_ZYNQ_PINCTRL_GRP(spi1_1),
  411. DEFINE_ZYNQ_PINCTRL_GRP(spi1_1_ss0),
  412. DEFINE_ZYNQ_PINCTRL_GRP(spi1_1_ss1),
  413. DEFINE_ZYNQ_PINCTRL_GRP(spi1_1_ss2),
  414. DEFINE_ZYNQ_PINCTRL_GRP(spi1_2),
  415. DEFINE_ZYNQ_PINCTRL_GRP(spi1_2_ss0),
  416. DEFINE_ZYNQ_PINCTRL_GRP(spi1_2_ss1),
  417. DEFINE_ZYNQ_PINCTRL_GRP(spi1_2_ss2),
  418. DEFINE_ZYNQ_PINCTRL_GRP(spi1_3),
  419. DEFINE_ZYNQ_PINCTRL_GRP(spi1_3_ss0),
  420. DEFINE_ZYNQ_PINCTRL_GRP(spi1_3_ss1),
  421. DEFINE_ZYNQ_PINCTRL_GRP(spi1_3_ss2),
  422. DEFINE_ZYNQ_PINCTRL_GRP(sdio0_0),
  423. DEFINE_ZYNQ_PINCTRL_GRP(sdio0_1),
  424. DEFINE_ZYNQ_PINCTRL_GRP(sdio0_2),
  425. DEFINE_ZYNQ_PINCTRL_GRP(sdio1_0),
  426. DEFINE_ZYNQ_PINCTRL_GRP(sdio1_1),
  427. DEFINE_ZYNQ_PINCTRL_GRP(sdio1_2),
  428. DEFINE_ZYNQ_PINCTRL_GRP(sdio1_3),
  429. DEFINE_ZYNQ_PINCTRL_GRP(sdio0_emio_wp),
  430. DEFINE_ZYNQ_PINCTRL_GRP(sdio0_emio_cd),
  431. DEFINE_ZYNQ_PINCTRL_GRP(sdio1_emio_wp),
  432. DEFINE_ZYNQ_PINCTRL_GRP(sdio1_emio_cd),
  433. DEFINE_ZYNQ_PINCTRL_GRP(smc0_nor),
  434. DEFINE_ZYNQ_PINCTRL_GRP(smc0_nor_cs1),
  435. DEFINE_ZYNQ_PINCTRL_GRP(smc0_nor_addr25),
  436. DEFINE_ZYNQ_PINCTRL_GRP(smc0_nand),
  437. DEFINE_ZYNQ_PINCTRL_GRP(smc0_nand8),
  438. DEFINE_ZYNQ_PINCTRL_GRP(can0_0),
  439. DEFINE_ZYNQ_PINCTRL_GRP(can0_1),
  440. DEFINE_ZYNQ_PINCTRL_GRP(can0_2),
  441. DEFINE_ZYNQ_PINCTRL_GRP(can0_3),
  442. DEFINE_ZYNQ_PINCTRL_GRP(can0_4),
  443. DEFINE_ZYNQ_PINCTRL_GRP(can0_5),
  444. DEFINE_ZYNQ_PINCTRL_GRP(can0_6),
  445. DEFINE_ZYNQ_PINCTRL_GRP(can0_7),
  446. DEFINE_ZYNQ_PINCTRL_GRP(can0_8),
  447. DEFINE_ZYNQ_PINCTRL_GRP(can0_9),
  448. DEFINE_ZYNQ_PINCTRL_GRP(can0_10),
  449. DEFINE_ZYNQ_PINCTRL_GRP(can1_0),
  450. DEFINE_ZYNQ_PINCTRL_GRP(can1_1),
  451. DEFINE_ZYNQ_PINCTRL_GRP(can1_2),
  452. DEFINE_ZYNQ_PINCTRL_GRP(can1_3),
  453. DEFINE_ZYNQ_PINCTRL_GRP(can1_4),
  454. DEFINE_ZYNQ_PINCTRL_GRP(can1_5),
  455. DEFINE_ZYNQ_PINCTRL_GRP(can1_6),
  456. DEFINE_ZYNQ_PINCTRL_GRP(can1_7),
  457. DEFINE_ZYNQ_PINCTRL_GRP(can1_8),
  458. DEFINE_ZYNQ_PINCTRL_GRP(can1_9),
  459. DEFINE_ZYNQ_PINCTRL_GRP(can1_10),
  460. DEFINE_ZYNQ_PINCTRL_GRP(can1_11),
  461. DEFINE_ZYNQ_PINCTRL_GRP(uart0_0),
  462. DEFINE_ZYNQ_PINCTRL_GRP(uart0_1),
  463. DEFINE_ZYNQ_PINCTRL_GRP(uart0_2),
  464. DEFINE_ZYNQ_PINCTRL_GRP(uart0_3),
  465. DEFINE_ZYNQ_PINCTRL_GRP(uart0_4),
  466. DEFINE_ZYNQ_PINCTRL_GRP(uart0_5),
  467. DEFINE_ZYNQ_PINCTRL_GRP(uart0_6),
  468. DEFINE_ZYNQ_PINCTRL_GRP(uart0_7),
  469. DEFINE_ZYNQ_PINCTRL_GRP(uart0_8),
  470. DEFINE_ZYNQ_PINCTRL_GRP(uart0_9),
  471. DEFINE_ZYNQ_PINCTRL_GRP(uart0_10),
  472. DEFINE_ZYNQ_PINCTRL_GRP(uart1_0),
  473. DEFINE_ZYNQ_PINCTRL_GRP(uart1_1),
  474. DEFINE_ZYNQ_PINCTRL_GRP(uart1_2),
  475. DEFINE_ZYNQ_PINCTRL_GRP(uart1_3),
  476. DEFINE_ZYNQ_PINCTRL_GRP(uart1_4),
  477. DEFINE_ZYNQ_PINCTRL_GRP(uart1_5),
  478. DEFINE_ZYNQ_PINCTRL_GRP(uart1_6),
  479. DEFINE_ZYNQ_PINCTRL_GRP(uart1_7),
  480. DEFINE_ZYNQ_PINCTRL_GRP(uart1_8),
  481. DEFINE_ZYNQ_PINCTRL_GRP(uart1_9),
  482. DEFINE_ZYNQ_PINCTRL_GRP(uart1_10),
  483. DEFINE_ZYNQ_PINCTRL_GRP(uart1_11),
  484. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_0),
  485. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_1),
  486. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_2),
  487. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_3),
  488. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_4),
  489. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_5),
  490. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_6),
  491. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_7),
  492. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_8),
  493. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_9),
  494. DEFINE_ZYNQ_PINCTRL_GRP(i2c0_10),
  495. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_0),
  496. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_1),
  497. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_2),
  498. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_3),
  499. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_4),
  500. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_5),
  501. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_6),
  502. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_7),
  503. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_8),
  504. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_9),
  505. DEFINE_ZYNQ_PINCTRL_GRP(i2c1_10),
  506. DEFINE_ZYNQ_PINCTRL_GRP(ttc0_0),
  507. DEFINE_ZYNQ_PINCTRL_GRP(ttc0_1),
  508. DEFINE_ZYNQ_PINCTRL_GRP(ttc0_2),
  509. DEFINE_ZYNQ_PINCTRL_GRP(ttc1_0),
  510. DEFINE_ZYNQ_PINCTRL_GRP(ttc1_1),
  511. DEFINE_ZYNQ_PINCTRL_GRP(ttc1_2),
  512. DEFINE_ZYNQ_PINCTRL_GRP(swdt0_0),
  513. DEFINE_ZYNQ_PINCTRL_GRP(swdt0_1),
  514. DEFINE_ZYNQ_PINCTRL_GRP(swdt0_2),
  515. DEFINE_ZYNQ_PINCTRL_GRP(swdt0_3),
  516. DEFINE_ZYNQ_PINCTRL_GRP(swdt0_4),
  517. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_0),
  518. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_1),
  519. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_2),
  520. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_3),
  521. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_4),
  522. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_5),
  523. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_6),
  524. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_7),
  525. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_8),
  526. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_9),
  527. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_10),
  528. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_11),
  529. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_12),
  530. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_13),
  531. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_14),
  532. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_15),
  533. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_16),
  534. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_17),
  535. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_18),
  536. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_19),
  537. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_20),
  538. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_21),
  539. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_22),
  540. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_23),
  541. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_24),
  542. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_25),
  543. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_26),
  544. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_27),
  545. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_28),
  546. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_29),
  547. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_30),
  548. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_31),
  549. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_32),
  550. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_33),
  551. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_34),
  552. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_35),
  553. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_36),
  554. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_37),
  555. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_38),
  556. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_39),
  557. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_40),
  558. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_41),
  559. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_42),
  560. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_43),
  561. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_44),
  562. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_45),
  563. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_46),
  564. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_47),
  565. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_48),
  566. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_49),
  567. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_50),
  568. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_51),
  569. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_52),
  570. DEFINE_ZYNQ_PINCTRL_GRP(gpio0_53),
  571. DEFINE_ZYNQ_PINCTRL_GRP(usb0_0),
  572. DEFINE_ZYNQ_PINCTRL_GRP(usb1_0),
  573. };
  574. /* function groups */
  575. static const char * const ethernet0_groups[] = {"ethernet0_0_grp"};
  576. static const char * const ethernet1_groups[] = {"ethernet1_0_grp"};
  577. static const char * const usb0_groups[] = {"usb0_0_grp"};
  578. static const char * const usb1_groups[] = {"usb1_0_grp"};
  579. static const char * const mdio0_groups[] = {"mdio0_0_grp"};
  580. static const char * const mdio1_groups[] = {"mdio1_0_grp"};
  581. static const char * const qspi0_groups[] = {"qspi0_0_grp"};
  582. static const char * const qspi1_groups[] = {"qspi1_0_grp"};
  583. static const char * const qspi_fbclk_groups[] = {"qspi_fbclk_grp"};
  584. static const char * const qspi_cs1_groups[] = {"qspi_cs1_grp"};
  585. static const char * const spi0_groups[] = {"spi0_0_grp", "spi0_1_grp",
  586. "spi0_2_grp"};
  587. static const char * const spi1_groups[] = {"spi1_0_grp", "spi1_1_grp",
  588. "spi1_2_grp", "spi1_3_grp"};
  589. static const char * const spi0_ss_groups[] = {"spi0_0_ss0_grp",
  590. "spi0_0_ss1_grp", "spi0_0_ss2_grp", "spi0_1_ss0_grp",
  591. "spi0_1_ss1_grp", "spi0_1_ss2_grp", "spi0_2_ss0_grp",
  592. "spi0_2_ss1_grp", "spi0_2_ss2_grp"};
  593. static const char * const spi1_ss_groups[] = {"spi1_0_ss0_grp",
  594. "spi1_0_ss1_grp", "spi1_0_ss2_grp", "spi1_1_ss0_grp",
  595. "spi1_1_ss1_grp", "spi1_1_ss2_grp", "spi1_2_ss0_grp",
  596. "spi1_2_ss1_grp", "spi1_2_ss2_grp", "spi1_3_ss0_grp",
  597. "spi1_3_ss1_grp", "spi1_3_ss2_grp"};
  598. static const char * const sdio0_groups[] = {"sdio0_0_grp", "sdio0_1_grp",
  599. "sdio0_2_grp"};
  600. static const char * const sdio1_groups[] = {"sdio1_0_grp", "sdio1_1_grp",
  601. "sdio1_2_grp", "sdio1_3_grp"};
  602. static const char * const sdio0_pc_groups[] = {"gpio0_0_grp",
  603. "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
  604. "gpio0_8_grp", "gpio0_10_grp", "gpio0_12_grp",
  605. "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
  606. "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
  607. "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
  608. "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
  609. "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
  610. "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
  611. "gpio0_50_grp", "gpio0_52_grp"};
  612. static const char * const sdio1_pc_groups[] = {"gpio0_1_grp",
  613. "gpio0_3_grp", "gpio0_5_grp", "gpio0_7_grp",
  614. "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
  615. "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
  616. "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
  617. "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
  618. "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
  619. "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
  620. "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
  621. "gpio0_51_grp", "gpio0_53_grp"};
  622. static const char * const sdio0_cd_groups[] = {"gpio0_0_grp",
  623. "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
  624. "gpio0_10_grp", "gpio0_12_grp",
  625. "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
  626. "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
  627. "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
  628. "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
  629. "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
  630. "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
  631. "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
  632. "gpio0_3_grp", "gpio0_5_grp",
  633. "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
  634. "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
  635. "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
  636. "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
  637. "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
  638. "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
  639. "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
  640. "gpio0_51_grp", "gpio0_53_grp", "sdio0_emio_cd_grp"};
  641. static const char * const sdio0_wp_groups[] = {"gpio0_0_grp",
  642. "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
  643. "gpio0_10_grp", "gpio0_12_grp",
  644. "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
  645. "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
  646. "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
  647. "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
  648. "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
  649. "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
  650. "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
  651. "gpio0_3_grp", "gpio0_5_grp",
  652. "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
  653. "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
  654. "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
  655. "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
  656. "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
  657. "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
  658. "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
  659. "gpio0_51_grp", "gpio0_53_grp", "sdio0_emio_wp_grp"};
  660. static const char * const sdio1_cd_groups[] = {"gpio0_0_grp",
  661. "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
  662. "gpio0_10_grp", "gpio0_12_grp",
  663. "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
  664. "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
  665. "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
  666. "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
  667. "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
  668. "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
  669. "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
  670. "gpio0_3_grp", "gpio0_5_grp",
  671. "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
  672. "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
  673. "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
  674. "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
  675. "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
  676. "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
  677. "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
  678. "gpio0_51_grp", "gpio0_53_grp", "sdio1_emio_cd_grp"};
  679. static const char * const sdio1_wp_groups[] = {"gpio0_0_grp",
  680. "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
  681. "gpio0_10_grp", "gpio0_12_grp",
  682. "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
  683. "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
  684. "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
  685. "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
  686. "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
  687. "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
  688. "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
  689. "gpio0_3_grp", "gpio0_5_grp",
  690. "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
  691. "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
  692. "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
  693. "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
  694. "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
  695. "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
  696. "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
  697. "gpio0_51_grp", "gpio0_53_grp", "sdio1_emio_wp_grp"};
  698. static const char * const smc0_nor_groups[] = {"smc0_nor_grp"};
  699. static const char * const smc0_nor_cs1_groups[] = {"smc0_nor_cs1_grp"};
  700. static const char * const smc0_nor_addr25_groups[] = {"smc0_nor_addr25_grp"};
  701. static const char * const smc0_nand_groups[] = {"smc0_nand_grp",
  702. "smc0_nand8_grp"};
  703. static const char * const can0_groups[] = {"can0_0_grp", "can0_1_grp",
  704. "can0_2_grp", "can0_3_grp", "can0_4_grp", "can0_5_grp",
  705. "can0_6_grp", "can0_7_grp", "can0_8_grp", "can0_9_grp",
  706. "can0_10_grp"};
  707. static const char * const can1_groups[] = {"can1_0_grp", "can1_1_grp",
  708. "can1_2_grp", "can1_3_grp", "can1_4_grp", "can1_5_grp",
  709. "can1_6_grp", "can1_7_grp", "can1_8_grp", "can1_9_grp",
  710. "can1_10_grp", "can1_11_grp"};
  711. static const char * const uart0_groups[] = {"uart0_0_grp", "uart0_1_grp",
  712. "uart0_2_grp", "uart0_3_grp", "uart0_4_grp", "uart0_5_grp",
  713. "uart0_6_grp", "uart0_7_grp", "uart0_8_grp", "uart0_9_grp",
  714. "uart0_10_grp"};
  715. static const char * const uart1_groups[] = {"uart1_0_grp", "uart1_1_grp",
  716. "uart1_2_grp", "uart1_3_grp", "uart1_4_grp", "uart1_5_grp",
  717. "uart1_6_grp", "uart1_7_grp", "uart1_8_grp", "uart1_9_grp",
  718. "uart1_10_grp", "uart1_11_grp"};
  719. static const char * const i2c0_groups[] = {"i2c0_0_grp", "i2c0_1_grp",
  720. "i2c0_2_grp", "i2c0_3_grp", "i2c0_4_grp", "i2c0_5_grp",
  721. "i2c0_6_grp", "i2c0_7_grp", "i2c0_8_grp", "i2c0_9_grp",
  722. "i2c0_10_grp"};
  723. static const char * const i2c1_groups[] = {"i2c1_0_grp", "i2c1_1_grp",
  724. "i2c1_2_grp", "i2c1_3_grp", "i2c1_4_grp", "i2c1_5_grp",
  725. "i2c1_6_grp", "i2c1_7_grp", "i2c1_8_grp", "i2c1_9_grp",
  726. "i2c1_10_grp"};
  727. static const char * const ttc0_groups[] = {"ttc0_0_grp", "ttc0_1_grp",
  728. "ttc0_2_grp"};
  729. static const char * const ttc1_groups[] = {"ttc1_0_grp", "ttc1_1_grp",
  730. "ttc1_2_grp"};
  731. static const char * const swdt0_groups[] = {"swdt0_0_grp", "swdt0_1_grp",
  732. "swdt0_2_grp", "swdt0_3_grp", "swdt0_4_grp"};
  733. static const char * const gpio0_groups[] = {"gpio0_0_grp",
  734. "gpio0_2_grp", "gpio0_4_grp", "gpio0_6_grp",
  735. "gpio0_8_grp", "gpio0_10_grp", "gpio0_12_grp",
  736. "gpio0_14_grp", "gpio0_16_grp", "gpio0_18_grp",
  737. "gpio0_20_grp", "gpio0_22_grp", "gpio0_24_grp",
  738. "gpio0_26_grp", "gpio0_28_grp", "gpio0_30_grp",
  739. "gpio0_32_grp", "gpio0_34_grp", "gpio0_36_grp",
  740. "gpio0_38_grp", "gpio0_40_grp", "gpio0_42_grp",
  741. "gpio0_44_grp", "gpio0_46_grp", "gpio0_48_grp",
  742. "gpio0_50_grp", "gpio0_52_grp", "gpio0_1_grp",
  743. "gpio0_3_grp", "gpio0_5_grp", "gpio0_7_grp",
  744. "gpio0_9_grp", "gpio0_11_grp", "gpio0_13_grp",
  745. "gpio0_15_grp", "gpio0_17_grp", "gpio0_19_grp",
  746. "gpio0_21_grp", "gpio0_23_grp", "gpio0_25_grp",
  747. "gpio0_27_grp", "gpio0_29_grp", "gpio0_31_grp",
  748. "gpio0_33_grp", "gpio0_35_grp", "gpio0_37_grp",
  749. "gpio0_39_grp", "gpio0_41_grp", "gpio0_43_grp",
  750. "gpio0_45_grp", "gpio0_47_grp", "gpio0_49_grp",
  751. "gpio0_51_grp", "gpio0_53_grp"};
  752. #define DEFINE_ZYNQ_PINMUX_FUNCTION(fname, mval) \
  753. [ZYNQ_PMUX_##fname] = { \
  754. .name = #fname, \
  755. .groups = fname##_groups, \
  756. .ngroups = ARRAY_SIZE(fname##_groups), \
  757. .mux_val = mval, \
  758. }
  759. #define DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(fname, mval, offset, mask, shift)\
  760. [ZYNQ_PMUX_##fname] = { \
  761. .name = #fname, \
  762. .groups = fname##_groups, \
  763. .ngroups = ARRAY_SIZE(fname##_groups), \
  764. .mux_val = mval, \
  765. .mux = offset, \
  766. .mux_mask = mask, \
  767. .mux_shift = shift, \
  768. }
  769. #define ZYNQ_SDIO_WP_SHIFT 0
  770. #define ZYNQ_SDIO_WP_MASK (0x3f << ZYNQ_SDIO_WP_SHIFT)
  771. #define ZYNQ_SDIO_CD_SHIFT 16
  772. #define ZYNQ_SDIO_CD_MASK (0x3f << ZYNQ_SDIO_CD_SHIFT)
  773. static const struct zynq_pinmux_function zynq_pmux_functions[] = {
  774. DEFINE_ZYNQ_PINMUX_FUNCTION(ethernet0, 1),
  775. DEFINE_ZYNQ_PINMUX_FUNCTION(ethernet1, 1),
  776. DEFINE_ZYNQ_PINMUX_FUNCTION(usb0, 2),
  777. DEFINE_ZYNQ_PINMUX_FUNCTION(usb1, 2),
  778. DEFINE_ZYNQ_PINMUX_FUNCTION(mdio0, 0x40),
  779. DEFINE_ZYNQ_PINMUX_FUNCTION(mdio1, 0x50),
  780. DEFINE_ZYNQ_PINMUX_FUNCTION(qspi0, 1),
  781. DEFINE_ZYNQ_PINMUX_FUNCTION(qspi1, 1),
  782. DEFINE_ZYNQ_PINMUX_FUNCTION(qspi_fbclk, 1),
  783. DEFINE_ZYNQ_PINMUX_FUNCTION(qspi_cs1, 1),
  784. DEFINE_ZYNQ_PINMUX_FUNCTION(spi0, 0x50),
  785. DEFINE_ZYNQ_PINMUX_FUNCTION(spi1, 0x50),
  786. DEFINE_ZYNQ_PINMUX_FUNCTION(spi0_ss, 0x50),
  787. DEFINE_ZYNQ_PINMUX_FUNCTION(spi1_ss, 0x50),
  788. DEFINE_ZYNQ_PINMUX_FUNCTION(sdio0, 0x40),
  789. DEFINE_ZYNQ_PINMUX_FUNCTION(sdio0_pc, 0xc),
  790. DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(sdio0_wp, 0, 0x130, ZYNQ_SDIO_WP_MASK,
  791. ZYNQ_SDIO_WP_SHIFT),
  792. DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(sdio0_cd, 0, 0x130, ZYNQ_SDIO_CD_MASK,
  793. ZYNQ_SDIO_CD_SHIFT),
  794. DEFINE_ZYNQ_PINMUX_FUNCTION(sdio1, 0x40),
  795. DEFINE_ZYNQ_PINMUX_FUNCTION(sdio1_pc, 0xc),
  796. DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(sdio1_wp, 0, 0x134, ZYNQ_SDIO_WP_MASK,
  797. ZYNQ_SDIO_WP_SHIFT),
  798. DEFINE_ZYNQ_PINMUX_FUNCTION_MUX(sdio1_cd, 0, 0x134, ZYNQ_SDIO_CD_MASK,
  799. ZYNQ_SDIO_CD_SHIFT),
  800. DEFINE_ZYNQ_PINMUX_FUNCTION(smc0_nor, 4),
  801. DEFINE_ZYNQ_PINMUX_FUNCTION(smc0_nor_cs1, 8),
  802. DEFINE_ZYNQ_PINMUX_FUNCTION(smc0_nor_addr25, 4),
  803. DEFINE_ZYNQ_PINMUX_FUNCTION(smc0_nand, 8),
  804. DEFINE_ZYNQ_PINMUX_FUNCTION(can0, 0x10),
  805. DEFINE_ZYNQ_PINMUX_FUNCTION(can1, 0x10),
  806. DEFINE_ZYNQ_PINMUX_FUNCTION(uart0, 0x70),
  807. DEFINE_ZYNQ_PINMUX_FUNCTION(uart1, 0x70),
  808. DEFINE_ZYNQ_PINMUX_FUNCTION(i2c0, 0x20),
  809. DEFINE_ZYNQ_PINMUX_FUNCTION(i2c1, 0x20),
  810. DEFINE_ZYNQ_PINMUX_FUNCTION(ttc0, 0x60),
  811. DEFINE_ZYNQ_PINMUX_FUNCTION(ttc1, 0x60),
  812. DEFINE_ZYNQ_PINMUX_FUNCTION(swdt0, 0x30),
  813. DEFINE_ZYNQ_PINMUX_FUNCTION(gpio0, 0),
  814. };
  815. /* pinctrl */
  816. static int zynq_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
  817. {
  818. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  819. return pctrl->ngroups;
  820. }
  821. static const char *zynq_pctrl_get_group_name(struct pinctrl_dev *pctldev,
  822. unsigned int selector)
  823. {
  824. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  825. return pctrl->groups[selector].name;
  826. }
  827. static int zynq_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
  828. unsigned int selector,
  829. const unsigned int **pins,
  830. unsigned int *num_pins)
  831. {
  832. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  833. *pins = pctrl->groups[selector].pins;
  834. *num_pins = pctrl->groups[selector].npins;
  835. return 0;
  836. }
  837. static const struct pinctrl_ops zynq_pctrl_ops = {
  838. .get_groups_count = zynq_pctrl_get_groups_count,
  839. .get_group_name = zynq_pctrl_get_group_name,
  840. .get_group_pins = zynq_pctrl_get_group_pins,
  841. .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
  842. .dt_free_map = pinctrl_utils_free_map,
  843. };
  844. /* pinmux */
  845. static int zynq_pmux_get_functions_count(struct pinctrl_dev *pctldev)
  846. {
  847. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  848. return pctrl->nfuncs;
  849. }
  850. static const char *zynq_pmux_get_function_name(struct pinctrl_dev *pctldev,
  851. unsigned int selector)
  852. {
  853. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  854. return pctrl->funcs[selector].name;
  855. }
  856. static int zynq_pmux_get_function_groups(struct pinctrl_dev *pctldev,
  857. unsigned int selector,
  858. const char * const **groups,
  859. unsigned * const num_groups)
  860. {
  861. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  862. *groups = pctrl->funcs[selector].groups;
  863. *num_groups = pctrl->funcs[selector].ngroups;
  864. return 0;
  865. }
  866. static int zynq_pinmux_set_mux(struct pinctrl_dev *pctldev,
  867. unsigned int function,
  868. unsigned int group)
  869. {
  870. int i, ret;
  871. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  872. const struct zynq_pctrl_group *pgrp = &pctrl->groups[group];
  873. const struct zynq_pinmux_function *func = &pctrl->funcs[function];
  874. /*
  875. * SD WP & CD are special. They have dedicated registers
  876. * to mux them in
  877. */
  878. if (function == ZYNQ_PMUX_sdio0_cd || function == ZYNQ_PMUX_sdio0_wp ||
  879. function == ZYNQ_PMUX_sdio1_cd ||
  880. function == ZYNQ_PMUX_sdio1_wp) {
  881. u32 reg;
  882. ret = regmap_read(pctrl->syscon,
  883. pctrl->pctrl_offset + func->mux, &reg);
  884. if (ret)
  885. return ret;
  886. reg &= ~func->mux_mask;
  887. reg |= pgrp->pins[0] << func->mux_shift;
  888. ret = regmap_write(pctrl->syscon,
  889. pctrl->pctrl_offset + func->mux, reg);
  890. if (ret)
  891. return ret;
  892. } else {
  893. for (i = 0; i < pgrp->npins; i++) {
  894. unsigned int pin = pgrp->pins[i];
  895. u32 reg, addr = pctrl->pctrl_offset + (4 * pin);
  896. ret = regmap_read(pctrl->syscon, addr, &reg);
  897. if (ret)
  898. return ret;
  899. reg &= ~ZYNQ_PINMUX_MUX_MASK;
  900. reg |= func->mux_val << ZYNQ_PINMUX_MUX_SHIFT;
  901. ret = regmap_write(pctrl->syscon, addr, reg);
  902. if (ret)
  903. return ret;
  904. }
  905. }
  906. return 0;
  907. }
  908. static const struct pinmux_ops zynq_pinmux_ops = {
  909. .get_functions_count = zynq_pmux_get_functions_count,
  910. .get_function_name = zynq_pmux_get_function_name,
  911. .get_function_groups = zynq_pmux_get_function_groups,
  912. .set_mux = zynq_pinmux_set_mux,
  913. };
  914. /* pinconfig */
  915. #define ZYNQ_PINCONF_TRISTATE BIT(0)
  916. #define ZYNQ_PINCONF_SPEED BIT(8)
  917. #define ZYNQ_PINCONF_PULLUP BIT(12)
  918. #define ZYNQ_PINCONF_DISABLE_RECVR BIT(13)
  919. #define ZYNQ_PINCONF_IOTYPE_SHIFT 9
  920. #define ZYNQ_PINCONF_IOTYPE_MASK (7 << ZYNQ_PINCONF_IOTYPE_SHIFT)
  921. enum zynq_io_standards {
  922. zynq_iostd_min,
  923. zynq_iostd_lvcmos18,
  924. zynq_iostd_lvcmos25,
  925. zynq_iostd_lvcmos33,
  926. zynq_iostd_hstl,
  927. zynq_iostd_max
  928. };
  929. /*
  930. * PIN_CONFIG_IOSTANDARD: if the pin can select an IO standard, the argument to
  931. * this parameter (on a custom format) tells the driver which alternative
  932. * IO standard to use.
  933. */
  934. #define PIN_CONFIG_IOSTANDARD (PIN_CONFIG_END + 1)
  935. static const struct pinconf_generic_params zynq_dt_params[] = {
  936. {"io-standard", PIN_CONFIG_IOSTANDARD, zynq_iostd_lvcmos18},
  937. };
  938. #ifdef CONFIG_DEBUG_FS
  939. static const struct pin_config_item zynq_conf_items[ARRAY_SIZE(zynq_dt_params)]
  940. = { PCONFDUMP(PIN_CONFIG_IOSTANDARD, "IO-standard", NULL, true),
  941. };
  942. #endif
  943. static unsigned int zynq_pinconf_iostd_get(u32 reg)
  944. {
  945. return (reg & ZYNQ_PINCONF_IOTYPE_MASK) >> ZYNQ_PINCONF_IOTYPE_SHIFT;
  946. }
  947. static int zynq_pinconf_cfg_get(struct pinctrl_dev *pctldev,
  948. unsigned int pin,
  949. unsigned long *config)
  950. {
  951. u32 reg;
  952. int ret;
  953. unsigned int arg = 0;
  954. unsigned int param = pinconf_to_config_param(*config);
  955. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  956. if (pin >= ZYNQ_NUM_MIOS)
  957. return -ENOTSUPP;
  958. ret = regmap_read(pctrl->syscon, pctrl->pctrl_offset + (4 * pin), &reg);
  959. if (ret)
  960. return -EIO;
  961. switch (param) {
  962. case PIN_CONFIG_BIAS_PULL_UP:
  963. if (!(reg & ZYNQ_PINCONF_PULLUP))
  964. return -EINVAL;
  965. arg = 1;
  966. break;
  967. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  968. if (!(reg & ZYNQ_PINCONF_TRISTATE))
  969. return -EINVAL;
  970. arg = 1;
  971. break;
  972. case PIN_CONFIG_BIAS_DISABLE:
  973. if (reg & ZYNQ_PINCONF_PULLUP || reg & ZYNQ_PINCONF_TRISTATE)
  974. return -EINVAL;
  975. break;
  976. case PIN_CONFIG_SLEW_RATE:
  977. arg = !!(reg & ZYNQ_PINCONF_SPEED);
  978. break;
  979. case PIN_CONFIG_LOW_POWER_MODE:
  980. {
  981. enum zynq_io_standards iostd = zynq_pinconf_iostd_get(reg);
  982. if (iostd != zynq_iostd_hstl)
  983. return -EINVAL;
  984. if (!(reg & ZYNQ_PINCONF_DISABLE_RECVR))
  985. return -EINVAL;
  986. arg = !!(reg & ZYNQ_PINCONF_DISABLE_RECVR);
  987. break;
  988. }
  989. case PIN_CONFIG_IOSTANDARD:
  990. arg = zynq_pinconf_iostd_get(reg);
  991. break;
  992. default:
  993. return -ENOTSUPP;
  994. }
  995. *config = pinconf_to_config_packed(param, arg);
  996. return 0;
  997. }
  998. static int zynq_pinconf_cfg_set(struct pinctrl_dev *pctldev,
  999. unsigned int pin,
  1000. unsigned long *configs,
  1001. unsigned int num_configs)
  1002. {
  1003. int i, ret;
  1004. u32 reg;
  1005. u32 pullup = 0;
  1006. u32 tristate = 0;
  1007. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  1008. if (pin >= ZYNQ_NUM_MIOS)
  1009. return -ENOTSUPP;
  1010. ret = regmap_read(pctrl->syscon, pctrl->pctrl_offset + (4 * pin), &reg);
  1011. if (ret)
  1012. return -EIO;
  1013. for (i = 0; i < num_configs; i++) {
  1014. unsigned int param = pinconf_to_config_param(configs[i]);
  1015. unsigned int arg = pinconf_to_config_argument(configs[i]);
  1016. switch (param) {
  1017. case PIN_CONFIG_BIAS_PULL_UP:
  1018. pullup = ZYNQ_PINCONF_PULLUP;
  1019. break;
  1020. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  1021. tristate = ZYNQ_PINCONF_TRISTATE;
  1022. break;
  1023. case PIN_CONFIG_BIAS_DISABLE:
  1024. reg &= ~(ZYNQ_PINCONF_PULLUP | ZYNQ_PINCONF_TRISTATE);
  1025. break;
  1026. case PIN_CONFIG_SLEW_RATE:
  1027. if (arg)
  1028. reg |= ZYNQ_PINCONF_SPEED;
  1029. else
  1030. reg &= ~ZYNQ_PINCONF_SPEED;
  1031. break;
  1032. case PIN_CONFIG_IOSTANDARD:
  1033. if (arg <= zynq_iostd_min || arg >= zynq_iostd_max) {
  1034. dev_warn(pctldev->dev,
  1035. "unsupported IO standard '%u'\n",
  1036. param);
  1037. break;
  1038. }
  1039. reg &= ~ZYNQ_PINCONF_IOTYPE_MASK;
  1040. reg |= arg << ZYNQ_PINCONF_IOTYPE_SHIFT;
  1041. break;
  1042. case PIN_CONFIG_LOW_POWER_MODE:
  1043. if (arg)
  1044. reg |= ZYNQ_PINCONF_DISABLE_RECVR;
  1045. else
  1046. reg &= ~ZYNQ_PINCONF_DISABLE_RECVR;
  1047. break;
  1048. default:
  1049. dev_warn(pctldev->dev,
  1050. "unsupported configuration parameter '%u'\n",
  1051. param);
  1052. continue;
  1053. }
  1054. }
  1055. if (tristate || pullup) {
  1056. reg &= ~(ZYNQ_PINCONF_PULLUP | ZYNQ_PINCONF_TRISTATE);
  1057. reg |= tristate | pullup;
  1058. }
  1059. ret = regmap_write(pctrl->syscon, pctrl->pctrl_offset + (4 * pin), reg);
  1060. if (ret)
  1061. return -EIO;
  1062. return 0;
  1063. }
  1064. static int zynq_pinconf_group_set(struct pinctrl_dev *pctldev,
  1065. unsigned int selector,
  1066. unsigned long *configs,
  1067. unsigned int num_configs)
  1068. {
  1069. int i, ret;
  1070. struct zynq_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
  1071. const struct zynq_pctrl_group *pgrp = &pctrl->groups[selector];
  1072. for (i = 0; i < pgrp->npins; i++) {
  1073. ret = zynq_pinconf_cfg_set(pctldev, pgrp->pins[i], configs,
  1074. num_configs);
  1075. if (ret)
  1076. return ret;
  1077. }
  1078. return 0;
  1079. }
  1080. static const struct pinconf_ops zynq_pinconf_ops = {
  1081. .is_generic = true,
  1082. .pin_config_get = zynq_pinconf_cfg_get,
  1083. .pin_config_set = zynq_pinconf_cfg_set,
  1084. .pin_config_group_set = zynq_pinconf_group_set,
  1085. };
  1086. static struct pinctrl_desc zynq_desc = {
  1087. .name = "zynq_pinctrl",
  1088. .pins = zynq_pins,
  1089. .npins = ARRAY_SIZE(zynq_pins),
  1090. .pctlops = &zynq_pctrl_ops,
  1091. .pmxops = &zynq_pinmux_ops,
  1092. .confops = &zynq_pinconf_ops,
  1093. .num_custom_params = ARRAY_SIZE(zynq_dt_params),
  1094. .custom_params = zynq_dt_params,
  1095. #ifdef CONFIG_DEBUG_FS
  1096. .custom_conf_items = zynq_conf_items,
  1097. #endif
  1098. .owner = THIS_MODULE,
  1099. };
  1100. static int zynq_pinctrl_probe(struct platform_device *pdev)
  1101. {
  1102. struct resource *res;
  1103. struct zynq_pinctrl *pctrl;
  1104. pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
  1105. if (!pctrl)
  1106. return -ENOMEM;
  1107. pctrl->syscon = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  1108. "syscon");
  1109. if (IS_ERR(pctrl->syscon)) {
  1110. dev_err(&pdev->dev, "unable to get syscon\n");
  1111. return PTR_ERR(pctrl->syscon);
  1112. }
  1113. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1114. if (!res) {
  1115. dev_err(&pdev->dev, "missing IO resource\n");
  1116. return -ENODEV;
  1117. }
  1118. pctrl->pctrl_offset = res->start;
  1119. pctrl->groups = zynq_pctrl_groups;
  1120. pctrl->ngroups = ARRAY_SIZE(zynq_pctrl_groups);
  1121. pctrl->funcs = zynq_pmux_functions;
  1122. pctrl->nfuncs = ARRAY_SIZE(zynq_pmux_functions);
  1123. pctrl->pctrl = devm_pinctrl_register(&pdev->dev, &zynq_desc, pctrl);
  1124. if (IS_ERR(pctrl->pctrl))
  1125. return PTR_ERR(pctrl->pctrl);
  1126. platform_set_drvdata(pdev, pctrl);
  1127. dev_info(&pdev->dev, "zynq pinctrl initialized\n");
  1128. return 0;
  1129. }
  1130. static const struct of_device_id zynq_pinctrl_of_match[] = {
  1131. { .compatible = "xlnx,pinctrl-zynq" },
  1132. { }
  1133. };
  1134. static struct platform_driver zynq_pinctrl_driver = {
  1135. .driver = {
  1136. .name = "zynq-pinctrl",
  1137. .of_match_table = zynq_pinctrl_of_match,
  1138. },
  1139. .probe = zynq_pinctrl_probe,
  1140. };
  1141. static int __init zynq_pinctrl_init(void)
  1142. {
  1143. return platform_driver_register(&zynq_pinctrl_driver);
  1144. }
  1145. arch_initcall(zynq_pinctrl_init);