phy-meson8b-usb2.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * Meson8, Meson8b and GXBB USB2 PHY driver
  3. *
  4. * Copyright (C) 2016 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * You should have received a copy of the GNU General Public License
  11. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/module.h>
  17. #include <linux/of_device.h>
  18. #include <linux/reset.h>
  19. #include <linux/phy/phy.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/usb/of.h>
  22. #define REG_CONFIG 0x00
  23. #define REG_CONFIG_CLK_EN BIT(0)
  24. #define REG_CONFIG_CLK_SEL_MASK GENMASK(3, 1)
  25. #define REG_CONFIG_CLK_DIV_MASK GENMASK(10, 4)
  26. #define REG_CONFIG_CLK_32k_ALTSEL BIT(15)
  27. #define REG_CONFIG_TEST_TRIG BIT(31)
  28. #define REG_CTRL 0x04
  29. #define REG_CTRL_SOFT_PRST BIT(0)
  30. #define REG_CTRL_SOFT_HRESET BIT(1)
  31. #define REG_CTRL_SS_SCALEDOWN_MODE_MASK GENMASK(3, 2)
  32. #define REG_CTRL_CLK_DET_RST BIT(4)
  33. #define REG_CTRL_INTR_SEL BIT(5)
  34. #define REG_CTRL_CLK_DETECTED BIT(8)
  35. #define REG_CTRL_SOF_SENT_RCVD_TGL BIT(9)
  36. #define REG_CTRL_SOF_TOGGLE_OUT BIT(10)
  37. #define REG_CTRL_POWER_ON_RESET BIT(15)
  38. #define REG_CTRL_SLEEPM BIT(16)
  39. #define REG_CTRL_TX_BITSTUFF_ENN_H BIT(17)
  40. #define REG_CTRL_TX_BITSTUFF_ENN BIT(18)
  41. #define REG_CTRL_COMMON_ON BIT(19)
  42. #define REG_CTRL_REF_CLK_SEL_MASK GENMASK(21, 20)
  43. #define REG_CTRL_REF_CLK_SEL_SHIFT 20
  44. #define REG_CTRL_FSEL_MASK GENMASK(24, 22)
  45. #define REG_CTRL_FSEL_SHIFT 22
  46. #define REG_CTRL_PORT_RESET BIT(25)
  47. #define REG_CTRL_THREAD_ID_MASK GENMASK(31, 26)
  48. #define REG_ENDP_INTR 0x08
  49. /* bits [31:26], [24:21] and [15:3] seem to be read-only */
  50. #define REG_ADP_BC 0x0c
  51. #define REG_ADP_BC_VBUS_VLD_EXT_SEL BIT(0)
  52. #define REG_ADP_BC_VBUS_VLD_EXT BIT(1)
  53. #define REG_ADP_BC_OTG_DISABLE BIT(2)
  54. #define REG_ADP_BC_ID_PULLUP BIT(3)
  55. #define REG_ADP_BC_DRV_VBUS BIT(4)
  56. #define REG_ADP_BC_ADP_PRB_EN BIT(5)
  57. #define REG_ADP_BC_ADP_DISCHARGE BIT(6)
  58. #define REG_ADP_BC_ADP_CHARGE BIT(7)
  59. #define REG_ADP_BC_SESS_END BIT(8)
  60. #define REG_ADP_BC_DEVICE_SESS_VLD BIT(9)
  61. #define REG_ADP_BC_B_VALID BIT(10)
  62. #define REG_ADP_BC_A_VALID BIT(11)
  63. #define REG_ADP_BC_ID_DIG BIT(12)
  64. #define REG_ADP_BC_VBUS_VALID BIT(13)
  65. #define REG_ADP_BC_ADP_PROBE BIT(14)
  66. #define REG_ADP_BC_ADP_SENSE BIT(15)
  67. #define REG_ADP_BC_ACA_ENABLE BIT(16)
  68. #define REG_ADP_BC_DCD_ENABLE BIT(17)
  69. #define REG_ADP_BC_VDAT_DET_EN_B BIT(18)
  70. #define REG_ADP_BC_VDAT_SRC_EN_B BIT(19)
  71. #define REG_ADP_BC_CHARGE_SEL BIT(20)
  72. #define REG_ADP_BC_CHARGE_DETECT BIT(21)
  73. #define REG_ADP_BC_ACA_PIN_RANGE_C BIT(22)
  74. #define REG_ADP_BC_ACA_PIN_RANGE_B BIT(23)
  75. #define REG_ADP_BC_ACA_PIN_RANGE_A BIT(24)
  76. #define REG_ADP_BC_ACA_PIN_GND BIT(25)
  77. #define REG_ADP_BC_ACA_PIN_FLOAT BIT(26)
  78. #define REG_DBG_UART 0x10
  79. #define REG_TEST 0x14
  80. #define REG_TEST_DATA_IN_MASK GENMASK(3, 0)
  81. #define REG_TEST_EN_MASK GENMASK(7, 4)
  82. #define REG_TEST_ADDR_MASK GENMASK(11, 8)
  83. #define REG_TEST_DATA_OUT_SEL BIT(12)
  84. #define REG_TEST_CLK BIT(13)
  85. #define REG_TEST_VA_TEST_EN_B_MASK GENMASK(15, 14)
  86. #define REG_TEST_DATA_OUT_MASK GENMASK(19, 16)
  87. #define REG_TEST_DISABLE_ID_PULLUP BIT(20)
  88. #define REG_TUNE 0x18
  89. #define REG_TUNE_TX_RES_TUNE_MASK GENMASK(1, 0)
  90. #define REG_TUNE_TX_HSXV_TUNE_MASK GENMASK(3, 2)
  91. #define REG_TUNE_TX_VREF_TUNE_MASK GENMASK(7, 4)
  92. #define REG_TUNE_TX_RISE_TUNE_MASK GENMASK(9, 8)
  93. #define REG_TUNE_TX_PREEMP_PULSE_TUNE BIT(10)
  94. #define REG_TUNE_TX_PREEMP_AMP_TUNE_MASK GENMASK(12, 11)
  95. #define REG_TUNE_TX_FSLS_TUNE_MASK GENMASK(16, 13)
  96. #define REG_TUNE_SQRX_TUNE_MASK GENMASK(19, 17)
  97. #define REG_TUNE_OTG_TUNE GENMASK(22, 20)
  98. #define REG_TUNE_COMP_DIS_TUNE GENMASK(25, 23)
  99. #define REG_TUNE_HOST_DM_PULLDOWN BIT(26)
  100. #define REG_TUNE_HOST_DP_PULLDOWN BIT(27)
  101. #define RESET_COMPLETE_TIME 500
  102. #define ACA_ENABLE_COMPLETE_TIME 50
  103. struct phy_meson8b_usb2_priv {
  104. void __iomem *regs;
  105. enum usb_dr_mode dr_mode;
  106. struct clk *clk_usb_general;
  107. struct clk *clk_usb;
  108. struct reset_control *reset;
  109. };
  110. static u32 phy_meson8b_usb2_read(struct phy_meson8b_usb2_priv *phy_priv,
  111. u32 reg)
  112. {
  113. return readl(phy_priv->regs + reg);
  114. }
  115. static void phy_meson8b_usb2_mask_bits(struct phy_meson8b_usb2_priv *phy_priv,
  116. u32 reg, u32 mask, u32 value)
  117. {
  118. u32 data;
  119. data = phy_meson8b_usb2_read(phy_priv, reg);
  120. data &= ~mask;
  121. data |= (value & mask);
  122. writel(data, phy_priv->regs + reg);
  123. }
  124. static int phy_meson8b_usb2_power_on(struct phy *phy)
  125. {
  126. struct phy_meson8b_usb2_priv *priv = phy_get_drvdata(phy);
  127. int ret;
  128. if (!IS_ERR_OR_NULL(priv->reset)) {
  129. ret = reset_control_reset(priv->reset);
  130. if (ret) {
  131. dev_err(&phy->dev, "Failed to trigger USB reset\n");
  132. return ret;
  133. }
  134. }
  135. ret = clk_prepare_enable(priv->clk_usb_general);
  136. if (ret) {
  137. dev_err(&phy->dev, "Failed to enable USB general clock\n");
  138. return ret;
  139. }
  140. ret = clk_prepare_enable(priv->clk_usb);
  141. if (ret) {
  142. dev_err(&phy->dev, "Failed to enable USB DDR clock\n");
  143. clk_disable_unprepare(priv->clk_usb_general);
  144. return ret;
  145. }
  146. phy_meson8b_usb2_mask_bits(priv, REG_CONFIG, REG_CONFIG_CLK_32k_ALTSEL,
  147. REG_CONFIG_CLK_32k_ALTSEL);
  148. phy_meson8b_usb2_mask_bits(priv, REG_CTRL, REG_CTRL_REF_CLK_SEL_MASK,
  149. 0x2 << REG_CTRL_REF_CLK_SEL_SHIFT);
  150. phy_meson8b_usb2_mask_bits(priv, REG_CTRL, REG_CTRL_FSEL_MASK,
  151. 0x5 << REG_CTRL_FSEL_SHIFT);
  152. /* reset the PHY */
  153. phy_meson8b_usb2_mask_bits(priv, REG_CTRL, REG_CTRL_POWER_ON_RESET,
  154. REG_CTRL_POWER_ON_RESET);
  155. udelay(RESET_COMPLETE_TIME);
  156. phy_meson8b_usb2_mask_bits(priv, REG_CTRL, REG_CTRL_POWER_ON_RESET, 0);
  157. udelay(RESET_COMPLETE_TIME);
  158. phy_meson8b_usb2_mask_bits(priv, REG_CTRL, REG_CTRL_SOF_TOGGLE_OUT,
  159. REG_CTRL_SOF_TOGGLE_OUT);
  160. if (priv->dr_mode == USB_DR_MODE_HOST) {
  161. phy_meson8b_usb2_mask_bits(priv, REG_ADP_BC,
  162. REG_ADP_BC_ACA_ENABLE,
  163. REG_ADP_BC_ACA_ENABLE);
  164. udelay(ACA_ENABLE_COMPLETE_TIME);
  165. if (phy_meson8b_usb2_read(priv, REG_ADP_BC) &
  166. REG_ADP_BC_ACA_PIN_FLOAT) {
  167. dev_warn(&phy->dev, "USB ID detect failed!\n");
  168. clk_disable_unprepare(priv->clk_usb);
  169. clk_disable_unprepare(priv->clk_usb_general);
  170. return -EINVAL;
  171. }
  172. }
  173. return 0;
  174. }
  175. static int phy_meson8b_usb2_power_off(struct phy *phy)
  176. {
  177. struct phy_meson8b_usb2_priv *priv = phy_get_drvdata(phy);
  178. clk_disable_unprepare(priv->clk_usb);
  179. clk_disable_unprepare(priv->clk_usb_general);
  180. return 0;
  181. }
  182. static const struct phy_ops phy_meson8b_usb2_ops = {
  183. .power_on = phy_meson8b_usb2_power_on,
  184. .power_off = phy_meson8b_usb2_power_off,
  185. .owner = THIS_MODULE,
  186. };
  187. static int phy_meson8b_usb2_probe(struct platform_device *pdev)
  188. {
  189. struct phy_meson8b_usb2_priv *priv;
  190. struct resource *res;
  191. struct phy *phy;
  192. struct phy_provider *phy_provider;
  193. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  194. if (!priv)
  195. return -ENOMEM;
  196. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  197. priv->regs = devm_ioremap_resource(&pdev->dev, res);
  198. if (IS_ERR(priv->regs))
  199. return PTR_ERR(priv->regs);
  200. priv->clk_usb_general = devm_clk_get(&pdev->dev, "usb_general");
  201. if (IS_ERR(priv->clk_usb_general))
  202. return PTR_ERR(priv->clk_usb_general);
  203. priv->clk_usb = devm_clk_get(&pdev->dev, "usb");
  204. if (IS_ERR(priv->clk_usb))
  205. return PTR_ERR(priv->clk_usb);
  206. priv->reset = devm_reset_control_get_optional_shared(&pdev->dev, NULL);
  207. if (PTR_ERR(priv->reset) == -EPROBE_DEFER)
  208. return PTR_ERR(priv->reset);
  209. priv->dr_mode = of_usb_get_dr_mode_by_phy(pdev->dev.of_node, -1);
  210. if (priv->dr_mode == USB_DR_MODE_UNKNOWN) {
  211. dev_err(&pdev->dev,
  212. "missing dual role configuration of the controller\n");
  213. return -EINVAL;
  214. }
  215. phy = devm_phy_create(&pdev->dev, NULL, &phy_meson8b_usb2_ops);
  216. if (IS_ERR(phy)) {
  217. dev_err(&pdev->dev, "failed to create PHY\n");
  218. return PTR_ERR(phy);
  219. }
  220. phy_set_drvdata(phy, priv);
  221. phy_provider =
  222. devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate);
  223. return PTR_ERR_OR_ZERO(phy_provider);
  224. }
  225. static const struct of_device_id phy_meson8b_usb2_of_match[] = {
  226. { .compatible = "amlogic,meson8-usb2-phy", },
  227. { .compatible = "amlogic,meson8b-usb2-phy", },
  228. { .compatible = "amlogic,meson-gxbb-usb2-phy", },
  229. { },
  230. };
  231. MODULE_DEVICE_TABLE(of, phy_meson8b_usb2_of_match);
  232. static struct platform_driver phy_meson8b_usb2_driver = {
  233. .probe = phy_meson8b_usb2_probe,
  234. .driver = {
  235. .name = "phy-meson-usb2",
  236. .of_match_table = phy_meson8b_usb2_of_match,
  237. },
  238. };
  239. module_platform_driver(phy_meson8b_usb2_driver);
  240. MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
  241. MODULE_DESCRIPTION("Meson8, Meson8b and GXBB USB2 PHY driver");
  242. MODULE_LICENSE("GPL");