pci.c 146 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597
  1. /*
  2. * PCI Bus Services, see include/linux/pci.h for further explanation.
  3. *
  4. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  5. * David Mosberger-Tang
  6. *
  7. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  8. */
  9. #include <linux/acpi.h>
  10. #include <linux/kernel.h>
  11. #include <linux/delay.h>
  12. #include <linux/dmi.h>
  13. #include <linux/init.h>
  14. #include <linux/of.h>
  15. #include <linux/of_pci.h>
  16. #include <linux/pci.h>
  17. #include <linux/pm.h>
  18. #include <linux/slab.h>
  19. #include <linux/module.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/string.h>
  22. #include <linux/log2.h>
  23. #include <linux/pci-aspm.h>
  24. #include <linux/pm_wakeup.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/pci_hotplug.h>
  29. #include <linux/vmalloc.h>
  30. #include <linux/pci-ats.h>
  31. #include <asm/setup.h>
  32. #include <asm/dma.h>
  33. #include <linux/aer.h>
  34. #include "pci.h"
  35. const char *pci_power_names[] = {
  36. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  37. };
  38. EXPORT_SYMBOL_GPL(pci_power_names);
  39. int isa_dma_bridge_buggy;
  40. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  41. int pci_pci_problems;
  42. EXPORT_SYMBOL(pci_pci_problems);
  43. unsigned int pci_pm_d3_delay;
  44. static void pci_pme_list_scan(struct work_struct *work);
  45. static LIST_HEAD(pci_pme_list);
  46. static DEFINE_MUTEX(pci_pme_list_mutex);
  47. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  48. struct pci_pme_device {
  49. struct list_head list;
  50. struct pci_dev *dev;
  51. };
  52. #define PME_TIMEOUT 1000 /* How long between PME checks */
  53. static void pci_dev_d3_sleep(struct pci_dev *dev)
  54. {
  55. unsigned int delay = dev->d3_delay;
  56. if (delay < pci_pm_d3_delay)
  57. delay = pci_pm_d3_delay;
  58. if (delay)
  59. msleep(delay);
  60. }
  61. #ifdef CONFIG_PCI_DOMAINS
  62. int pci_domains_supported = 1;
  63. #endif
  64. #define DEFAULT_CARDBUS_IO_SIZE (256)
  65. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  66. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  67. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  68. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  69. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  70. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  71. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  72. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  73. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  74. #define DEFAULT_HOTPLUG_BUS_SIZE 1
  75. unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  76. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
  77. /*
  78. * The default CLS is used if arch didn't set CLS explicitly and not
  79. * all pci devices agree on the same value. Arch can override either
  80. * the dfl or actual value as it sees fit. Don't forget this is
  81. * measured in 32-bit words, not bytes.
  82. */
  83. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  84. u8 pci_cache_line_size;
  85. /*
  86. * If we set up a device for bus mastering, we need to check the latency
  87. * timer as certain BIOSes forget to set it properly.
  88. */
  89. unsigned int pcibios_max_latency = 255;
  90. /* If set, the PCIe ARI capability will not be used. */
  91. static bool pcie_ari_disabled;
  92. /* Disable bridge_d3 for all PCIe ports */
  93. static bool pci_bridge_d3_disable;
  94. /* Force bridge_d3 for all PCIe ports */
  95. static bool pci_bridge_d3_force;
  96. static int __init pcie_port_pm_setup(char *str)
  97. {
  98. if (!strcmp(str, "off"))
  99. pci_bridge_d3_disable = true;
  100. else if (!strcmp(str, "force"))
  101. pci_bridge_d3_force = true;
  102. return 1;
  103. }
  104. __setup("pcie_port_pm=", pcie_port_pm_setup);
  105. /**
  106. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  107. * @bus: pointer to PCI bus structure to search
  108. *
  109. * Given a PCI bus, returns the highest PCI bus number present in the set
  110. * including the given PCI bus and its list of child PCI buses.
  111. */
  112. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  113. {
  114. struct pci_bus *tmp;
  115. unsigned char max, n;
  116. max = bus->busn_res.end;
  117. list_for_each_entry(tmp, &bus->children, node) {
  118. n = pci_bus_max_busnr(tmp);
  119. if (n > max)
  120. max = n;
  121. }
  122. return max;
  123. }
  124. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  125. #ifdef CONFIG_HAS_IOMEM
  126. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  127. {
  128. struct resource *res = &pdev->resource[bar];
  129. /*
  130. * Make sure the BAR is actually a memory resource, not an IO resource
  131. */
  132. if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
  133. dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
  134. return NULL;
  135. }
  136. return ioremap_nocache(res->start, resource_size(res));
  137. }
  138. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  139. void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
  140. {
  141. /*
  142. * Make sure the BAR is actually a memory resource, not an IO resource
  143. */
  144. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  145. WARN_ON(1);
  146. return NULL;
  147. }
  148. return ioremap_wc(pci_resource_start(pdev, bar),
  149. pci_resource_len(pdev, bar));
  150. }
  151. EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
  152. #endif
  153. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  154. u8 pos, int cap, int *ttl)
  155. {
  156. u8 id;
  157. u16 ent;
  158. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  159. while ((*ttl)--) {
  160. if (pos < 0x40)
  161. break;
  162. pos &= ~3;
  163. pci_bus_read_config_word(bus, devfn, pos, &ent);
  164. id = ent & 0xff;
  165. if (id == 0xff)
  166. break;
  167. if (id == cap)
  168. return pos;
  169. pos = (ent >> 8);
  170. }
  171. return 0;
  172. }
  173. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  174. u8 pos, int cap)
  175. {
  176. int ttl = PCI_FIND_CAP_TTL;
  177. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  178. }
  179. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  180. {
  181. return __pci_find_next_cap(dev->bus, dev->devfn,
  182. pos + PCI_CAP_LIST_NEXT, cap);
  183. }
  184. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  185. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  186. unsigned int devfn, u8 hdr_type)
  187. {
  188. u16 status;
  189. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  190. if (!(status & PCI_STATUS_CAP_LIST))
  191. return 0;
  192. switch (hdr_type) {
  193. case PCI_HEADER_TYPE_NORMAL:
  194. case PCI_HEADER_TYPE_BRIDGE:
  195. return PCI_CAPABILITY_LIST;
  196. case PCI_HEADER_TYPE_CARDBUS:
  197. return PCI_CB_CAPABILITY_LIST;
  198. }
  199. return 0;
  200. }
  201. /**
  202. * pci_find_capability - query for devices' capabilities
  203. * @dev: PCI device to query
  204. * @cap: capability code
  205. *
  206. * Tell if a device supports a given PCI capability.
  207. * Returns the address of the requested capability structure within the
  208. * device's PCI configuration space or 0 in case the device does not
  209. * support it. Possible values for @cap:
  210. *
  211. * %PCI_CAP_ID_PM Power Management
  212. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  213. * %PCI_CAP_ID_VPD Vital Product Data
  214. * %PCI_CAP_ID_SLOTID Slot Identification
  215. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  216. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  217. * %PCI_CAP_ID_PCIX PCI-X
  218. * %PCI_CAP_ID_EXP PCI Express
  219. */
  220. int pci_find_capability(struct pci_dev *dev, int cap)
  221. {
  222. int pos;
  223. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  224. if (pos)
  225. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  226. return pos;
  227. }
  228. EXPORT_SYMBOL(pci_find_capability);
  229. /**
  230. * pci_bus_find_capability - query for devices' capabilities
  231. * @bus: the PCI bus to query
  232. * @devfn: PCI device to query
  233. * @cap: capability code
  234. *
  235. * Like pci_find_capability() but works for pci devices that do not have a
  236. * pci_dev structure set up yet.
  237. *
  238. * Returns the address of the requested capability structure within the
  239. * device's PCI configuration space or 0 in case the device does not
  240. * support it.
  241. */
  242. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  243. {
  244. int pos;
  245. u8 hdr_type;
  246. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  247. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  248. if (pos)
  249. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  250. return pos;
  251. }
  252. EXPORT_SYMBOL(pci_bus_find_capability);
  253. /**
  254. * pci_find_next_ext_capability - Find an extended capability
  255. * @dev: PCI device to query
  256. * @start: address at which to start looking (0 to start at beginning of list)
  257. * @cap: capability code
  258. *
  259. * Returns the address of the next matching extended capability structure
  260. * within the device's PCI configuration space or 0 if the device does
  261. * not support it. Some capabilities can occur several times, e.g., the
  262. * vendor-specific capability, and this provides a way to find them all.
  263. */
  264. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  265. {
  266. u32 header;
  267. int ttl;
  268. int pos = PCI_CFG_SPACE_SIZE;
  269. /* minimum 8 bytes per capability */
  270. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  271. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  272. return 0;
  273. if (start)
  274. pos = start;
  275. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  276. return 0;
  277. /*
  278. * If we have no capabilities, this is indicated by cap ID,
  279. * cap version and next pointer all being 0.
  280. */
  281. if (header == 0)
  282. return 0;
  283. while (ttl-- > 0) {
  284. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  285. return pos;
  286. pos = PCI_EXT_CAP_NEXT(header);
  287. if (pos < PCI_CFG_SPACE_SIZE)
  288. break;
  289. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  290. break;
  291. }
  292. return 0;
  293. }
  294. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  295. /**
  296. * pci_find_ext_capability - Find an extended capability
  297. * @dev: PCI device to query
  298. * @cap: capability code
  299. *
  300. * Returns the address of the requested extended capability structure
  301. * within the device's PCI configuration space or 0 if the device does
  302. * not support it. Possible values for @cap:
  303. *
  304. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  305. * %PCI_EXT_CAP_ID_VC Virtual Channel
  306. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  307. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  308. */
  309. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  310. {
  311. return pci_find_next_ext_capability(dev, 0, cap);
  312. }
  313. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  314. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  315. {
  316. int rc, ttl = PCI_FIND_CAP_TTL;
  317. u8 cap, mask;
  318. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  319. mask = HT_3BIT_CAP_MASK;
  320. else
  321. mask = HT_5BIT_CAP_MASK;
  322. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  323. PCI_CAP_ID_HT, &ttl);
  324. while (pos) {
  325. rc = pci_read_config_byte(dev, pos + 3, &cap);
  326. if (rc != PCIBIOS_SUCCESSFUL)
  327. return 0;
  328. if ((cap & mask) == ht_cap)
  329. return pos;
  330. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  331. pos + PCI_CAP_LIST_NEXT,
  332. PCI_CAP_ID_HT, &ttl);
  333. }
  334. return 0;
  335. }
  336. /**
  337. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  338. * @dev: PCI device to query
  339. * @pos: Position from which to continue searching
  340. * @ht_cap: Hypertransport capability code
  341. *
  342. * To be used in conjunction with pci_find_ht_capability() to search for
  343. * all capabilities matching @ht_cap. @pos should always be a value returned
  344. * from pci_find_ht_capability().
  345. *
  346. * NB. To be 100% safe against broken PCI devices, the caller should take
  347. * steps to avoid an infinite loop.
  348. */
  349. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  350. {
  351. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  352. }
  353. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  354. /**
  355. * pci_find_ht_capability - query a device's Hypertransport capabilities
  356. * @dev: PCI device to query
  357. * @ht_cap: Hypertransport capability code
  358. *
  359. * Tell if a device supports a given Hypertransport capability.
  360. * Returns an address within the device's PCI configuration space
  361. * or 0 in case the device does not support the request capability.
  362. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  363. * which has a Hypertransport capability matching @ht_cap.
  364. */
  365. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  366. {
  367. int pos;
  368. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  369. if (pos)
  370. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  371. return pos;
  372. }
  373. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  374. /**
  375. * pci_find_parent_resource - return resource region of parent bus of given region
  376. * @dev: PCI device structure contains resources to be searched
  377. * @res: child resource record for which parent is sought
  378. *
  379. * For given resource region of given device, return the resource
  380. * region of parent bus the given region is contained in.
  381. */
  382. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  383. struct resource *res)
  384. {
  385. const struct pci_bus *bus = dev->bus;
  386. struct resource *r;
  387. int i;
  388. pci_bus_for_each_resource(bus, r, i) {
  389. if (!r)
  390. continue;
  391. if (resource_contains(r, res)) {
  392. /*
  393. * If the window is prefetchable but the BAR is
  394. * not, the allocator made a mistake.
  395. */
  396. if (r->flags & IORESOURCE_PREFETCH &&
  397. !(res->flags & IORESOURCE_PREFETCH))
  398. return NULL;
  399. /*
  400. * If we're below a transparent bridge, there may
  401. * be both a positively-decoded aperture and a
  402. * subtractively-decoded region that contain the BAR.
  403. * We want the positively-decoded one, so this depends
  404. * on pci_bus_for_each_resource() giving us those
  405. * first.
  406. */
  407. return r;
  408. }
  409. }
  410. return NULL;
  411. }
  412. EXPORT_SYMBOL(pci_find_parent_resource);
  413. /**
  414. * pci_find_resource - Return matching PCI device resource
  415. * @dev: PCI device to query
  416. * @res: Resource to look for
  417. *
  418. * Goes over standard PCI resources (BARs) and checks if the given resource
  419. * is partially or fully contained in any of them. In that case the
  420. * matching resource is returned, %NULL otherwise.
  421. */
  422. struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
  423. {
  424. int i;
  425. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  426. struct resource *r = &dev->resource[i];
  427. if (r->start && resource_contains(r, res))
  428. return r;
  429. }
  430. return NULL;
  431. }
  432. EXPORT_SYMBOL(pci_find_resource);
  433. /**
  434. * pci_find_pcie_root_port - return PCIe Root Port
  435. * @dev: PCI device to query
  436. *
  437. * Traverse up the parent chain and return the PCIe Root Port PCI Device
  438. * for a given PCI Device.
  439. */
  440. struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
  441. {
  442. struct pci_dev *bridge, *highest_pcie_bridge = dev;
  443. bridge = pci_upstream_bridge(dev);
  444. while (bridge && pci_is_pcie(bridge)) {
  445. highest_pcie_bridge = bridge;
  446. bridge = pci_upstream_bridge(bridge);
  447. }
  448. if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
  449. return NULL;
  450. return highest_pcie_bridge;
  451. }
  452. EXPORT_SYMBOL(pci_find_pcie_root_port);
  453. /**
  454. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  455. * @dev: the PCI device to operate on
  456. * @pos: config space offset of status word
  457. * @mask: mask of bit(s) to care about in status word
  458. *
  459. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  460. */
  461. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  462. {
  463. int i;
  464. /* Wait for Transaction Pending bit clean */
  465. for (i = 0; i < 4; i++) {
  466. u16 status;
  467. if (i)
  468. msleep((1 << (i - 1)) * 100);
  469. pci_read_config_word(dev, pos, &status);
  470. if (!(status & mask))
  471. return 1;
  472. }
  473. return 0;
  474. }
  475. /**
  476. * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
  477. * @dev: PCI device to have its BARs restored
  478. *
  479. * Restore the BAR values for a given device, so as to make it
  480. * accessible by its driver.
  481. */
  482. static void pci_restore_bars(struct pci_dev *dev)
  483. {
  484. int i;
  485. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  486. pci_update_resource(dev, i);
  487. }
  488. static const struct pci_platform_pm_ops *pci_platform_pm;
  489. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
  490. {
  491. if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
  492. !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
  493. return -EINVAL;
  494. pci_platform_pm = ops;
  495. return 0;
  496. }
  497. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  498. {
  499. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  500. }
  501. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  502. pci_power_t t)
  503. {
  504. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  505. }
  506. static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
  507. {
  508. return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
  509. }
  510. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  511. {
  512. return pci_platform_pm ?
  513. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  514. }
  515. static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
  516. {
  517. return pci_platform_pm ?
  518. pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
  519. }
  520. static inline bool platform_pci_need_resume(struct pci_dev *dev)
  521. {
  522. return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
  523. }
  524. /**
  525. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  526. * given PCI device
  527. * @dev: PCI device to handle.
  528. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  529. *
  530. * RETURN VALUE:
  531. * -EINVAL if the requested state is invalid.
  532. * -EIO if device does not support PCI PM or its PM capabilities register has a
  533. * wrong version, or device doesn't support the requested state.
  534. * 0 if device already is in the requested state.
  535. * 0 if device's power state has been successfully changed.
  536. */
  537. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  538. {
  539. u16 pmcsr;
  540. bool need_restore = false;
  541. /* Check if we're already there */
  542. if (dev->current_state == state)
  543. return 0;
  544. if (!dev->pm_cap)
  545. return -EIO;
  546. if (state < PCI_D0 || state > PCI_D3hot)
  547. return -EINVAL;
  548. /* Validate current state:
  549. * Can enter D0 from any state, but if we can only go deeper
  550. * to sleep if we're already in a low power state
  551. */
  552. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  553. && dev->current_state > state) {
  554. dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
  555. dev->current_state, state);
  556. return -EINVAL;
  557. }
  558. /* check if this device supports the desired state */
  559. if ((state == PCI_D1 && !dev->d1_support)
  560. || (state == PCI_D2 && !dev->d2_support))
  561. return -EIO;
  562. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  563. /* If we're (effectively) in D3, force entire word to 0.
  564. * This doesn't affect PME_Status, disables PME_En, and
  565. * sets PowerState to 0.
  566. */
  567. switch (dev->current_state) {
  568. case PCI_D0:
  569. case PCI_D1:
  570. case PCI_D2:
  571. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  572. pmcsr |= state;
  573. break;
  574. case PCI_D3hot:
  575. case PCI_D3cold:
  576. case PCI_UNKNOWN: /* Boot-up */
  577. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  578. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  579. need_restore = true;
  580. /* Fall-through: force to D0 */
  581. default:
  582. pmcsr = 0;
  583. break;
  584. }
  585. /* enter specified state */
  586. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  587. /* Mandatory power management transition delays */
  588. /* see PCI PM 1.1 5.6.1 table 18 */
  589. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  590. pci_dev_d3_sleep(dev);
  591. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  592. udelay(PCI_PM_D2_DELAY);
  593. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  594. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  595. if (dev->current_state != state && printk_ratelimit())
  596. dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
  597. dev->current_state);
  598. /*
  599. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  600. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  601. * from D3hot to D0 _may_ perform an internal reset, thereby
  602. * going to "D0 Uninitialized" rather than "D0 Initialized".
  603. * For example, at least some versions of the 3c905B and the
  604. * 3c556B exhibit this behaviour.
  605. *
  606. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  607. * devices in a D3hot state at boot. Consequently, we need to
  608. * restore at least the BARs so that the device will be
  609. * accessible to its driver.
  610. */
  611. if (need_restore)
  612. pci_restore_bars(dev);
  613. if (dev->bus->self)
  614. pcie_aspm_pm_state_change(dev->bus->self);
  615. return 0;
  616. }
  617. /**
  618. * pci_update_current_state - Read power state of given device and cache it
  619. * @dev: PCI device to handle.
  620. * @state: State to cache in case the device doesn't have the PM capability
  621. *
  622. * The power state is read from the PMCSR register, which however is
  623. * inaccessible in D3cold. The platform firmware is therefore queried first
  624. * to detect accessibility of the register. In case the platform firmware
  625. * reports an incorrect state or the device isn't power manageable by the
  626. * platform at all, we try to detect D3cold by testing accessibility of the
  627. * vendor ID in config space.
  628. */
  629. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  630. {
  631. if (platform_pci_get_power_state(dev) == PCI_D3cold ||
  632. !pci_device_is_present(dev)) {
  633. dev->current_state = PCI_D3cold;
  634. } else if (dev->pm_cap) {
  635. u16 pmcsr;
  636. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  637. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  638. } else {
  639. dev->current_state = state;
  640. }
  641. }
  642. /**
  643. * pci_platform_power_transition - Use platform to change device power state
  644. * @dev: PCI device to handle.
  645. * @state: State to put the device into.
  646. */
  647. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  648. {
  649. int error;
  650. if (platform_pci_power_manageable(dev)) {
  651. error = platform_pci_set_power_state(dev, state);
  652. if (!error)
  653. pci_update_current_state(dev, state);
  654. } else
  655. error = -ENODEV;
  656. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  657. dev->current_state = PCI_D0;
  658. return error;
  659. }
  660. /**
  661. * pci_wakeup - Wake up a PCI device
  662. * @pci_dev: Device to handle.
  663. * @ign: ignored parameter
  664. */
  665. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  666. {
  667. pci_wakeup_event(pci_dev);
  668. pm_request_resume(&pci_dev->dev);
  669. return 0;
  670. }
  671. /**
  672. * pci_wakeup_bus - Walk given bus and wake up devices on it
  673. * @bus: Top bus of the subtree to walk.
  674. */
  675. static void pci_wakeup_bus(struct pci_bus *bus)
  676. {
  677. if (bus)
  678. pci_walk_bus(bus, pci_wakeup, NULL);
  679. }
  680. /**
  681. * __pci_start_power_transition - Start power transition of a PCI device
  682. * @dev: PCI device to handle.
  683. * @state: State to put the device into.
  684. */
  685. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  686. {
  687. if (state == PCI_D0) {
  688. pci_platform_power_transition(dev, PCI_D0);
  689. /*
  690. * Mandatory power management transition delays, see
  691. * PCI Express Base Specification Revision 2.0 Section
  692. * 6.6.1: Conventional Reset. Do not delay for
  693. * devices powered on/off by corresponding bridge,
  694. * because have already delayed for the bridge.
  695. */
  696. if (dev->runtime_d3cold) {
  697. if (dev->d3cold_delay)
  698. msleep(dev->d3cold_delay);
  699. /*
  700. * When powering on a bridge from D3cold, the
  701. * whole hierarchy may be powered on into
  702. * D0uninitialized state, resume them to give
  703. * them a chance to suspend again
  704. */
  705. pci_wakeup_bus(dev->subordinate);
  706. }
  707. }
  708. }
  709. /**
  710. * __pci_dev_set_current_state - Set current state of a PCI device
  711. * @dev: Device to handle
  712. * @data: pointer to state to be set
  713. */
  714. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  715. {
  716. pci_power_t state = *(pci_power_t *)data;
  717. dev->current_state = state;
  718. return 0;
  719. }
  720. /**
  721. * __pci_bus_set_current_state - Walk given bus and set current state of devices
  722. * @bus: Top bus of the subtree to walk.
  723. * @state: state to be set
  724. */
  725. static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  726. {
  727. if (bus)
  728. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  729. }
  730. /**
  731. * __pci_complete_power_transition - Complete power transition of a PCI device
  732. * @dev: PCI device to handle.
  733. * @state: State to put the device into.
  734. *
  735. * This function should not be called directly by device drivers.
  736. */
  737. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  738. {
  739. int ret;
  740. if (state <= PCI_D0)
  741. return -EINVAL;
  742. ret = pci_platform_power_transition(dev, state);
  743. /* Power off the bridge may power off the whole hierarchy */
  744. if (!ret && state == PCI_D3cold)
  745. __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  746. return ret;
  747. }
  748. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  749. /**
  750. * pci_set_power_state - Set the power state of a PCI device
  751. * @dev: PCI device to handle.
  752. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  753. *
  754. * Transition a device to a new power state, using the platform firmware and/or
  755. * the device's PCI PM registers.
  756. *
  757. * RETURN VALUE:
  758. * -EINVAL if the requested state is invalid.
  759. * -EIO if device does not support PCI PM or its PM capabilities register has a
  760. * wrong version, or device doesn't support the requested state.
  761. * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
  762. * 0 if device already is in the requested state.
  763. * 0 if the transition is to D3 but D3 is not supported.
  764. * 0 if device's power state has been successfully changed.
  765. */
  766. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  767. {
  768. int error;
  769. /* bound the state we're entering */
  770. if (state > PCI_D3cold)
  771. state = PCI_D3cold;
  772. else if (state < PCI_D0)
  773. state = PCI_D0;
  774. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  775. /*
  776. * If the device or the parent bridge do not support PCI PM,
  777. * ignore the request if we're doing anything other than putting
  778. * it into D0 (which would only happen on boot).
  779. */
  780. return 0;
  781. /* Check if we're already there */
  782. if (dev->current_state == state)
  783. return 0;
  784. __pci_start_power_transition(dev, state);
  785. /* This device is quirked not to be put into D3, so
  786. don't put it in D3 */
  787. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  788. return 0;
  789. /*
  790. * To put device in D3cold, we put device into D3hot in native
  791. * way, then put device into D3cold with platform ops
  792. */
  793. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  794. PCI_D3hot : state);
  795. if (!__pci_complete_power_transition(dev, state))
  796. error = 0;
  797. return error;
  798. }
  799. EXPORT_SYMBOL(pci_set_power_state);
  800. /**
  801. * pci_power_up - Put the given device into D0 forcibly
  802. * @dev: PCI device to power up
  803. */
  804. void pci_power_up(struct pci_dev *dev)
  805. {
  806. __pci_start_power_transition(dev, PCI_D0);
  807. pci_raw_set_power_state(dev, PCI_D0);
  808. pci_update_current_state(dev, PCI_D0);
  809. }
  810. /**
  811. * pci_choose_state - Choose the power state of a PCI device
  812. * @dev: PCI device to be suspended
  813. * @state: target sleep state for the whole system. This is the value
  814. * that is passed to suspend() function.
  815. *
  816. * Returns PCI power state suitable for given device and given system
  817. * message.
  818. */
  819. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  820. {
  821. pci_power_t ret;
  822. if (!dev->pm_cap)
  823. return PCI_D0;
  824. ret = platform_pci_choose_state(dev);
  825. if (ret != PCI_POWER_ERROR)
  826. return ret;
  827. switch (state.event) {
  828. case PM_EVENT_ON:
  829. return PCI_D0;
  830. case PM_EVENT_FREEZE:
  831. case PM_EVENT_PRETHAW:
  832. /* REVISIT both freeze and pre-thaw "should" use D0 */
  833. case PM_EVENT_SUSPEND:
  834. case PM_EVENT_HIBERNATE:
  835. return PCI_D3hot;
  836. default:
  837. dev_info(&dev->dev, "unrecognized suspend event %d\n",
  838. state.event);
  839. BUG();
  840. }
  841. return PCI_D0;
  842. }
  843. EXPORT_SYMBOL(pci_choose_state);
  844. #define PCI_EXP_SAVE_REGS 7
  845. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  846. u16 cap, bool extended)
  847. {
  848. struct pci_cap_saved_state *tmp;
  849. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  850. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  851. return tmp;
  852. }
  853. return NULL;
  854. }
  855. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  856. {
  857. return _pci_find_saved_cap(dev, cap, false);
  858. }
  859. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  860. {
  861. return _pci_find_saved_cap(dev, cap, true);
  862. }
  863. static int pci_save_pcie_state(struct pci_dev *dev)
  864. {
  865. int i = 0;
  866. struct pci_cap_saved_state *save_state;
  867. u16 *cap;
  868. if (!pci_is_pcie(dev))
  869. return 0;
  870. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  871. if (!save_state) {
  872. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  873. return -ENOMEM;
  874. }
  875. cap = (u16 *)&save_state->cap.data[0];
  876. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  877. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  878. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  879. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  880. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  881. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  882. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  883. return 0;
  884. }
  885. static void pci_restore_pcie_state(struct pci_dev *dev)
  886. {
  887. int i = 0;
  888. struct pci_cap_saved_state *save_state;
  889. u16 *cap;
  890. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  891. if (!save_state)
  892. return;
  893. cap = (u16 *)&save_state->cap.data[0];
  894. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  895. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  896. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  897. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  898. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  899. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  900. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  901. }
  902. static int pci_save_pcix_state(struct pci_dev *dev)
  903. {
  904. int pos;
  905. struct pci_cap_saved_state *save_state;
  906. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  907. if (!pos)
  908. return 0;
  909. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  910. if (!save_state) {
  911. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  912. return -ENOMEM;
  913. }
  914. pci_read_config_word(dev, pos + PCI_X_CMD,
  915. (u16 *)save_state->cap.data);
  916. return 0;
  917. }
  918. static void pci_restore_pcix_state(struct pci_dev *dev)
  919. {
  920. int i = 0, pos;
  921. struct pci_cap_saved_state *save_state;
  922. u16 *cap;
  923. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  924. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  925. if (!save_state || !pos)
  926. return;
  927. cap = (u16 *)&save_state->cap.data[0];
  928. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  929. }
  930. /**
  931. * pci_save_state - save the PCI configuration space of a device before suspending
  932. * @dev: - PCI device that we're dealing with
  933. */
  934. int pci_save_state(struct pci_dev *dev)
  935. {
  936. int i;
  937. /* XXX: 100% dword access ok here? */
  938. for (i = 0; i < 16; i++)
  939. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  940. dev->state_saved = true;
  941. i = pci_save_pcie_state(dev);
  942. if (i != 0)
  943. return i;
  944. i = pci_save_pcix_state(dev);
  945. if (i != 0)
  946. return i;
  947. return pci_save_vc_state(dev);
  948. }
  949. EXPORT_SYMBOL(pci_save_state);
  950. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  951. u32 saved_val, int retry, bool force)
  952. {
  953. u32 val;
  954. pci_read_config_dword(pdev, offset, &val);
  955. if (!force && val == saved_val)
  956. return;
  957. for (;;) {
  958. dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  959. offset, val, saved_val);
  960. pci_write_config_dword(pdev, offset, saved_val);
  961. if (retry-- <= 0)
  962. return;
  963. pci_read_config_dword(pdev, offset, &val);
  964. if (val == saved_val)
  965. return;
  966. mdelay(1);
  967. }
  968. }
  969. static void pci_restore_config_space_range(struct pci_dev *pdev,
  970. int start, int end, int retry,
  971. bool force)
  972. {
  973. int index;
  974. for (index = end; index >= start; index--)
  975. pci_restore_config_dword(pdev, 4 * index,
  976. pdev->saved_config_space[index],
  977. retry, force);
  978. }
  979. static void pci_restore_config_space(struct pci_dev *pdev)
  980. {
  981. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  982. pci_restore_config_space_range(pdev, 10, 15, 0, false);
  983. /* Restore BARs before the command register. */
  984. pci_restore_config_space_range(pdev, 4, 9, 10, false);
  985. pci_restore_config_space_range(pdev, 0, 3, 0, false);
  986. } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  987. pci_restore_config_space_range(pdev, 12, 15, 0, false);
  988. /*
  989. * Force rewriting of prefetch registers to avoid S3 resume
  990. * issues on Intel PCI bridges that occur when these
  991. * registers are not explicitly written.
  992. */
  993. pci_restore_config_space_range(pdev, 9, 11, 0, true);
  994. pci_restore_config_space_range(pdev, 0, 8, 0, false);
  995. } else {
  996. pci_restore_config_space_range(pdev, 0, 15, 0, false);
  997. }
  998. }
  999. /**
  1000. * pci_restore_state - Restore the saved state of a PCI device
  1001. * @dev: - PCI device that we're dealing with
  1002. */
  1003. void pci_restore_state(struct pci_dev *dev)
  1004. {
  1005. if (!dev->state_saved)
  1006. return;
  1007. /* PCI Express register must be restored first */
  1008. pci_restore_pcie_state(dev);
  1009. pci_restore_pasid_state(dev);
  1010. pci_restore_pri_state(dev);
  1011. pci_restore_ats_state(dev);
  1012. pci_restore_vc_state(dev);
  1013. pci_cleanup_aer_error_status_regs(dev);
  1014. pci_restore_config_space(dev);
  1015. pci_restore_pcix_state(dev);
  1016. pci_restore_msi_state(dev);
  1017. /* Restore ACS and IOV configuration state */
  1018. pci_enable_acs(dev);
  1019. pci_restore_iov_state(dev);
  1020. dev->state_saved = false;
  1021. }
  1022. EXPORT_SYMBOL(pci_restore_state);
  1023. struct pci_saved_state {
  1024. u32 config_space[16];
  1025. struct pci_cap_saved_data cap[0];
  1026. };
  1027. /**
  1028. * pci_store_saved_state - Allocate and return an opaque struct containing
  1029. * the device saved state.
  1030. * @dev: PCI device that we're dealing with
  1031. *
  1032. * Return NULL if no state or error.
  1033. */
  1034. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  1035. {
  1036. struct pci_saved_state *state;
  1037. struct pci_cap_saved_state *tmp;
  1038. struct pci_cap_saved_data *cap;
  1039. size_t size;
  1040. if (!dev->state_saved)
  1041. return NULL;
  1042. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  1043. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  1044. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1045. state = kzalloc(size, GFP_KERNEL);
  1046. if (!state)
  1047. return NULL;
  1048. memcpy(state->config_space, dev->saved_config_space,
  1049. sizeof(state->config_space));
  1050. cap = state->cap;
  1051. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  1052. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1053. memcpy(cap, &tmp->cap, len);
  1054. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  1055. }
  1056. /* Empty cap_save terminates list */
  1057. return state;
  1058. }
  1059. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  1060. /**
  1061. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  1062. * @dev: PCI device that we're dealing with
  1063. * @state: Saved state returned from pci_store_saved_state()
  1064. */
  1065. int pci_load_saved_state(struct pci_dev *dev,
  1066. struct pci_saved_state *state)
  1067. {
  1068. struct pci_cap_saved_data *cap;
  1069. dev->state_saved = false;
  1070. if (!state)
  1071. return 0;
  1072. memcpy(dev->saved_config_space, state->config_space,
  1073. sizeof(state->config_space));
  1074. cap = state->cap;
  1075. while (cap->size) {
  1076. struct pci_cap_saved_state *tmp;
  1077. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  1078. if (!tmp || tmp->cap.size != cap->size)
  1079. return -EINVAL;
  1080. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  1081. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  1082. sizeof(struct pci_cap_saved_data) + cap->size);
  1083. }
  1084. dev->state_saved = true;
  1085. return 0;
  1086. }
  1087. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  1088. /**
  1089. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1090. * and free the memory allocated for it.
  1091. * @dev: PCI device that we're dealing with
  1092. * @state: Pointer to saved state returned from pci_store_saved_state()
  1093. */
  1094. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1095. struct pci_saved_state **state)
  1096. {
  1097. int ret = pci_load_saved_state(dev, *state);
  1098. kfree(*state);
  1099. *state = NULL;
  1100. return ret;
  1101. }
  1102. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1103. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1104. {
  1105. return pci_enable_resources(dev, bars);
  1106. }
  1107. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1108. {
  1109. int err;
  1110. struct pci_dev *bridge;
  1111. u16 cmd;
  1112. u8 pin;
  1113. err = pci_set_power_state(dev, PCI_D0);
  1114. if (err < 0 && err != -EIO)
  1115. return err;
  1116. bridge = pci_upstream_bridge(dev);
  1117. if (bridge)
  1118. pcie_aspm_powersave_config_link(bridge);
  1119. err = pcibios_enable_device(dev, bars);
  1120. if (err < 0)
  1121. return err;
  1122. pci_fixup_device(pci_fixup_enable, dev);
  1123. if (dev->msi_enabled || dev->msix_enabled)
  1124. return 0;
  1125. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1126. if (pin) {
  1127. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1128. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1129. pci_write_config_word(dev, PCI_COMMAND,
  1130. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1131. }
  1132. return 0;
  1133. }
  1134. /**
  1135. * pci_reenable_device - Resume abandoned device
  1136. * @dev: PCI device to be resumed
  1137. *
  1138. * Note this function is a backend of pci_default_resume and is not supposed
  1139. * to be called by normal code, write proper resume handler and use it instead.
  1140. */
  1141. int pci_reenable_device(struct pci_dev *dev)
  1142. {
  1143. if (pci_is_enabled(dev))
  1144. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1145. return 0;
  1146. }
  1147. EXPORT_SYMBOL(pci_reenable_device);
  1148. static void pci_enable_bridge(struct pci_dev *dev)
  1149. {
  1150. struct pci_dev *bridge;
  1151. int retval;
  1152. bridge = pci_upstream_bridge(dev);
  1153. if (bridge)
  1154. pci_enable_bridge(bridge);
  1155. if (pci_is_enabled(dev)) {
  1156. if (!dev->is_busmaster)
  1157. pci_set_master(dev);
  1158. return;
  1159. }
  1160. retval = pci_enable_device(dev);
  1161. if (retval)
  1162. dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
  1163. retval);
  1164. pci_set_master(dev);
  1165. }
  1166. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1167. {
  1168. struct pci_dev *bridge;
  1169. int err;
  1170. int i, bars = 0;
  1171. /*
  1172. * Power state could be unknown at this point, either due to a fresh
  1173. * boot or a device removal call. So get the current power state
  1174. * so that things like MSI message writing will behave as expected
  1175. * (e.g. if the device really is in D0 at enable time).
  1176. */
  1177. if (dev->pm_cap) {
  1178. u16 pmcsr;
  1179. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1180. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1181. }
  1182. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1183. return 0; /* already enabled */
  1184. bridge = pci_upstream_bridge(dev);
  1185. if (bridge)
  1186. pci_enable_bridge(bridge);
  1187. /* only skip sriov related */
  1188. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1189. if (dev->resource[i].flags & flags)
  1190. bars |= (1 << i);
  1191. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1192. if (dev->resource[i].flags & flags)
  1193. bars |= (1 << i);
  1194. err = do_pci_enable_device(dev, bars);
  1195. if (err < 0)
  1196. atomic_dec(&dev->enable_cnt);
  1197. return err;
  1198. }
  1199. /**
  1200. * pci_enable_device_io - Initialize a device for use with IO space
  1201. * @dev: PCI device to be initialized
  1202. *
  1203. * Initialize device before it's used by a driver. Ask low-level code
  1204. * to enable I/O resources. Wake up the device if it was suspended.
  1205. * Beware, this function can fail.
  1206. */
  1207. int pci_enable_device_io(struct pci_dev *dev)
  1208. {
  1209. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1210. }
  1211. EXPORT_SYMBOL(pci_enable_device_io);
  1212. /**
  1213. * pci_enable_device_mem - Initialize a device for use with Memory space
  1214. * @dev: PCI device to be initialized
  1215. *
  1216. * Initialize device before it's used by a driver. Ask low-level code
  1217. * to enable Memory resources. Wake up the device if it was suspended.
  1218. * Beware, this function can fail.
  1219. */
  1220. int pci_enable_device_mem(struct pci_dev *dev)
  1221. {
  1222. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1223. }
  1224. EXPORT_SYMBOL(pci_enable_device_mem);
  1225. /**
  1226. * pci_enable_device - Initialize device before it's used by a driver.
  1227. * @dev: PCI device to be initialized
  1228. *
  1229. * Initialize device before it's used by a driver. Ask low-level code
  1230. * to enable I/O and memory. Wake up the device if it was suspended.
  1231. * Beware, this function can fail.
  1232. *
  1233. * Note we don't actually enable the device many times if we call
  1234. * this function repeatedly (we just increment the count).
  1235. */
  1236. int pci_enable_device(struct pci_dev *dev)
  1237. {
  1238. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1239. }
  1240. EXPORT_SYMBOL(pci_enable_device);
  1241. /*
  1242. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1243. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1244. * there's no need to track it separately. pci_devres is initialized
  1245. * when a device is enabled using managed PCI device enable interface.
  1246. */
  1247. struct pci_devres {
  1248. unsigned int enabled:1;
  1249. unsigned int pinned:1;
  1250. unsigned int orig_intx:1;
  1251. unsigned int restore_intx:1;
  1252. u32 region_mask;
  1253. };
  1254. static void pcim_release(struct device *gendev, void *res)
  1255. {
  1256. struct pci_dev *dev = to_pci_dev(gendev);
  1257. struct pci_devres *this = res;
  1258. int i;
  1259. if (dev->msi_enabled)
  1260. pci_disable_msi(dev);
  1261. if (dev->msix_enabled)
  1262. pci_disable_msix(dev);
  1263. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1264. if (this->region_mask & (1 << i))
  1265. pci_release_region(dev, i);
  1266. if (this->restore_intx)
  1267. pci_intx(dev, this->orig_intx);
  1268. if (this->enabled && !this->pinned)
  1269. pci_disable_device(dev);
  1270. }
  1271. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1272. {
  1273. struct pci_devres *dr, *new_dr;
  1274. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1275. if (dr)
  1276. return dr;
  1277. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1278. if (!new_dr)
  1279. return NULL;
  1280. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1281. }
  1282. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1283. {
  1284. if (pci_is_managed(pdev))
  1285. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1286. return NULL;
  1287. }
  1288. /**
  1289. * pcim_enable_device - Managed pci_enable_device()
  1290. * @pdev: PCI device to be initialized
  1291. *
  1292. * Managed pci_enable_device().
  1293. */
  1294. int pcim_enable_device(struct pci_dev *pdev)
  1295. {
  1296. struct pci_devres *dr;
  1297. int rc;
  1298. dr = get_pci_dr(pdev);
  1299. if (unlikely(!dr))
  1300. return -ENOMEM;
  1301. if (dr->enabled)
  1302. return 0;
  1303. rc = pci_enable_device(pdev);
  1304. if (!rc) {
  1305. pdev->is_managed = 1;
  1306. dr->enabled = 1;
  1307. }
  1308. return rc;
  1309. }
  1310. EXPORT_SYMBOL(pcim_enable_device);
  1311. /**
  1312. * pcim_pin_device - Pin managed PCI device
  1313. * @pdev: PCI device to pin
  1314. *
  1315. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1316. * driver detach. @pdev must have been enabled with
  1317. * pcim_enable_device().
  1318. */
  1319. void pcim_pin_device(struct pci_dev *pdev)
  1320. {
  1321. struct pci_devres *dr;
  1322. dr = find_pci_dr(pdev);
  1323. WARN_ON(!dr || !dr->enabled);
  1324. if (dr)
  1325. dr->pinned = 1;
  1326. }
  1327. EXPORT_SYMBOL(pcim_pin_device);
  1328. /*
  1329. * pcibios_add_device - provide arch specific hooks when adding device dev
  1330. * @dev: the PCI device being added
  1331. *
  1332. * Permits the platform to provide architecture specific functionality when
  1333. * devices are added. This is the default implementation. Architecture
  1334. * implementations can override this.
  1335. */
  1336. int __weak pcibios_add_device(struct pci_dev *dev)
  1337. {
  1338. return 0;
  1339. }
  1340. /**
  1341. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1342. * @dev: the PCI device being released
  1343. *
  1344. * Permits the platform to provide architecture specific functionality when
  1345. * devices are released. This is the default implementation. Architecture
  1346. * implementations can override this.
  1347. */
  1348. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1349. /**
  1350. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1351. * @dev: the PCI device to disable
  1352. *
  1353. * Disables architecture specific PCI resources for the device. This
  1354. * is the default implementation. Architecture implementations can
  1355. * override this.
  1356. */
  1357. void __weak pcibios_disable_device(struct pci_dev *dev) {}
  1358. /**
  1359. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1360. * @irq: ISA IRQ to penalize
  1361. * @active: IRQ active or not
  1362. *
  1363. * Permits the platform to provide architecture-specific functionality when
  1364. * penalizing ISA IRQs. This is the default implementation. Architecture
  1365. * implementations can override this.
  1366. */
  1367. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1368. static void do_pci_disable_device(struct pci_dev *dev)
  1369. {
  1370. u16 pci_command;
  1371. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1372. if (pci_command & PCI_COMMAND_MASTER) {
  1373. pci_command &= ~PCI_COMMAND_MASTER;
  1374. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1375. }
  1376. pcibios_disable_device(dev);
  1377. }
  1378. /**
  1379. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1380. * @dev: PCI device to disable
  1381. *
  1382. * NOTE: This function is a backend of PCI power management routines and is
  1383. * not supposed to be called drivers.
  1384. */
  1385. void pci_disable_enabled_device(struct pci_dev *dev)
  1386. {
  1387. if (pci_is_enabled(dev))
  1388. do_pci_disable_device(dev);
  1389. }
  1390. /**
  1391. * pci_disable_device - Disable PCI device after use
  1392. * @dev: PCI device to be disabled
  1393. *
  1394. * Signal to the system that the PCI device is not in use by the system
  1395. * anymore. This only involves disabling PCI bus-mastering, if active.
  1396. *
  1397. * Note we don't actually disable the device until all callers of
  1398. * pci_enable_device() have called pci_disable_device().
  1399. */
  1400. void pci_disable_device(struct pci_dev *dev)
  1401. {
  1402. struct pci_devres *dr;
  1403. dr = find_pci_dr(dev);
  1404. if (dr)
  1405. dr->enabled = 0;
  1406. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1407. "disabling already-disabled device");
  1408. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1409. return;
  1410. do_pci_disable_device(dev);
  1411. dev->is_busmaster = 0;
  1412. }
  1413. EXPORT_SYMBOL(pci_disable_device);
  1414. /**
  1415. * pcibios_set_pcie_reset_state - set reset state for device dev
  1416. * @dev: the PCIe device reset
  1417. * @state: Reset state to enter into
  1418. *
  1419. *
  1420. * Sets the PCIe reset state for the device. This is the default
  1421. * implementation. Architecture implementations can override this.
  1422. */
  1423. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1424. enum pcie_reset_state state)
  1425. {
  1426. return -EINVAL;
  1427. }
  1428. /**
  1429. * pci_set_pcie_reset_state - set reset state for device dev
  1430. * @dev: the PCIe device reset
  1431. * @state: Reset state to enter into
  1432. *
  1433. *
  1434. * Sets the PCI reset state for the device.
  1435. */
  1436. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1437. {
  1438. return pcibios_set_pcie_reset_state(dev, state);
  1439. }
  1440. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1441. /**
  1442. * pci_check_pme_status - Check if given device has generated PME.
  1443. * @dev: Device to check.
  1444. *
  1445. * Check the PME status of the device and if set, clear it and clear PME enable
  1446. * (if set). Return 'true' if PME status and PME enable were both set or
  1447. * 'false' otherwise.
  1448. */
  1449. bool pci_check_pme_status(struct pci_dev *dev)
  1450. {
  1451. int pmcsr_pos;
  1452. u16 pmcsr;
  1453. bool ret = false;
  1454. if (!dev->pm_cap)
  1455. return false;
  1456. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1457. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1458. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1459. return false;
  1460. /* Clear PME status. */
  1461. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1462. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1463. /* Disable PME to avoid interrupt flood. */
  1464. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1465. ret = true;
  1466. }
  1467. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1468. return ret;
  1469. }
  1470. /**
  1471. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1472. * @dev: Device to handle.
  1473. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1474. *
  1475. * Check if @dev has generated PME and queue a resume request for it in that
  1476. * case.
  1477. */
  1478. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1479. {
  1480. if (pme_poll_reset && dev->pme_poll)
  1481. dev->pme_poll = false;
  1482. if (pci_check_pme_status(dev)) {
  1483. pci_wakeup_event(dev);
  1484. pm_request_resume(&dev->dev);
  1485. }
  1486. return 0;
  1487. }
  1488. /**
  1489. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1490. * @bus: Top bus of the subtree to walk.
  1491. */
  1492. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1493. {
  1494. if (bus)
  1495. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1496. }
  1497. /**
  1498. * pci_pme_capable - check the capability of PCI device to generate PME#
  1499. * @dev: PCI device to handle.
  1500. * @state: PCI state from which device will issue PME#.
  1501. */
  1502. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1503. {
  1504. if (!dev->pm_cap)
  1505. return false;
  1506. return !!(dev->pme_support & (1 << state));
  1507. }
  1508. EXPORT_SYMBOL(pci_pme_capable);
  1509. static void pci_pme_list_scan(struct work_struct *work)
  1510. {
  1511. struct pci_pme_device *pme_dev, *n;
  1512. mutex_lock(&pci_pme_list_mutex);
  1513. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1514. if (pme_dev->dev->pme_poll) {
  1515. struct pci_dev *bridge;
  1516. bridge = pme_dev->dev->bus->self;
  1517. /*
  1518. * If bridge is in low power state, the
  1519. * configuration space of subordinate devices
  1520. * may be not accessible
  1521. */
  1522. if (bridge && bridge->current_state != PCI_D0)
  1523. continue;
  1524. /*
  1525. * If the device is in D3cold it should not be
  1526. * polled either.
  1527. */
  1528. if (pme_dev->dev->current_state == PCI_D3cold)
  1529. continue;
  1530. pci_pme_wakeup(pme_dev->dev, NULL);
  1531. } else {
  1532. list_del(&pme_dev->list);
  1533. kfree(pme_dev);
  1534. }
  1535. }
  1536. if (!list_empty(&pci_pme_list))
  1537. queue_delayed_work(system_freezable_wq, &pci_pme_work,
  1538. msecs_to_jiffies(PME_TIMEOUT));
  1539. mutex_unlock(&pci_pme_list_mutex);
  1540. }
  1541. static void __pci_pme_active(struct pci_dev *dev, bool enable)
  1542. {
  1543. u16 pmcsr;
  1544. if (!dev->pme_support)
  1545. return;
  1546. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1547. /* Clear PME_Status by writing 1 to it and enable PME# */
  1548. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1549. if (!enable)
  1550. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1551. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1552. }
  1553. /**
  1554. * pci_pme_restore - Restore PME configuration after config space restore.
  1555. * @dev: PCI device to update.
  1556. */
  1557. void pci_pme_restore(struct pci_dev *dev)
  1558. {
  1559. u16 pmcsr;
  1560. if (!dev->pme_support)
  1561. return;
  1562. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1563. if (dev->wakeup_prepared) {
  1564. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  1565. pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
  1566. } else {
  1567. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1568. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1569. }
  1570. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1571. }
  1572. /**
  1573. * pci_pme_active - enable or disable PCI device's PME# function
  1574. * @dev: PCI device to handle.
  1575. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1576. *
  1577. * The caller must verify that the device is capable of generating PME# before
  1578. * calling this function with @enable equal to 'true'.
  1579. */
  1580. void pci_pme_active(struct pci_dev *dev, bool enable)
  1581. {
  1582. __pci_pme_active(dev, enable);
  1583. /*
  1584. * PCI (as opposed to PCIe) PME requires that the device have
  1585. * its PME# line hooked up correctly. Not all hardware vendors
  1586. * do this, so the PME never gets delivered and the device
  1587. * remains asleep. The easiest way around this is to
  1588. * periodically walk the list of suspended devices and check
  1589. * whether any have their PME flag set. The assumption is that
  1590. * we'll wake up often enough anyway that this won't be a huge
  1591. * hit, and the power savings from the devices will still be a
  1592. * win.
  1593. *
  1594. * Although PCIe uses in-band PME message instead of PME# line
  1595. * to report PME, PME does not work for some PCIe devices in
  1596. * reality. For example, there are devices that set their PME
  1597. * status bits, but don't really bother to send a PME message;
  1598. * there are PCI Express Root Ports that don't bother to
  1599. * trigger interrupts when they receive PME messages from the
  1600. * devices below. So PME poll is used for PCIe devices too.
  1601. */
  1602. if (dev->pme_poll) {
  1603. struct pci_pme_device *pme_dev;
  1604. if (enable) {
  1605. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1606. GFP_KERNEL);
  1607. if (!pme_dev) {
  1608. dev_warn(&dev->dev, "can't enable PME#\n");
  1609. return;
  1610. }
  1611. pme_dev->dev = dev;
  1612. mutex_lock(&pci_pme_list_mutex);
  1613. list_add(&pme_dev->list, &pci_pme_list);
  1614. if (list_is_singular(&pci_pme_list))
  1615. queue_delayed_work(system_freezable_wq,
  1616. &pci_pme_work,
  1617. msecs_to_jiffies(PME_TIMEOUT));
  1618. mutex_unlock(&pci_pme_list_mutex);
  1619. } else {
  1620. mutex_lock(&pci_pme_list_mutex);
  1621. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1622. if (pme_dev->dev == dev) {
  1623. list_del(&pme_dev->list);
  1624. kfree(pme_dev);
  1625. break;
  1626. }
  1627. }
  1628. mutex_unlock(&pci_pme_list_mutex);
  1629. }
  1630. }
  1631. dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1632. }
  1633. EXPORT_SYMBOL(pci_pme_active);
  1634. /**
  1635. * __pci_enable_wake - enable PCI device as wakeup event source
  1636. * @dev: PCI device affected
  1637. * @state: PCI state from which device will issue wakeup events
  1638. * @enable: True to enable event generation; false to disable
  1639. *
  1640. * This enables the device as a wakeup event source, or disables it.
  1641. * When such events involves platform-specific hooks, those hooks are
  1642. * called automatically by this routine.
  1643. *
  1644. * Devices with legacy power management (no standard PCI PM capabilities)
  1645. * always require such platform hooks.
  1646. *
  1647. * RETURN VALUE:
  1648. * 0 is returned on success
  1649. * -EINVAL is returned if device is not supposed to wake up the system
  1650. * Error code depending on the platform is returned if both the platform and
  1651. * the native mechanism fail to enable the generation of wake-up events
  1652. */
  1653. static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
  1654. {
  1655. int ret = 0;
  1656. /*
  1657. * Bridges can only signal wakeup on behalf of subordinate devices,
  1658. * but that is set up elsewhere, so skip them.
  1659. */
  1660. if (pci_has_subordinate(dev))
  1661. return 0;
  1662. /* Don't do the same thing twice in a row for one device. */
  1663. if (!!enable == !!dev->wakeup_prepared)
  1664. return 0;
  1665. /*
  1666. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1667. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1668. * enable. To disable wake-up we call the platform first, for symmetry.
  1669. */
  1670. if (enable) {
  1671. int error;
  1672. if (pci_pme_capable(dev, state))
  1673. pci_pme_active(dev, true);
  1674. else
  1675. ret = 1;
  1676. error = platform_pci_set_wakeup(dev, true);
  1677. if (ret)
  1678. ret = error;
  1679. if (!ret)
  1680. dev->wakeup_prepared = true;
  1681. } else {
  1682. platform_pci_set_wakeup(dev, false);
  1683. pci_pme_active(dev, false);
  1684. dev->wakeup_prepared = false;
  1685. }
  1686. return ret;
  1687. }
  1688. /**
  1689. * pci_enable_wake - change wakeup settings for a PCI device
  1690. * @pci_dev: Target device
  1691. * @state: PCI state from which device will issue wakeup events
  1692. * @enable: Whether or not to enable event generation
  1693. *
  1694. * If @enable is set, check device_may_wakeup() for the device before calling
  1695. * __pci_enable_wake() for it.
  1696. */
  1697. int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
  1698. {
  1699. if (enable && !device_may_wakeup(&pci_dev->dev))
  1700. return -EINVAL;
  1701. return __pci_enable_wake(pci_dev, state, enable);
  1702. }
  1703. EXPORT_SYMBOL(pci_enable_wake);
  1704. /**
  1705. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1706. * @dev: PCI device to prepare
  1707. * @enable: True to enable wake-up event generation; false to disable
  1708. *
  1709. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1710. * and this function allows them to set that up cleanly - pci_enable_wake()
  1711. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1712. * ordering constraints.
  1713. *
  1714. * This function only returns error code if the device is not allowed to wake
  1715. * up the system from sleep or it is not capable of generating PME# from both
  1716. * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
  1717. */
  1718. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1719. {
  1720. return pci_pme_capable(dev, PCI_D3cold) ?
  1721. pci_enable_wake(dev, PCI_D3cold, enable) :
  1722. pci_enable_wake(dev, PCI_D3hot, enable);
  1723. }
  1724. EXPORT_SYMBOL(pci_wake_from_d3);
  1725. /**
  1726. * pci_target_state - find an appropriate low power state for a given PCI dev
  1727. * @dev: PCI device
  1728. * @wakeup: Whether or not wakeup functionality will be enabled for the device.
  1729. *
  1730. * Use underlying platform code to find a supported low power state for @dev.
  1731. * If the platform can't manage @dev, return the deepest state from which it
  1732. * can generate wake events, based on any available PME info.
  1733. */
  1734. static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
  1735. {
  1736. pci_power_t target_state = PCI_D3hot;
  1737. if (platform_pci_power_manageable(dev)) {
  1738. /*
  1739. * Call the platform to choose the target state of the device
  1740. * and enable wake-up from this state if supported.
  1741. */
  1742. pci_power_t state = platform_pci_choose_state(dev);
  1743. switch (state) {
  1744. case PCI_POWER_ERROR:
  1745. case PCI_UNKNOWN:
  1746. break;
  1747. case PCI_D1:
  1748. case PCI_D2:
  1749. if (pci_no_d1d2(dev))
  1750. break;
  1751. default:
  1752. target_state = state;
  1753. }
  1754. return target_state;
  1755. }
  1756. if (!dev->pm_cap)
  1757. target_state = PCI_D0;
  1758. /*
  1759. * If the device is in D3cold even though it's not power-manageable by
  1760. * the platform, it may have been powered down by non-standard means.
  1761. * Best to let it slumber.
  1762. */
  1763. if (dev->current_state == PCI_D3cold)
  1764. target_state = PCI_D3cold;
  1765. if (wakeup) {
  1766. /*
  1767. * Find the deepest state from which the device can generate
  1768. * wake-up events, make it the target state and enable device
  1769. * to generate PME#.
  1770. */
  1771. if (dev->pme_support) {
  1772. while (target_state
  1773. && !(dev->pme_support & (1 << target_state)))
  1774. target_state--;
  1775. }
  1776. }
  1777. return target_state;
  1778. }
  1779. /**
  1780. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1781. * @dev: Device to handle.
  1782. *
  1783. * Choose the power state appropriate for the device depending on whether
  1784. * it can wake up the system and/or is power manageable by the platform
  1785. * (PCI_D3hot is the default) and put the device into that state.
  1786. */
  1787. int pci_prepare_to_sleep(struct pci_dev *dev)
  1788. {
  1789. bool wakeup = device_may_wakeup(&dev->dev);
  1790. pci_power_t target_state = pci_target_state(dev, wakeup);
  1791. int error;
  1792. if (target_state == PCI_POWER_ERROR)
  1793. return -EIO;
  1794. pci_enable_wake(dev, target_state, wakeup);
  1795. error = pci_set_power_state(dev, target_state);
  1796. if (error)
  1797. pci_enable_wake(dev, target_state, false);
  1798. return error;
  1799. }
  1800. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1801. /**
  1802. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1803. * @dev: Device to handle.
  1804. *
  1805. * Disable device's system wake-up capability and put it into D0.
  1806. */
  1807. int pci_back_from_sleep(struct pci_dev *dev)
  1808. {
  1809. pci_enable_wake(dev, PCI_D0, false);
  1810. return pci_set_power_state(dev, PCI_D0);
  1811. }
  1812. EXPORT_SYMBOL(pci_back_from_sleep);
  1813. /**
  1814. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1815. * @dev: PCI device being suspended.
  1816. *
  1817. * Prepare @dev to generate wake-up events at run time and put it into a low
  1818. * power state.
  1819. */
  1820. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1821. {
  1822. pci_power_t target_state;
  1823. int error;
  1824. target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
  1825. if (target_state == PCI_POWER_ERROR)
  1826. return -EIO;
  1827. dev->runtime_d3cold = target_state == PCI_D3cold;
  1828. __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
  1829. error = pci_set_power_state(dev, target_state);
  1830. if (error) {
  1831. pci_enable_wake(dev, target_state, false);
  1832. dev->runtime_d3cold = false;
  1833. }
  1834. return error;
  1835. }
  1836. /**
  1837. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1838. * @dev: Device to check.
  1839. *
  1840. * Return true if the device itself is capable of generating wake-up events
  1841. * (through the platform or using the native PCIe PME) or if the device supports
  1842. * PME and one of its upstream bridges can generate wake-up events.
  1843. */
  1844. bool pci_dev_run_wake(struct pci_dev *dev)
  1845. {
  1846. struct pci_bus *bus = dev->bus;
  1847. if (!dev->pme_support)
  1848. return false;
  1849. /* PME-capable in principle, but not from the target power state */
  1850. if (!pci_pme_capable(dev, pci_target_state(dev, true)))
  1851. return false;
  1852. if (device_can_wakeup(&dev->dev))
  1853. return true;
  1854. while (bus->parent) {
  1855. struct pci_dev *bridge = bus->self;
  1856. if (device_can_wakeup(&bridge->dev))
  1857. return true;
  1858. bus = bus->parent;
  1859. }
  1860. /* We have reached the root bus. */
  1861. if (bus->bridge)
  1862. return device_can_wakeup(bus->bridge);
  1863. return false;
  1864. }
  1865. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1866. /**
  1867. * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
  1868. * @pci_dev: Device to check.
  1869. *
  1870. * Return 'true' if the device is runtime-suspended, it doesn't have to be
  1871. * reconfigured due to wakeup settings difference between system and runtime
  1872. * suspend and the current power state of it is suitable for the upcoming
  1873. * (system) transition.
  1874. *
  1875. * If the device is not configured for system wakeup, disable PME for it before
  1876. * returning 'true' to prevent it from waking up the system unnecessarily.
  1877. */
  1878. bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
  1879. {
  1880. struct device *dev = &pci_dev->dev;
  1881. bool wakeup = device_may_wakeup(dev);
  1882. if (!pm_runtime_suspended(dev)
  1883. || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
  1884. || platform_pci_need_resume(pci_dev)
  1885. || (pci_dev->dev_flags & PCI_DEV_FLAGS_NEEDS_RESUME))
  1886. return false;
  1887. /*
  1888. * At this point the device is good to go unless it's been configured
  1889. * to generate PME at the runtime suspend time, but it is not supposed
  1890. * to wake up the system. In that case, simply disable PME for it
  1891. * (it will have to be re-enabled on exit from system resume).
  1892. *
  1893. * If the device's power state is D3cold and the platform check above
  1894. * hasn't triggered, the device's configuration is suitable and we don't
  1895. * need to manipulate it at all.
  1896. */
  1897. spin_lock_irq(&dev->power.lock);
  1898. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
  1899. !wakeup)
  1900. __pci_pme_active(pci_dev, false);
  1901. spin_unlock_irq(&dev->power.lock);
  1902. return true;
  1903. }
  1904. /**
  1905. * pci_dev_complete_resume - Finalize resume from system sleep for a device.
  1906. * @pci_dev: Device to handle.
  1907. *
  1908. * If the device is runtime suspended and wakeup-capable, enable PME for it as
  1909. * it might have been disabled during the prepare phase of system suspend if
  1910. * the device was not configured for system wakeup.
  1911. */
  1912. void pci_dev_complete_resume(struct pci_dev *pci_dev)
  1913. {
  1914. struct device *dev = &pci_dev->dev;
  1915. if (!pci_dev_run_wake(pci_dev))
  1916. return;
  1917. spin_lock_irq(&dev->power.lock);
  1918. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
  1919. __pci_pme_active(pci_dev, true);
  1920. spin_unlock_irq(&dev->power.lock);
  1921. }
  1922. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1923. {
  1924. struct device *dev = &pdev->dev;
  1925. struct device *parent = dev->parent;
  1926. if (parent)
  1927. pm_runtime_get_sync(parent);
  1928. pm_runtime_get_noresume(dev);
  1929. /*
  1930. * pdev->current_state is set to PCI_D3cold during suspending,
  1931. * so wait until suspending completes
  1932. */
  1933. pm_runtime_barrier(dev);
  1934. /*
  1935. * Only need to resume devices in D3cold, because config
  1936. * registers are still accessible for devices suspended but
  1937. * not in D3cold.
  1938. */
  1939. if (pdev->current_state == PCI_D3cold)
  1940. pm_runtime_resume(dev);
  1941. }
  1942. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1943. {
  1944. struct device *dev = &pdev->dev;
  1945. struct device *parent = dev->parent;
  1946. pm_runtime_put(dev);
  1947. if (parent)
  1948. pm_runtime_put_sync(parent);
  1949. }
  1950. /**
  1951. * pci_bridge_d3_possible - Is it possible to put the bridge into D3
  1952. * @bridge: Bridge to check
  1953. *
  1954. * This function checks if it is possible to move the bridge to D3.
  1955. * Currently we only allow D3 for recent enough PCIe ports.
  1956. */
  1957. bool pci_bridge_d3_possible(struct pci_dev *bridge)
  1958. {
  1959. unsigned int year;
  1960. if (!pci_is_pcie(bridge))
  1961. return false;
  1962. switch (pci_pcie_type(bridge)) {
  1963. case PCI_EXP_TYPE_ROOT_PORT:
  1964. case PCI_EXP_TYPE_UPSTREAM:
  1965. case PCI_EXP_TYPE_DOWNSTREAM:
  1966. if (pci_bridge_d3_disable)
  1967. return false;
  1968. /*
  1969. * Hotplug interrupts cannot be delivered if the link is down,
  1970. * so parents of a hotplug port must stay awake. In addition,
  1971. * hotplug ports handled by firmware in System Management Mode
  1972. * may not be put into D3 by the OS (Thunderbolt on non-Macs).
  1973. * For simplicity, disallow in general for now.
  1974. */
  1975. if (bridge->is_hotplug_bridge)
  1976. return false;
  1977. if (pci_bridge_d3_force)
  1978. return true;
  1979. /*
  1980. * It should be safe to put PCIe ports from 2015 or newer
  1981. * to D3.
  1982. */
  1983. if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
  1984. year >= 2015) {
  1985. return true;
  1986. }
  1987. break;
  1988. }
  1989. return false;
  1990. }
  1991. static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
  1992. {
  1993. bool *d3cold_ok = data;
  1994. if (/* The device needs to be allowed to go D3cold ... */
  1995. dev->no_d3cold || !dev->d3cold_allowed ||
  1996. /* ... and if it is wakeup capable to do so from D3cold. */
  1997. (device_may_wakeup(&dev->dev) &&
  1998. !pci_pme_capable(dev, PCI_D3cold)) ||
  1999. /* If it is a bridge it must be allowed to go to D3. */
  2000. !pci_power_manageable(dev))
  2001. *d3cold_ok = false;
  2002. return !*d3cold_ok;
  2003. }
  2004. /*
  2005. * pci_bridge_d3_update - Update bridge D3 capabilities
  2006. * @dev: PCI device which is changed
  2007. *
  2008. * Update upstream bridge PM capabilities accordingly depending on if the
  2009. * device PM configuration was changed or the device is being removed. The
  2010. * change is also propagated upstream.
  2011. */
  2012. void pci_bridge_d3_update(struct pci_dev *dev)
  2013. {
  2014. bool remove = !device_is_registered(&dev->dev);
  2015. struct pci_dev *bridge;
  2016. bool d3cold_ok = true;
  2017. bridge = pci_upstream_bridge(dev);
  2018. if (!bridge || !pci_bridge_d3_possible(bridge))
  2019. return;
  2020. /*
  2021. * If D3 is currently allowed for the bridge, removing one of its
  2022. * children won't change that.
  2023. */
  2024. if (remove && bridge->bridge_d3)
  2025. return;
  2026. /*
  2027. * If D3 is currently allowed for the bridge and a child is added or
  2028. * changed, disallowance of D3 can only be caused by that child, so
  2029. * we only need to check that single device, not any of its siblings.
  2030. *
  2031. * If D3 is currently not allowed for the bridge, checking the device
  2032. * first may allow us to skip checking its siblings.
  2033. */
  2034. if (!remove)
  2035. pci_dev_check_d3cold(dev, &d3cold_ok);
  2036. /*
  2037. * If D3 is currently not allowed for the bridge, this may be caused
  2038. * either by the device being changed/removed or any of its siblings,
  2039. * so we need to go through all children to find out if one of them
  2040. * continues to block D3.
  2041. */
  2042. if (d3cold_ok && !bridge->bridge_d3)
  2043. pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
  2044. &d3cold_ok);
  2045. if (bridge->bridge_d3 != d3cold_ok) {
  2046. bridge->bridge_d3 = d3cold_ok;
  2047. /* Propagate change to upstream bridges */
  2048. pci_bridge_d3_update(bridge);
  2049. }
  2050. }
  2051. /**
  2052. * pci_d3cold_enable - Enable D3cold for device
  2053. * @dev: PCI device to handle
  2054. *
  2055. * This function can be used in drivers to enable D3cold from the device
  2056. * they handle. It also updates upstream PCI bridge PM capabilities
  2057. * accordingly.
  2058. */
  2059. void pci_d3cold_enable(struct pci_dev *dev)
  2060. {
  2061. if (dev->no_d3cold) {
  2062. dev->no_d3cold = false;
  2063. pci_bridge_d3_update(dev);
  2064. }
  2065. }
  2066. EXPORT_SYMBOL_GPL(pci_d3cold_enable);
  2067. /**
  2068. * pci_d3cold_disable - Disable D3cold for device
  2069. * @dev: PCI device to handle
  2070. *
  2071. * This function can be used in drivers to disable D3cold from the device
  2072. * they handle. It also updates upstream PCI bridge PM capabilities
  2073. * accordingly.
  2074. */
  2075. void pci_d3cold_disable(struct pci_dev *dev)
  2076. {
  2077. if (!dev->no_d3cold) {
  2078. dev->no_d3cold = true;
  2079. pci_bridge_d3_update(dev);
  2080. }
  2081. }
  2082. EXPORT_SYMBOL_GPL(pci_d3cold_disable);
  2083. /**
  2084. * pci_pm_init - Initialize PM functions of given PCI device
  2085. * @dev: PCI device to handle.
  2086. */
  2087. void pci_pm_init(struct pci_dev *dev)
  2088. {
  2089. int pm;
  2090. u16 pmc;
  2091. pm_runtime_forbid(&dev->dev);
  2092. pm_runtime_set_active(&dev->dev);
  2093. pm_runtime_enable(&dev->dev);
  2094. device_enable_async_suspend(&dev->dev);
  2095. dev->wakeup_prepared = false;
  2096. dev->pm_cap = 0;
  2097. dev->pme_support = 0;
  2098. /* find PCI PM capability in list */
  2099. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2100. if (!pm)
  2101. return;
  2102. /* Check device's ability to generate PME# */
  2103. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  2104. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  2105. dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
  2106. pmc & PCI_PM_CAP_VER_MASK);
  2107. return;
  2108. }
  2109. dev->pm_cap = pm;
  2110. dev->d3_delay = PCI_PM_D3_WAIT;
  2111. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  2112. dev->bridge_d3 = pci_bridge_d3_possible(dev);
  2113. dev->d3cold_allowed = true;
  2114. dev->d1_support = false;
  2115. dev->d2_support = false;
  2116. if (!pci_no_d1d2(dev)) {
  2117. if (pmc & PCI_PM_CAP_D1)
  2118. dev->d1_support = true;
  2119. if (pmc & PCI_PM_CAP_D2)
  2120. dev->d2_support = true;
  2121. if (dev->d1_support || dev->d2_support)
  2122. dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
  2123. dev->d1_support ? " D1" : "",
  2124. dev->d2_support ? " D2" : "");
  2125. }
  2126. pmc &= PCI_PM_CAP_PME_MASK;
  2127. if (pmc) {
  2128. dev_printk(KERN_DEBUG, &dev->dev,
  2129. "PME# supported from%s%s%s%s%s\n",
  2130. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  2131. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  2132. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  2133. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  2134. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  2135. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  2136. dev->pme_poll = true;
  2137. /*
  2138. * Make device's PM flags reflect the wake-up capability, but
  2139. * let the user space enable it to wake up the system as needed.
  2140. */
  2141. device_set_wakeup_capable(&dev->dev, true);
  2142. /* Disable the PME# generation functionality */
  2143. pci_pme_active(dev, false);
  2144. }
  2145. }
  2146. static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
  2147. {
  2148. unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
  2149. switch (prop) {
  2150. case PCI_EA_P_MEM:
  2151. case PCI_EA_P_VF_MEM:
  2152. flags |= IORESOURCE_MEM;
  2153. break;
  2154. case PCI_EA_P_MEM_PREFETCH:
  2155. case PCI_EA_P_VF_MEM_PREFETCH:
  2156. flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  2157. break;
  2158. case PCI_EA_P_IO:
  2159. flags |= IORESOURCE_IO;
  2160. break;
  2161. default:
  2162. return 0;
  2163. }
  2164. return flags;
  2165. }
  2166. static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
  2167. u8 prop)
  2168. {
  2169. if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
  2170. return &dev->resource[bei];
  2171. #ifdef CONFIG_PCI_IOV
  2172. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
  2173. (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
  2174. return &dev->resource[PCI_IOV_RESOURCES +
  2175. bei - PCI_EA_BEI_VF_BAR0];
  2176. #endif
  2177. else if (bei == PCI_EA_BEI_ROM)
  2178. return &dev->resource[PCI_ROM_RESOURCE];
  2179. else
  2180. return NULL;
  2181. }
  2182. /* Read an Enhanced Allocation (EA) entry */
  2183. static int pci_ea_read(struct pci_dev *dev, int offset)
  2184. {
  2185. struct resource *res;
  2186. int ent_size, ent_offset = offset;
  2187. resource_size_t start, end;
  2188. unsigned long flags;
  2189. u32 dw0, bei, base, max_offset;
  2190. u8 prop;
  2191. bool support_64 = (sizeof(resource_size_t) >= 8);
  2192. pci_read_config_dword(dev, ent_offset, &dw0);
  2193. ent_offset += 4;
  2194. /* Entry size field indicates DWORDs after 1st */
  2195. ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
  2196. if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
  2197. goto out;
  2198. bei = (dw0 & PCI_EA_BEI) >> 4;
  2199. prop = (dw0 & PCI_EA_PP) >> 8;
  2200. /*
  2201. * If the Property is in the reserved range, try the Secondary
  2202. * Property instead.
  2203. */
  2204. if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
  2205. prop = (dw0 & PCI_EA_SP) >> 16;
  2206. if (prop > PCI_EA_P_BRIDGE_IO)
  2207. goto out;
  2208. res = pci_ea_get_resource(dev, bei, prop);
  2209. if (!res) {
  2210. dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
  2211. goto out;
  2212. }
  2213. flags = pci_ea_flags(dev, prop);
  2214. if (!flags) {
  2215. dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
  2216. goto out;
  2217. }
  2218. /* Read Base */
  2219. pci_read_config_dword(dev, ent_offset, &base);
  2220. start = (base & PCI_EA_FIELD_MASK);
  2221. ent_offset += 4;
  2222. /* Read MaxOffset */
  2223. pci_read_config_dword(dev, ent_offset, &max_offset);
  2224. ent_offset += 4;
  2225. /* Read Base MSBs (if 64-bit entry) */
  2226. if (base & PCI_EA_IS_64) {
  2227. u32 base_upper;
  2228. pci_read_config_dword(dev, ent_offset, &base_upper);
  2229. ent_offset += 4;
  2230. flags |= IORESOURCE_MEM_64;
  2231. /* entry starts above 32-bit boundary, can't use */
  2232. if (!support_64 && base_upper)
  2233. goto out;
  2234. if (support_64)
  2235. start |= ((u64)base_upper << 32);
  2236. }
  2237. end = start + (max_offset | 0x03);
  2238. /* Read MaxOffset MSBs (if 64-bit entry) */
  2239. if (max_offset & PCI_EA_IS_64) {
  2240. u32 max_offset_upper;
  2241. pci_read_config_dword(dev, ent_offset, &max_offset_upper);
  2242. ent_offset += 4;
  2243. flags |= IORESOURCE_MEM_64;
  2244. /* entry too big, can't use */
  2245. if (!support_64 && max_offset_upper)
  2246. goto out;
  2247. if (support_64)
  2248. end += ((u64)max_offset_upper << 32);
  2249. }
  2250. if (end < start) {
  2251. dev_err(&dev->dev, "EA Entry crosses address boundary\n");
  2252. goto out;
  2253. }
  2254. if (ent_size != ent_offset - offset) {
  2255. dev_err(&dev->dev,
  2256. "EA Entry Size (%d) does not match length read (%d)\n",
  2257. ent_size, ent_offset - offset);
  2258. goto out;
  2259. }
  2260. res->name = pci_name(dev);
  2261. res->start = start;
  2262. res->end = end;
  2263. res->flags = flags;
  2264. if (bei <= PCI_EA_BEI_BAR5)
  2265. dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2266. bei, res, prop);
  2267. else if (bei == PCI_EA_BEI_ROM)
  2268. dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
  2269. res, prop);
  2270. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
  2271. dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2272. bei - PCI_EA_BEI_VF_BAR0, res, prop);
  2273. else
  2274. dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
  2275. bei, res, prop);
  2276. out:
  2277. return offset + ent_size;
  2278. }
  2279. /* Enhanced Allocation Initialization */
  2280. void pci_ea_init(struct pci_dev *dev)
  2281. {
  2282. int ea;
  2283. u8 num_ent;
  2284. int offset;
  2285. int i;
  2286. /* find PCI EA capability in list */
  2287. ea = pci_find_capability(dev, PCI_CAP_ID_EA);
  2288. if (!ea)
  2289. return;
  2290. /* determine the number of entries */
  2291. pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
  2292. &num_ent);
  2293. num_ent &= PCI_EA_NUM_ENT_MASK;
  2294. offset = ea + PCI_EA_FIRST_ENT;
  2295. /* Skip DWORD 2 for type 1 functions */
  2296. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2297. offset += 4;
  2298. /* parse each EA entry */
  2299. for (i = 0; i < num_ent; ++i)
  2300. offset = pci_ea_read(dev, offset);
  2301. }
  2302. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  2303. struct pci_cap_saved_state *new_cap)
  2304. {
  2305. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  2306. }
  2307. /**
  2308. * _pci_add_cap_save_buffer - allocate buffer for saving given
  2309. * capability registers
  2310. * @dev: the PCI device
  2311. * @cap: the capability to allocate the buffer for
  2312. * @extended: Standard or Extended capability ID
  2313. * @size: requested size of the buffer
  2314. */
  2315. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  2316. bool extended, unsigned int size)
  2317. {
  2318. int pos;
  2319. struct pci_cap_saved_state *save_state;
  2320. if (extended)
  2321. pos = pci_find_ext_capability(dev, cap);
  2322. else
  2323. pos = pci_find_capability(dev, cap);
  2324. if (!pos)
  2325. return 0;
  2326. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  2327. if (!save_state)
  2328. return -ENOMEM;
  2329. save_state->cap.cap_nr = cap;
  2330. save_state->cap.cap_extended = extended;
  2331. save_state->cap.size = size;
  2332. pci_add_saved_cap(dev, save_state);
  2333. return 0;
  2334. }
  2335. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  2336. {
  2337. return _pci_add_cap_save_buffer(dev, cap, false, size);
  2338. }
  2339. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  2340. {
  2341. return _pci_add_cap_save_buffer(dev, cap, true, size);
  2342. }
  2343. /**
  2344. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  2345. * @dev: the PCI device
  2346. */
  2347. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  2348. {
  2349. int error;
  2350. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  2351. PCI_EXP_SAVE_REGS * sizeof(u16));
  2352. if (error)
  2353. dev_err(&dev->dev,
  2354. "unable to preallocate PCI Express save buffer\n");
  2355. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  2356. if (error)
  2357. dev_err(&dev->dev,
  2358. "unable to preallocate PCI-X save buffer\n");
  2359. pci_allocate_vc_save_buffers(dev);
  2360. }
  2361. void pci_free_cap_save_buffers(struct pci_dev *dev)
  2362. {
  2363. struct pci_cap_saved_state *tmp;
  2364. struct hlist_node *n;
  2365. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  2366. kfree(tmp);
  2367. }
  2368. /**
  2369. * pci_configure_ari - enable or disable ARI forwarding
  2370. * @dev: the PCI device
  2371. *
  2372. * If @dev and its upstream bridge both support ARI, enable ARI in the
  2373. * bridge. Otherwise, disable ARI in the bridge.
  2374. */
  2375. void pci_configure_ari(struct pci_dev *dev)
  2376. {
  2377. u32 cap;
  2378. struct pci_dev *bridge;
  2379. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  2380. return;
  2381. bridge = dev->bus->self;
  2382. if (!bridge)
  2383. return;
  2384. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2385. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  2386. return;
  2387. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  2388. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  2389. PCI_EXP_DEVCTL2_ARI);
  2390. bridge->ari_enabled = 1;
  2391. } else {
  2392. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  2393. PCI_EXP_DEVCTL2_ARI);
  2394. bridge->ari_enabled = 0;
  2395. }
  2396. }
  2397. static int pci_acs_enable;
  2398. /**
  2399. * pci_request_acs - ask for ACS to be enabled if supported
  2400. */
  2401. void pci_request_acs(void)
  2402. {
  2403. pci_acs_enable = 1;
  2404. }
  2405. /**
  2406. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  2407. * @dev: the PCI device
  2408. */
  2409. static void pci_std_enable_acs(struct pci_dev *dev)
  2410. {
  2411. int pos;
  2412. u16 cap;
  2413. u16 ctrl;
  2414. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2415. if (!pos)
  2416. return;
  2417. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  2418. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2419. /* Source Validation */
  2420. ctrl |= (cap & PCI_ACS_SV);
  2421. /* P2P Request Redirect */
  2422. ctrl |= (cap & PCI_ACS_RR);
  2423. /* P2P Completion Redirect */
  2424. ctrl |= (cap & PCI_ACS_CR);
  2425. /* Upstream Forwarding */
  2426. ctrl |= (cap & PCI_ACS_UF);
  2427. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2428. }
  2429. /**
  2430. * pci_enable_acs - enable ACS if hardware support it
  2431. * @dev: the PCI device
  2432. */
  2433. void pci_enable_acs(struct pci_dev *dev)
  2434. {
  2435. if (!pci_acs_enable)
  2436. return;
  2437. if (!pci_dev_specific_enable_acs(dev))
  2438. return;
  2439. pci_std_enable_acs(dev);
  2440. }
  2441. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  2442. {
  2443. int pos;
  2444. u16 cap, ctrl;
  2445. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  2446. if (!pos)
  2447. return false;
  2448. /*
  2449. * Except for egress control, capabilities are either required
  2450. * or only required if controllable. Features missing from the
  2451. * capability field can therefore be assumed as hard-wired enabled.
  2452. */
  2453. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  2454. acs_flags &= (cap | PCI_ACS_EC);
  2455. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  2456. return (ctrl & acs_flags) == acs_flags;
  2457. }
  2458. /**
  2459. * pci_acs_enabled - test ACS against required flags for a given device
  2460. * @pdev: device to test
  2461. * @acs_flags: required PCI ACS flags
  2462. *
  2463. * Return true if the device supports the provided flags. Automatically
  2464. * filters out flags that are not implemented on multifunction devices.
  2465. *
  2466. * Note that this interface checks the effective ACS capabilities of the
  2467. * device rather than the actual capabilities. For instance, most single
  2468. * function endpoints are not required to support ACS because they have no
  2469. * opportunity for peer-to-peer access. We therefore return 'true'
  2470. * regardless of whether the device exposes an ACS capability. This makes
  2471. * it much easier for callers of this function to ignore the actual type
  2472. * or topology of the device when testing ACS support.
  2473. */
  2474. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  2475. {
  2476. int ret;
  2477. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  2478. if (ret >= 0)
  2479. return ret > 0;
  2480. /*
  2481. * Conventional PCI and PCI-X devices never support ACS, either
  2482. * effectively or actually. The shared bus topology implies that
  2483. * any device on the bus can receive or snoop DMA.
  2484. */
  2485. if (!pci_is_pcie(pdev))
  2486. return false;
  2487. switch (pci_pcie_type(pdev)) {
  2488. /*
  2489. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2490. * but since their primary interface is PCI/X, we conservatively
  2491. * handle them as we would a non-PCIe device.
  2492. */
  2493. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2494. /*
  2495. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2496. * applicable... must never implement an ACS Extended Capability...".
  2497. * This seems arbitrary, but we take a conservative interpretation
  2498. * of this statement.
  2499. */
  2500. case PCI_EXP_TYPE_PCI_BRIDGE:
  2501. case PCI_EXP_TYPE_RC_EC:
  2502. return false;
  2503. /*
  2504. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2505. * implement ACS in order to indicate their peer-to-peer capabilities,
  2506. * regardless of whether they are single- or multi-function devices.
  2507. */
  2508. case PCI_EXP_TYPE_DOWNSTREAM:
  2509. case PCI_EXP_TYPE_ROOT_PORT:
  2510. return pci_acs_flags_enabled(pdev, acs_flags);
  2511. /*
  2512. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2513. * implemented by the remaining PCIe types to indicate peer-to-peer
  2514. * capabilities, but only when they are part of a multifunction
  2515. * device. The footnote for section 6.12 indicates the specific
  2516. * PCIe types included here.
  2517. */
  2518. case PCI_EXP_TYPE_ENDPOINT:
  2519. case PCI_EXP_TYPE_UPSTREAM:
  2520. case PCI_EXP_TYPE_LEG_END:
  2521. case PCI_EXP_TYPE_RC_END:
  2522. if (!pdev->multifunction)
  2523. break;
  2524. return pci_acs_flags_enabled(pdev, acs_flags);
  2525. }
  2526. /*
  2527. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2528. * to single function devices with the exception of downstream ports.
  2529. */
  2530. return true;
  2531. }
  2532. /**
  2533. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2534. * @start: starting downstream device
  2535. * @end: ending upstream device or NULL to search to the root bus
  2536. * @acs_flags: required flags
  2537. *
  2538. * Walk up a device tree from start to end testing PCI ACS support. If
  2539. * any step along the way does not support the required flags, return false.
  2540. */
  2541. bool pci_acs_path_enabled(struct pci_dev *start,
  2542. struct pci_dev *end, u16 acs_flags)
  2543. {
  2544. struct pci_dev *pdev, *parent = start;
  2545. do {
  2546. pdev = parent;
  2547. if (!pci_acs_enabled(pdev, acs_flags))
  2548. return false;
  2549. if (pci_is_root_bus(pdev->bus))
  2550. return (end == NULL);
  2551. parent = pdev->bus->self;
  2552. } while (pdev != end);
  2553. return true;
  2554. }
  2555. /**
  2556. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2557. * @dev: the PCI device
  2558. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2559. *
  2560. * Perform INTx swizzling for a device behind one level of bridge. This is
  2561. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2562. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2563. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2564. * the PCI Express Base Specification, Revision 2.1)
  2565. */
  2566. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2567. {
  2568. int slot;
  2569. if (pci_ari_enabled(dev->bus))
  2570. slot = 0;
  2571. else
  2572. slot = PCI_SLOT(dev->devfn);
  2573. return (((pin - 1) + slot) % 4) + 1;
  2574. }
  2575. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2576. {
  2577. u8 pin;
  2578. pin = dev->pin;
  2579. if (!pin)
  2580. return -1;
  2581. while (!pci_is_root_bus(dev->bus)) {
  2582. pin = pci_swizzle_interrupt_pin(dev, pin);
  2583. dev = dev->bus->self;
  2584. }
  2585. *bridge = dev;
  2586. return pin;
  2587. }
  2588. /**
  2589. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2590. * @dev: the PCI device
  2591. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2592. *
  2593. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2594. * bridges all the way up to a PCI root bus.
  2595. */
  2596. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2597. {
  2598. u8 pin = *pinp;
  2599. while (!pci_is_root_bus(dev->bus)) {
  2600. pin = pci_swizzle_interrupt_pin(dev, pin);
  2601. dev = dev->bus->self;
  2602. }
  2603. *pinp = pin;
  2604. return PCI_SLOT(dev->devfn);
  2605. }
  2606. EXPORT_SYMBOL_GPL(pci_common_swizzle);
  2607. /**
  2608. * pci_release_region - Release a PCI bar
  2609. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2610. * @bar: BAR to release
  2611. *
  2612. * Releases the PCI I/O and memory resources previously reserved by a
  2613. * successful call to pci_request_region. Call this function only
  2614. * after all use of the PCI regions has ceased.
  2615. */
  2616. void pci_release_region(struct pci_dev *pdev, int bar)
  2617. {
  2618. struct pci_devres *dr;
  2619. if (pci_resource_len(pdev, bar) == 0)
  2620. return;
  2621. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2622. release_region(pci_resource_start(pdev, bar),
  2623. pci_resource_len(pdev, bar));
  2624. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2625. release_mem_region(pci_resource_start(pdev, bar),
  2626. pci_resource_len(pdev, bar));
  2627. dr = find_pci_dr(pdev);
  2628. if (dr)
  2629. dr->region_mask &= ~(1 << bar);
  2630. }
  2631. EXPORT_SYMBOL(pci_release_region);
  2632. /**
  2633. * __pci_request_region - Reserved PCI I/O and memory resource
  2634. * @pdev: PCI device whose resources are to be reserved
  2635. * @bar: BAR to be reserved
  2636. * @res_name: Name to be associated with resource.
  2637. * @exclusive: whether the region access is exclusive or not
  2638. *
  2639. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2640. * being reserved by owner @res_name. Do not access any
  2641. * address inside the PCI regions unless this call returns
  2642. * successfully.
  2643. *
  2644. * If @exclusive is set, then the region is marked so that userspace
  2645. * is explicitly not allowed to map the resource via /dev/mem or
  2646. * sysfs MMIO access.
  2647. *
  2648. * Returns 0 on success, or %EBUSY on error. A warning
  2649. * message is also printed on failure.
  2650. */
  2651. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2652. const char *res_name, int exclusive)
  2653. {
  2654. struct pci_devres *dr;
  2655. if (pci_resource_len(pdev, bar) == 0)
  2656. return 0;
  2657. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2658. if (!request_region(pci_resource_start(pdev, bar),
  2659. pci_resource_len(pdev, bar), res_name))
  2660. goto err_out;
  2661. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2662. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2663. pci_resource_len(pdev, bar), res_name,
  2664. exclusive))
  2665. goto err_out;
  2666. }
  2667. dr = find_pci_dr(pdev);
  2668. if (dr)
  2669. dr->region_mask |= 1 << bar;
  2670. return 0;
  2671. err_out:
  2672. dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
  2673. &pdev->resource[bar]);
  2674. return -EBUSY;
  2675. }
  2676. /**
  2677. * pci_request_region - Reserve PCI I/O and memory resource
  2678. * @pdev: PCI device whose resources are to be reserved
  2679. * @bar: BAR to be reserved
  2680. * @res_name: Name to be associated with resource
  2681. *
  2682. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2683. * being reserved by owner @res_name. Do not access any
  2684. * address inside the PCI regions unless this call returns
  2685. * successfully.
  2686. *
  2687. * Returns 0 on success, or %EBUSY on error. A warning
  2688. * message is also printed on failure.
  2689. */
  2690. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2691. {
  2692. return __pci_request_region(pdev, bar, res_name, 0);
  2693. }
  2694. EXPORT_SYMBOL(pci_request_region);
  2695. /**
  2696. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2697. * @pdev: PCI device whose resources are to be reserved
  2698. * @bar: BAR to be reserved
  2699. * @res_name: Name to be associated with resource.
  2700. *
  2701. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2702. * being reserved by owner @res_name. Do not access any
  2703. * address inside the PCI regions unless this call returns
  2704. * successfully.
  2705. *
  2706. * Returns 0 on success, or %EBUSY on error. A warning
  2707. * message is also printed on failure.
  2708. *
  2709. * The key difference that _exclusive makes it that userspace is
  2710. * explicitly not allowed to map the resource via /dev/mem or
  2711. * sysfs.
  2712. */
  2713. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  2714. const char *res_name)
  2715. {
  2716. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2717. }
  2718. EXPORT_SYMBOL(pci_request_region_exclusive);
  2719. /**
  2720. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2721. * @pdev: PCI device whose resources were previously reserved
  2722. * @bars: Bitmask of BARs to be released
  2723. *
  2724. * Release selected PCI I/O and memory resources previously reserved.
  2725. * Call this function only after all use of the PCI regions has ceased.
  2726. */
  2727. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2728. {
  2729. int i;
  2730. for (i = 0; i < 6; i++)
  2731. if (bars & (1 << i))
  2732. pci_release_region(pdev, i);
  2733. }
  2734. EXPORT_SYMBOL(pci_release_selected_regions);
  2735. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2736. const char *res_name, int excl)
  2737. {
  2738. int i;
  2739. for (i = 0; i < 6; i++)
  2740. if (bars & (1 << i))
  2741. if (__pci_request_region(pdev, i, res_name, excl))
  2742. goto err_out;
  2743. return 0;
  2744. err_out:
  2745. while (--i >= 0)
  2746. if (bars & (1 << i))
  2747. pci_release_region(pdev, i);
  2748. return -EBUSY;
  2749. }
  2750. /**
  2751. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2752. * @pdev: PCI device whose resources are to be reserved
  2753. * @bars: Bitmask of BARs to be requested
  2754. * @res_name: Name to be associated with resource
  2755. */
  2756. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2757. const char *res_name)
  2758. {
  2759. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2760. }
  2761. EXPORT_SYMBOL(pci_request_selected_regions);
  2762. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  2763. const char *res_name)
  2764. {
  2765. return __pci_request_selected_regions(pdev, bars, res_name,
  2766. IORESOURCE_EXCLUSIVE);
  2767. }
  2768. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2769. /**
  2770. * pci_release_regions - Release reserved PCI I/O and memory resources
  2771. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2772. *
  2773. * Releases all PCI I/O and memory resources previously reserved by a
  2774. * successful call to pci_request_regions. Call this function only
  2775. * after all use of the PCI regions has ceased.
  2776. */
  2777. void pci_release_regions(struct pci_dev *pdev)
  2778. {
  2779. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2780. }
  2781. EXPORT_SYMBOL(pci_release_regions);
  2782. /**
  2783. * pci_request_regions - Reserved PCI I/O and memory resources
  2784. * @pdev: PCI device whose resources are to be reserved
  2785. * @res_name: Name to be associated with resource.
  2786. *
  2787. * Mark all PCI regions associated with PCI device @pdev as
  2788. * being reserved by owner @res_name. Do not access any
  2789. * address inside the PCI regions unless this call returns
  2790. * successfully.
  2791. *
  2792. * Returns 0 on success, or %EBUSY on error. A warning
  2793. * message is also printed on failure.
  2794. */
  2795. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2796. {
  2797. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2798. }
  2799. EXPORT_SYMBOL(pci_request_regions);
  2800. /**
  2801. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2802. * @pdev: PCI device whose resources are to be reserved
  2803. * @res_name: Name to be associated with resource.
  2804. *
  2805. * Mark all PCI regions associated with PCI device @pdev as
  2806. * being reserved by owner @res_name. Do not access any
  2807. * address inside the PCI regions unless this call returns
  2808. * successfully.
  2809. *
  2810. * pci_request_regions_exclusive() will mark the region so that
  2811. * /dev/mem and the sysfs MMIO access will not be allowed.
  2812. *
  2813. * Returns 0 on success, or %EBUSY on error. A warning
  2814. * message is also printed on failure.
  2815. */
  2816. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2817. {
  2818. return pci_request_selected_regions_exclusive(pdev,
  2819. ((1 << 6) - 1), res_name);
  2820. }
  2821. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2822. #ifdef PCI_IOBASE
  2823. struct io_range {
  2824. struct list_head list;
  2825. phys_addr_t start;
  2826. resource_size_t size;
  2827. };
  2828. static LIST_HEAD(io_range_list);
  2829. static DEFINE_SPINLOCK(io_range_lock);
  2830. #endif
  2831. /*
  2832. * Record the PCI IO range (expressed as CPU physical address + size).
  2833. * Return a negative value if an error has occured, zero otherwise
  2834. */
  2835. int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
  2836. {
  2837. int err = 0;
  2838. #ifdef PCI_IOBASE
  2839. struct io_range *range;
  2840. resource_size_t allocated_size = 0;
  2841. /* check if the range hasn't been previously recorded */
  2842. spin_lock(&io_range_lock);
  2843. list_for_each_entry(range, &io_range_list, list) {
  2844. if (addr >= range->start && addr + size <= range->start + size) {
  2845. /* range already registered, bail out */
  2846. goto end_register;
  2847. }
  2848. allocated_size += range->size;
  2849. }
  2850. /* range not registed yet, check for available space */
  2851. if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
  2852. /* if it's too big check if 64K space can be reserved */
  2853. if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
  2854. err = -E2BIG;
  2855. goto end_register;
  2856. }
  2857. size = SZ_64K;
  2858. pr_warn("Requested IO range too big, new size set to 64K\n");
  2859. }
  2860. /* add the range to the list */
  2861. range = kzalloc(sizeof(*range), GFP_ATOMIC);
  2862. if (!range) {
  2863. err = -ENOMEM;
  2864. goto end_register;
  2865. }
  2866. range->start = addr;
  2867. range->size = size;
  2868. list_add_tail(&range->list, &io_range_list);
  2869. end_register:
  2870. spin_unlock(&io_range_lock);
  2871. #endif
  2872. return err;
  2873. }
  2874. phys_addr_t pci_pio_to_address(unsigned long pio)
  2875. {
  2876. phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
  2877. #ifdef PCI_IOBASE
  2878. struct io_range *range;
  2879. resource_size_t allocated_size = 0;
  2880. if (pio > IO_SPACE_LIMIT)
  2881. return address;
  2882. spin_lock(&io_range_lock);
  2883. list_for_each_entry(range, &io_range_list, list) {
  2884. if (pio >= allocated_size && pio < allocated_size + range->size) {
  2885. address = range->start + pio - allocated_size;
  2886. break;
  2887. }
  2888. allocated_size += range->size;
  2889. }
  2890. spin_unlock(&io_range_lock);
  2891. #endif
  2892. return address;
  2893. }
  2894. unsigned long __weak pci_address_to_pio(phys_addr_t address)
  2895. {
  2896. #ifdef PCI_IOBASE
  2897. struct io_range *res;
  2898. resource_size_t offset = 0;
  2899. unsigned long addr = -1;
  2900. spin_lock(&io_range_lock);
  2901. list_for_each_entry(res, &io_range_list, list) {
  2902. if (address >= res->start && address < res->start + res->size) {
  2903. addr = address - res->start + offset;
  2904. break;
  2905. }
  2906. offset += res->size;
  2907. }
  2908. spin_unlock(&io_range_lock);
  2909. return addr;
  2910. #else
  2911. if (address > IO_SPACE_LIMIT)
  2912. return (unsigned long)-1;
  2913. return (unsigned long) address;
  2914. #endif
  2915. }
  2916. /**
  2917. * pci_remap_iospace - Remap the memory mapped I/O space
  2918. * @res: Resource describing the I/O space
  2919. * @phys_addr: physical address of range to be mapped
  2920. *
  2921. * Remap the memory mapped I/O space described by the @res
  2922. * and the CPU physical address @phys_addr into virtual address space.
  2923. * Only architectures that have memory mapped IO functions defined
  2924. * (and the PCI_IOBASE value defined) should call this function.
  2925. */
  2926. int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  2927. {
  2928. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  2929. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  2930. if (!(res->flags & IORESOURCE_IO))
  2931. return -EINVAL;
  2932. if (res->end > IO_SPACE_LIMIT)
  2933. return -EINVAL;
  2934. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  2935. pgprot_device(PAGE_KERNEL));
  2936. #else
  2937. /* this architecture does not have memory mapped I/O space,
  2938. so this function should never be called */
  2939. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  2940. return -ENODEV;
  2941. #endif
  2942. }
  2943. EXPORT_SYMBOL(pci_remap_iospace);
  2944. /**
  2945. * pci_unmap_iospace - Unmap the memory mapped I/O space
  2946. * @res: resource to be unmapped
  2947. *
  2948. * Unmap the CPU virtual address @res from virtual address space.
  2949. * Only architectures that have memory mapped IO functions defined
  2950. * (and the PCI_IOBASE value defined) should call this function.
  2951. */
  2952. void pci_unmap_iospace(struct resource *res)
  2953. {
  2954. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  2955. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  2956. unmap_kernel_range(vaddr, resource_size(res));
  2957. #endif
  2958. }
  2959. EXPORT_SYMBOL(pci_unmap_iospace);
  2960. static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
  2961. {
  2962. struct resource **res = ptr;
  2963. pci_unmap_iospace(*res);
  2964. }
  2965. /**
  2966. * devm_pci_remap_iospace - Managed pci_remap_iospace()
  2967. * @dev: Generic device to remap IO address for
  2968. * @res: Resource describing the I/O space
  2969. * @phys_addr: physical address of range to be mapped
  2970. *
  2971. * Managed pci_remap_iospace(). Map is automatically unmapped on driver
  2972. * detach.
  2973. */
  2974. int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
  2975. phys_addr_t phys_addr)
  2976. {
  2977. const struct resource **ptr;
  2978. int error;
  2979. ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
  2980. if (!ptr)
  2981. return -ENOMEM;
  2982. error = pci_remap_iospace(res, phys_addr);
  2983. if (error) {
  2984. devres_free(ptr);
  2985. } else {
  2986. *ptr = res;
  2987. devres_add(dev, ptr);
  2988. }
  2989. return error;
  2990. }
  2991. EXPORT_SYMBOL(devm_pci_remap_iospace);
  2992. /**
  2993. * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
  2994. * @dev: Generic device to remap IO address for
  2995. * @offset: Resource address to map
  2996. * @size: Size of map
  2997. *
  2998. * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
  2999. * detach.
  3000. */
  3001. void __iomem *devm_pci_remap_cfgspace(struct device *dev,
  3002. resource_size_t offset,
  3003. resource_size_t size)
  3004. {
  3005. void __iomem **ptr, *addr;
  3006. ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
  3007. if (!ptr)
  3008. return NULL;
  3009. addr = pci_remap_cfgspace(offset, size);
  3010. if (addr) {
  3011. *ptr = addr;
  3012. devres_add(dev, ptr);
  3013. } else
  3014. devres_free(ptr);
  3015. return addr;
  3016. }
  3017. EXPORT_SYMBOL(devm_pci_remap_cfgspace);
  3018. /**
  3019. * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
  3020. * @dev: generic device to handle the resource for
  3021. * @res: configuration space resource to be handled
  3022. *
  3023. * Checks that a resource is a valid memory region, requests the memory
  3024. * region and ioremaps with pci_remap_cfgspace() API that ensures the
  3025. * proper PCI configuration space memory attributes are guaranteed.
  3026. *
  3027. * All operations are managed and will be undone on driver detach.
  3028. *
  3029. * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
  3030. * on failure. Usage example:
  3031. *
  3032. * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  3033. * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
  3034. * if (IS_ERR(base))
  3035. * return PTR_ERR(base);
  3036. */
  3037. void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
  3038. struct resource *res)
  3039. {
  3040. resource_size_t size;
  3041. const char *name;
  3042. void __iomem *dest_ptr;
  3043. BUG_ON(!dev);
  3044. if (!res || resource_type(res) != IORESOURCE_MEM) {
  3045. dev_err(dev, "invalid resource\n");
  3046. return IOMEM_ERR_PTR(-EINVAL);
  3047. }
  3048. size = resource_size(res);
  3049. name = res->name ?: dev_name(dev);
  3050. if (!devm_request_mem_region(dev, res->start, size, name)) {
  3051. dev_err(dev, "can't request region for resource %pR\n", res);
  3052. return IOMEM_ERR_PTR(-EBUSY);
  3053. }
  3054. dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
  3055. if (!dest_ptr) {
  3056. dev_err(dev, "ioremap failed for resource %pR\n", res);
  3057. devm_release_mem_region(dev, res->start, size);
  3058. dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
  3059. }
  3060. return dest_ptr;
  3061. }
  3062. EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
  3063. static void __pci_set_master(struct pci_dev *dev, bool enable)
  3064. {
  3065. u16 old_cmd, cmd;
  3066. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  3067. if (enable)
  3068. cmd = old_cmd | PCI_COMMAND_MASTER;
  3069. else
  3070. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  3071. if (cmd != old_cmd) {
  3072. dev_dbg(&dev->dev, "%s bus mastering\n",
  3073. enable ? "enabling" : "disabling");
  3074. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3075. }
  3076. dev->is_busmaster = enable;
  3077. }
  3078. /**
  3079. * pcibios_setup - process "pci=" kernel boot arguments
  3080. * @str: string used to pass in "pci=" kernel boot arguments
  3081. *
  3082. * Process kernel boot arguments. This is the default implementation.
  3083. * Architecture specific implementations can override this as necessary.
  3084. */
  3085. char * __weak __init pcibios_setup(char *str)
  3086. {
  3087. return str;
  3088. }
  3089. /**
  3090. * pcibios_set_master - enable PCI bus-mastering for device dev
  3091. * @dev: the PCI device to enable
  3092. *
  3093. * Enables PCI bus-mastering for the device. This is the default
  3094. * implementation. Architecture specific implementations can override
  3095. * this if necessary.
  3096. */
  3097. void __weak pcibios_set_master(struct pci_dev *dev)
  3098. {
  3099. u8 lat;
  3100. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  3101. if (pci_is_pcie(dev))
  3102. return;
  3103. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  3104. if (lat < 16)
  3105. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  3106. else if (lat > pcibios_max_latency)
  3107. lat = pcibios_max_latency;
  3108. else
  3109. return;
  3110. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  3111. }
  3112. /**
  3113. * pci_set_master - enables bus-mastering for device dev
  3114. * @dev: the PCI device to enable
  3115. *
  3116. * Enables bus-mastering on the device and calls pcibios_set_master()
  3117. * to do the needed arch specific settings.
  3118. */
  3119. void pci_set_master(struct pci_dev *dev)
  3120. {
  3121. __pci_set_master(dev, true);
  3122. pcibios_set_master(dev);
  3123. }
  3124. EXPORT_SYMBOL(pci_set_master);
  3125. /**
  3126. * pci_clear_master - disables bus-mastering for device dev
  3127. * @dev: the PCI device to disable
  3128. */
  3129. void pci_clear_master(struct pci_dev *dev)
  3130. {
  3131. __pci_set_master(dev, false);
  3132. }
  3133. EXPORT_SYMBOL(pci_clear_master);
  3134. /**
  3135. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  3136. * @dev: the PCI device for which MWI is to be enabled
  3137. *
  3138. * Helper function for pci_set_mwi.
  3139. * Originally copied from drivers/net/acenic.c.
  3140. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  3141. *
  3142. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3143. */
  3144. int pci_set_cacheline_size(struct pci_dev *dev)
  3145. {
  3146. u8 cacheline_size;
  3147. if (!pci_cache_line_size)
  3148. return -EINVAL;
  3149. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  3150. equal to or multiple of the right value. */
  3151. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3152. if (cacheline_size >= pci_cache_line_size &&
  3153. (cacheline_size % pci_cache_line_size) == 0)
  3154. return 0;
  3155. /* Write the correct value. */
  3156. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  3157. /* Read it back. */
  3158. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3159. if (cacheline_size == pci_cache_line_size)
  3160. return 0;
  3161. dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
  3162. pci_cache_line_size << 2);
  3163. return -EINVAL;
  3164. }
  3165. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  3166. /**
  3167. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  3168. * @dev: the PCI device for which MWI is enabled
  3169. *
  3170. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3171. *
  3172. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3173. */
  3174. int pci_set_mwi(struct pci_dev *dev)
  3175. {
  3176. #ifdef PCI_DISABLE_MWI
  3177. return 0;
  3178. #else
  3179. int rc;
  3180. u16 cmd;
  3181. rc = pci_set_cacheline_size(dev);
  3182. if (rc)
  3183. return rc;
  3184. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3185. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  3186. dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
  3187. cmd |= PCI_COMMAND_INVALIDATE;
  3188. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3189. }
  3190. return 0;
  3191. #endif
  3192. }
  3193. EXPORT_SYMBOL(pci_set_mwi);
  3194. /**
  3195. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  3196. * @dev: the PCI device for which MWI is enabled
  3197. *
  3198. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3199. * Callers are not required to check the return value.
  3200. *
  3201. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3202. */
  3203. int pci_try_set_mwi(struct pci_dev *dev)
  3204. {
  3205. #ifdef PCI_DISABLE_MWI
  3206. return 0;
  3207. #else
  3208. return pci_set_mwi(dev);
  3209. #endif
  3210. }
  3211. EXPORT_SYMBOL(pci_try_set_mwi);
  3212. /**
  3213. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  3214. * @dev: the PCI device to disable
  3215. *
  3216. * Disables PCI Memory-Write-Invalidate transaction on the device
  3217. */
  3218. void pci_clear_mwi(struct pci_dev *dev)
  3219. {
  3220. #ifndef PCI_DISABLE_MWI
  3221. u16 cmd;
  3222. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3223. if (cmd & PCI_COMMAND_INVALIDATE) {
  3224. cmd &= ~PCI_COMMAND_INVALIDATE;
  3225. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3226. }
  3227. #endif
  3228. }
  3229. EXPORT_SYMBOL(pci_clear_mwi);
  3230. /**
  3231. * pci_intx - enables/disables PCI INTx for device dev
  3232. * @pdev: the PCI device to operate on
  3233. * @enable: boolean: whether to enable or disable PCI INTx
  3234. *
  3235. * Enables/disables PCI INTx for device dev
  3236. */
  3237. void pci_intx(struct pci_dev *pdev, int enable)
  3238. {
  3239. u16 pci_command, new;
  3240. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  3241. if (enable)
  3242. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  3243. else
  3244. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  3245. if (new != pci_command) {
  3246. struct pci_devres *dr;
  3247. pci_write_config_word(pdev, PCI_COMMAND, new);
  3248. dr = find_pci_dr(pdev);
  3249. if (dr && !dr->restore_intx) {
  3250. dr->restore_intx = 1;
  3251. dr->orig_intx = !enable;
  3252. }
  3253. }
  3254. }
  3255. EXPORT_SYMBOL_GPL(pci_intx);
  3256. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  3257. {
  3258. struct pci_bus *bus = dev->bus;
  3259. bool mask_updated = true;
  3260. u32 cmd_status_dword;
  3261. u16 origcmd, newcmd;
  3262. unsigned long flags;
  3263. bool irq_pending;
  3264. /*
  3265. * We do a single dword read to retrieve both command and status.
  3266. * Document assumptions that make this possible.
  3267. */
  3268. BUILD_BUG_ON(PCI_COMMAND % 4);
  3269. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  3270. raw_spin_lock_irqsave(&pci_lock, flags);
  3271. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  3272. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  3273. /*
  3274. * Check interrupt status register to see whether our device
  3275. * triggered the interrupt (when masking) or the next IRQ is
  3276. * already pending (when unmasking).
  3277. */
  3278. if (mask != irq_pending) {
  3279. mask_updated = false;
  3280. goto done;
  3281. }
  3282. origcmd = cmd_status_dword;
  3283. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  3284. if (mask)
  3285. newcmd |= PCI_COMMAND_INTX_DISABLE;
  3286. if (newcmd != origcmd)
  3287. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  3288. done:
  3289. raw_spin_unlock_irqrestore(&pci_lock, flags);
  3290. return mask_updated;
  3291. }
  3292. /**
  3293. * pci_check_and_mask_intx - mask INTx on pending interrupt
  3294. * @dev: the PCI device to operate on
  3295. *
  3296. * Check if the device dev has its INTx line asserted, mask it and
  3297. * return true in that case. False is returned if no interrupt was
  3298. * pending.
  3299. */
  3300. bool pci_check_and_mask_intx(struct pci_dev *dev)
  3301. {
  3302. return pci_check_and_set_intx_mask(dev, true);
  3303. }
  3304. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  3305. /**
  3306. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  3307. * @dev: the PCI device to operate on
  3308. *
  3309. * Check if the device dev has its INTx line asserted, unmask it if not
  3310. * and return true. False is returned and the mask remains active if
  3311. * there was still an interrupt pending.
  3312. */
  3313. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  3314. {
  3315. return pci_check_and_set_intx_mask(dev, false);
  3316. }
  3317. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  3318. /**
  3319. * pci_wait_for_pending_transaction - waits for pending transaction
  3320. * @dev: the PCI device to operate on
  3321. *
  3322. * Return 0 if transaction is pending 1 otherwise.
  3323. */
  3324. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  3325. {
  3326. if (!pci_is_pcie(dev))
  3327. return 1;
  3328. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  3329. PCI_EXP_DEVSTA_TRPND);
  3330. }
  3331. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  3332. static void pci_flr_wait(struct pci_dev *dev)
  3333. {
  3334. int delay = 1, timeout = 60000;
  3335. u32 id;
  3336. /*
  3337. * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
  3338. * 100ms, but may silently discard requests while the FLR is in
  3339. * progress. Wait 100ms before trying to access the device.
  3340. */
  3341. msleep(100);
  3342. /*
  3343. * After 100ms, the device should not silently discard config
  3344. * requests, but it may still indicate that it needs more time by
  3345. * responding to them with CRS completions. The Root Port will
  3346. * generally synthesize ~0 data to complete the read (except when
  3347. * CRS SV is enabled and the read was for the Vendor ID; in that
  3348. * case it synthesizes 0x0001 data).
  3349. *
  3350. * Wait for the device to return a non-CRS completion. Read the
  3351. * Command register instead of Vendor ID so we don't have to
  3352. * contend with the CRS SV value.
  3353. */
  3354. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3355. while (id == ~0) {
  3356. if (delay > timeout) {
  3357. dev_warn(&dev->dev, "not ready %dms after FLR; giving up\n",
  3358. 100 + delay - 1);
  3359. return;
  3360. }
  3361. if (delay > 1000)
  3362. dev_info(&dev->dev, "not ready %dms after FLR; waiting\n",
  3363. 100 + delay - 1);
  3364. msleep(delay);
  3365. delay *= 2;
  3366. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3367. }
  3368. if (delay > 1000)
  3369. dev_info(&dev->dev, "ready %dms after FLR\n", 100 + delay - 1);
  3370. }
  3371. /**
  3372. * pcie_has_flr - check if a device supports function level resets
  3373. * @dev: device to check
  3374. *
  3375. * Returns true if the device advertises support for PCIe function level
  3376. * resets.
  3377. */
  3378. static bool pcie_has_flr(struct pci_dev *dev)
  3379. {
  3380. u32 cap;
  3381. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3382. return false;
  3383. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  3384. return cap & PCI_EXP_DEVCAP_FLR;
  3385. }
  3386. /**
  3387. * pcie_flr - initiate a PCIe function level reset
  3388. * @dev: device to reset
  3389. *
  3390. * Initiate a function level reset on @dev. The caller should ensure the
  3391. * device supports FLR before calling this function, e.g. by using the
  3392. * pcie_has_flr() helper.
  3393. */
  3394. void pcie_flr(struct pci_dev *dev)
  3395. {
  3396. if (!pci_wait_for_pending_transaction(dev))
  3397. dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  3398. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3399. pci_flr_wait(dev);
  3400. }
  3401. EXPORT_SYMBOL_GPL(pcie_flr);
  3402. static int pci_af_flr(struct pci_dev *dev, int probe)
  3403. {
  3404. int pos;
  3405. u8 cap;
  3406. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  3407. if (!pos)
  3408. return -ENOTTY;
  3409. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3410. return -ENOTTY;
  3411. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  3412. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  3413. return -ENOTTY;
  3414. if (probe)
  3415. return 0;
  3416. /*
  3417. * Wait for Transaction Pending bit to clear. A word-aligned test
  3418. * is used, so we use the conrol offset rather than status and shift
  3419. * the test bit to match.
  3420. */
  3421. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  3422. PCI_AF_STATUS_TP << 8))
  3423. dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  3424. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  3425. pci_flr_wait(dev);
  3426. return 0;
  3427. }
  3428. /**
  3429. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  3430. * @dev: Device to reset.
  3431. * @probe: If set, only check if the device can be reset this way.
  3432. *
  3433. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  3434. * unset, it will be reinitialized internally when going from PCI_D3hot to
  3435. * PCI_D0. If that's the case and the device is not in a low-power state
  3436. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  3437. *
  3438. * NOTE: This causes the caller to sleep for twice the device power transition
  3439. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  3440. * by default (i.e. unless the @dev's d3_delay field has a different value).
  3441. * Moreover, only devices in D0 can be reset by this function.
  3442. */
  3443. static int pci_pm_reset(struct pci_dev *dev, int probe)
  3444. {
  3445. u16 csr;
  3446. if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
  3447. return -ENOTTY;
  3448. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  3449. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  3450. return -ENOTTY;
  3451. if (probe)
  3452. return 0;
  3453. if (dev->current_state != PCI_D0)
  3454. return -EINVAL;
  3455. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3456. csr |= PCI_D3hot;
  3457. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3458. pci_dev_d3_sleep(dev);
  3459. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3460. csr |= PCI_D0;
  3461. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3462. pci_dev_d3_sleep(dev);
  3463. return 0;
  3464. }
  3465. void pci_reset_secondary_bus(struct pci_dev *dev)
  3466. {
  3467. u16 ctrl;
  3468. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  3469. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  3470. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3471. /*
  3472. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  3473. * this to 2ms to ensure that we meet the minimum requirement.
  3474. */
  3475. msleep(2);
  3476. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  3477. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3478. /*
  3479. * Trhfa for conventional PCI is 2^25 clock cycles.
  3480. * Assuming a minimum 33MHz clock this results in a 1s
  3481. * delay before we can consider subordinate devices to
  3482. * be re-initialized. PCIe has some ways to shorten this,
  3483. * but we don't make use of them yet.
  3484. */
  3485. ssleep(1);
  3486. }
  3487. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  3488. {
  3489. pci_reset_secondary_bus(dev);
  3490. }
  3491. /**
  3492. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  3493. * @dev: Bridge device
  3494. *
  3495. * Use the bridge control register to assert reset on the secondary bus.
  3496. * Devices on the secondary bus are left in power-on state.
  3497. */
  3498. void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  3499. {
  3500. pcibios_reset_secondary_bus(dev);
  3501. }
  3502. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  3503. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  3504. {
  3505. struct pci_dev *pdev;
  3506. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  3507. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3508. return -ENOTTY;
  3509. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3510. if (pdev != dev)
  3511. return -ENOTTY;
  3512. if (probe)
  3513. return 0;
  3514. pci_reset_bridge_secondary_bus(dev->bus->self);
  3515. return 0;
  3516. }
  3517. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  3518. {
  3519. int rc = -ENOTTY;
  3520. if (!hotplug || !try_module_get(hotplug->ops->owner))
  3521. return rc;
  3522. if (hotplug->ops->reset_slot)
  3523. rc = hotplug->ops->reset_slot(hotplug, probe);
  3524. module_put(hotplug->ops->owner);
  3525. return rc;
  3526. }
  3527. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  3528. {
  3529. struct pci_dev *pdev;
  3530. if (dev->subordinate || !dev->slot ||
  3531. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3532. return -ENOTTY;
  3533. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3534. if (pdev != dev && pdev->slot == dev->slot)
  3535. return -ENOTTY;
  3536. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  3537. }
  3538. static void pci_dev_lock(struct pci_dev *dev)
  3539. {
  3540. pci_cfg_access_lock(dev);
  3541. /* block PM suspend, driver probe, etc. */
  3542. device_lock(&dev->dev);
  3543. }
  3544. /* Return 1 on successful lock, 0 on contention */
  3545. static int pci_dev_trylock(struct pci_dev *dev)
  3546. {
  3547. if (pci_cfg_access_trylock(dev)) {
  3548. if (device_trylock(&dev->dev))
  3549. return 1;
  3550. pci_cfg_access_unlock(dev);
  3551. }
  3552. return 0;
  3553. }
  3554. static void pci_dev_unlock(struct pci_dev *dev)
  3555. {
  3556. device_unlock(&dev->dev);
  3557. pci_cfg_access_unlock(dev);
  3558. }
  3559. static void pci_dev_save_and_disable(struct pci_dev *dev)
  3560. {
  3561. const struct pci_error_handlers *err_handler =
  3562. dev->driver ? dev->driver->err_handler : NULL;
  3563. /*
  3564. * dev->driver->err_handler->reset_prepare() is protected against
  3565. * races with ->remove() by the device lock, which must be held by
  3566. * the caller.
  3567. */
  3568. if (err_handler && err_handler->reset_prepare)
  3569. err_handler->reset_prepare(dev);
  3570. /*
  3571. * Wake-up device prior to save. PM registers default to D0 after
  3572. * reset and a simple register restore doesn't reliably return
  3573. * to a non-D0 state anyway.
  3574. */
  3575. pci_set_power_state(dev, PCI_D0);
  3576. pci_save_state(dev);
  3577. /*
  3578. * Disable the device by clearing the Command register, except for
  3579. * INTx-disable which is set. This not only disables MMIO and I/O port
  3580. * BARs, but also prevents the device from being Bus Master, preventing
  3581. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  3582. * compliant devices, INTx-disable prevents legacy interrupts.
  3583. */
  3584. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  3585. }
  3586. static void pci_dev_restore(struct pci_dev *dev)
  3587. {
  3588. const struct pci_error_handlers *err_handler =
  3589. dev->driver ? dev->driver->err_handler : NULL;
  3590. pci_restore_state(dev);
  3591. /*
  3592. * dev->driver->err_handler->reset_done() is protected against
  3593. * races with ->remove() by the device lock, which must be held by
  3594. * the caller.
  3595. */
  3596. if (err_handler && err_handler->reset_done)
  3597. err_handler->reset_done(dev);
  3598. }
  3599. /**
  3600. * __pci_reset_function - reset a PCI device function
  3601. * @dev: PCI device to reset
  3602. *
  3603. * Some devices allow an individual function to be reset without affecting
  3604. * other functions in the same device. The PCI device must be responsive
  3605. * to PCI config space in order to use this function.
  3606. *
  3607. * The device function is presumed to be unused when this function is called.
  3608. * Resetting the device will make the contents of PCI configuration space
  3609. * random, so any caller of this must be prepared to reinitialise the
  3610. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3611. * etc.
  3612. *
  3613. * Returns 0 if the device function was successfully reset or negative if the
  3614. * device doesn't support resetting a single function.
  3615. */
  3616. int __pci_reset_function(struct pci_dev *dev)
  3617. {
  3618. int ret;
  3619. pci_dev_lock(dev);
  3620. ret = __pci_reset_function_locked(dev);
  3621. pci_dev_unlock(dev);
  3622. return ret;
  3623. }
  3624. EXPORT_SYMBOL_GPL(__pci_reset_function);
  3625. /**
  3626. * __pci_reset_function_locked - reset a PCI device function while holding
  3627. * the @dev mutex lock.
  3628. * @dev: PCI device to reset
  3629. *
  3630. * Some devices allow an individual function to be reset without affecting
  3631. * other functions in the same device. The PCI device must be responsive
  3632. * to PCI config space in order to use this function.
  3633. *
  3634. * The device function is presumed to be unused and the caller is holding
  3635. * the device mutex lock when this function is called.
  3636. * Resetting the device will make the contents of PCI configuration space
  3637. * random, so any caller of this must be prepared to reinitialise the
  3638. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3639. * etc.
  3640. *
  3641. * Returns 0 if the device function was successfully reset or negative if the
  3642. * device doesn't support resetting a single function.
  3643. */
  3644. int __pci_reset_function_locked(struct pci_dev *dev)
  3645. {
  3646. int rc;
  3647. might_sleep();
  3648. rc = pci_dev_specific_reset(dev, 0);
  3649. if (rc != -ENOTTY)
  3650. return rc;
  3651. if (pcie_has_flr(dev)) {
  3652. pcie_flr(dev);
  3653. return 0;
  3654. }
  3655. rc = pci_af_flr(dev, 0);
  3656. if (rc != -ENOTTY)
  3657. return rc;
  3658. rc = pci_pm_reset(dev, 0);
  3659. if (rc != -ENOTTY)
  3660. return rc;
  3661. rc = pci_dev_reset_slot_function(dev, 0);
  3662. if (rc != -ENOTTY)
  3663. return rc;
  3664. return pci_parent_bus_reset(dev, 0);
  3665. }
  3666. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  3667. /**
  3668. * pci_probe_reset_function - check whether the device can be safely reset
  3669. * @dev: PCI device to reset
  3670. *
  3671. * Some devices allow an individual function to be reset without affecting
  3672. * other functions in the same device. The PCI device must be responsive
  3673. * to PCI config space in order to use this function.
  3674. *
  3675. * Returns 0 if the device function can be reset or negative if the
  3676. * device doesn't support resetting a single function.
  3677. */
  3678. int pci_probe_reset_function(struct pci_dev *dev)
  3679. {
  3680. int rc;
  3681. might_sleep();
  3682. rc = pci_dev_specific_reset(dev, 1);
  3683. if (rc != -ENOTTY)
  3684. return rc;
  3685. if (pcie_has_flr(dev))
  3686. return 0;
  3687. rc = pci_af_flr(dev, 1);
  3688. if (rc != -ENOTTY)
  3689. return rc;
  3690. rc = pci_pm_reset(dev, 1);
  3691. if (rc != -ENOTTY)
  3692. return rc;
  3693. rc = pci_dev_reset_slot_function(dev, 1);
  3694. if (rc != -ENOTTY)
  3695. return rc;
  3696. return pci_parent_bus_reset(dev, 1);
  3697. }
  3698. /**
  3699. * pci_reset_function - quiesce and reset a PCI device function
  3700. * @dev: PCI device to reset
  3701. *
  3702. * Some devices allow an individual function to be reset without affecting
  3703. * other functions in the same device. The PCI device must be responsive
  3704. * to PCI config space in order to use this function.
  3705. *
  3706. * This function does not just reset the PCI portion of a device, but
  3707. * clears all the state associated with the device. This function differs
  3708. * from __pci_reset_function in that it saves and restores device state
  3709. * over the reset.
  3710. *
  3711. * Returns 0 if the device function was successfully reset or negative if the
  3712. * device doesn't support resetting a single function.
  3713. */
  3714. int pci_reset_function(struct pci_dev *dev)
  3715. {
  3716. int rc;
  3717. rc = pci_probe_reset_function(dev);
  3718. if (rc)
  3719. return rc;
  3720. pci_dev_lock(dev);
  3721. pci_dev_save_and_disable(dev);
  3722. rc = __pci_reset_function_locked(dev);
  3723. pci_dev_restore(dev);
  3724. pci_dev_unlock(dev);
  3725. return rc;
  3726. }
  3727. EXPORT_SYMBOL_GPL(pci_reset_function);
  3728. /**
  3729. * pci_reset_function_locked - quiesce and reset a PCI device function
  3730. * @dev: PCI device to reset
  3731. *
  3732. * Some devices allow an individual function to be reset without affecting
  3733. * other functions in the same device. The PCI device must be responsive
  3734. * to PCI config space in order to use this function.
  3735. *
  3736. * This function does not just reset the PCI portion of a device, but
  3737. * clears all the state associated with the device. This function differs
  3738. * from __pci_reset_function() in that it saves and restores device state
  3739. * over the reset. It also differs from pci_reset_function() in that it
  3740. * requires the PCI device lock to be held.
  3741. *
  3742. * Returns 0 if the device function was successfully reset or negative if the
  3743. * device doesn't support resetting a single function.
  3744. */
  3745. int pci_reset_function_locked(struct pci_dev *dev)
  3746. {
  3747. int rc;
  3748. rc = pci_probe_reset_function(dev);
  3749. if (rc)
  3750. return rc;
  3751. pci_dev_save_and_disable(dev);
  3752. rc = __pci_reset_function_locked(dev);
  3753. pci_dev_restore(dev);
  3754. return rc;
  3755. }
  3756. EXPORT_SYMBOL_GPL(pci_reset_function_locked);
  3757. /**
  3758. * pci_try_reset_function - quiesce and reset a PCI device function
  3759. * @dev: PCI device to reset
  3760. *
  3761. * Same as above, except return -EAGAIN if unable to lock device.
  3762. */
  3763. int pci_try_reset_function(struct pci_dev *dev)
  3764. {
  3765. int rc;
  3766. rc = pci_probe_reset_function(dev);
  3767. if (rc)
  3768. return rc;
  3769. if (!pci_dev_trylock(dev))
  3770. return -EAGAIN;
  3771. pci_dev_save_and_disable(dev);
  3772. rc = __pci_reset_function_locked(dev);
  3773. pci_dev_unlock(dev);
  3774. pci_dev_restore(dev);
  3775. return rc;
  3776. }
  3777. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3778. /* Do any devices on or below this bus prevent a bus reset? */
  3779. static bool pci_bus_resetable(struct pci_bus *bus)
  3780. {
  3781. struct pci_dev *dev;
  3782. if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  3783. return false;
  3784. list_for_each_entry(dev, &bus->devices, bus_list) {
  3785. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3786. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3787. return false;
  3788. }
  3789. return true;
  3790. }
  3791. /* Lock devices from the top of the tree down */
  3792. static void pci_bus_lock(struct pci_bus *bus)
  3793. {
  3794. struct pci_dev *dev;
  3795. list_for_each_entry(dev, &bus->devices, bus_list) {
  3796. pci_dev_lock(dev);
  3797. if (dev->subordinate)
  3798. pci_bus_lock(dev->subordinate);
  3799. }
  3800. }
  3801. /* Unlock devices from the bottom of the tree up */
  3802. static void pci_bus_unlock(struct pci_bus *bus)
  3803. {
  3804. struct pci_dev *dev;
  3805. list_for_each_entry(dev, &bus->devices, bus_list) {
  3806. if (dev->subordinate)
  3807. pci_bus_unlock(dev->subordinate);
  3808. pci_dev_unlock(dev);
  3809. }
  3810. }
  3811. /* Return 1 on successful lock, 0 on contention */
  3812. static int pci_bus_trylock(struct pci_bus *bus)
  3813. {
  3814. struct pci_dev *dev;
  3815. list_for_each_entry(dev, &bus->devices, bus_list) {
  3816. if (!pci_dev_trylock(dev))
  3817. goto unlock;
  3818. if (dev->subordinate) {
  3819. if (!pci_bus_trylock(dev->subordinate)) {
  3820. pci_dev_unlock(dev);
  3821. goto unlock;
  3822. }
  3823. }
  3824. }
  3825. return 1;
  3826. unlock:
  3827. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3828. if (dev->subordinate)
  3829. pci_bus_unlock(dev->subordinate);
  3830. pci_dev_unlock(dev);
  3831. }
  3832. return 0;
  3833. }
  3834. /* Do any devices on or below this slot prevent a bus reset? */
  3835. static bool pci_slot_resetable(struct pci_slot *slot)
  3836. {
  3837. struct pci_dev *dev;
  3838. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3839. if (!dev->slot || dev->slot != slot)
  3840. continue;
  3841. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3842. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3843. return false;
  3844. }
  3845. return true;
  3846. }
  3847. /* Lock devices from the top of the tree down */
  3848. static void pci_slot_lock(struct pci_slot *slot)
  3849. {
  3850. struct pci_dev *dev;
  3851. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3852. if (!dev->slot || dev->slot != slot)
  3853. continue;
  3854. pci_dev_lock(dev);
  3855. if (dev->subordinate)
  3856. pci_bus_lock(dev->subordinate);
  3857. }
  3858. }
  3859. /* Unlock devices from the bottom of the tree up */
  3860. static void pci_slot_unlock(struct pci_slot *slot)
  3861. {
  3862. struct pci_dev *dev;
  3863. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3864. if (!dev->slot || dev->slot != slot)
  3865. continue;
  3866. if (dev->subordinate)
  3867. pci_bus_unlock(dev->subordinate);
  3868. pci_dev_unlock(dev);
  3869. }
  3870. }
  3871. /* Return 1 on successful lock, 0 on contention */
  3872. static int pci_slot_trylock(struct pci_slot *slot)
  3873. {
  3874. struct pci_dev *dev;
  3875. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3876. if (!dev->slot || dev->slot != slot)
  3877. continue;
  3878. if (!pci_dev_trylock(dev))
  3879. goto unlock;
  3880. if (dev->subordinate) {
  3881. if (!pci_bus_trylock(dev->subordinate)) {
  3882. pci_dev_unlock(dev);
  3883. goto unlock;
  3884. }
  3885. }
  3886. }
  3887. return 1;
  3888. unlock:
  3889. list_for_each_entry_continue_reverse(dev,
  3890. &slot->bus->devices, bus_list) {
  3891. if (!dev->slot || dev->slot != slot)
  3892. continue;
  3893. if (dev->subordinate)
  3894. pci_bus_unlock(dev->subordinate);
  3895. pci_dev_unlock(dev);
  3896. }
  3897. return 0;
  3898. }
  3899. /* Save and disable devices from the top of the tree down */
  3900. static void pci_bus_save_and_disable(struct pci_bus *bus)
  3901. {
  3902. struct pci_dev *dev;
  3903. list_for_each_entry(dev, &bus->devices, bus_list) {
  3904. pci_dev_lock(dev);
  3905. pci_dev_save_and_disable(dev);
  3906. pci_dev_unlock(dev);
  3907. if (dev->subordinate)
  3908. pci_bus_save_and_disable(dev->subordinate);
  3909. }
  3910. }
  3911. /*
  3912. * Restore devices from top of the tree down - parent bridges need to be
  3913. * restored before we can get to subordinate devices.
  3914. */
  3915. static void pci_bus_restore(struct pci_bus *bus)
  3916. {
  3917. struct pci_dev *dev;
  3918. list_for_each_entry(dev, &bus->devices, bus_list) {
  3919. pci_dev_lock(dev);
  3920. pci_dev_restore(dev);
  3921. pci_dev_unlock(dev);
  3922. if (dev->subordinate)
  3923. pci_bus_restore(dev->subordinate);
  3924. }
  3925. }
  3926. /* Save and disable devices from the top of the tree down */
  3927. static void pci_slot_save_and_disable(struct pci_slot *slot)
  3928. {
  3929. struct pci_dev *dev;
  3930. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3931. if (!dev->slot || dev->slot != slot)
  3932. continue;
  3933. pci_dev_save_and_disable(dev);
  3934. if (dev->subordinate)
  3935. pci_bus_save_and_disable(dev->subordinate);
  3936. }
  3937. }
  3938. /*
  3939. * Restore devices from top of the tree down - parent bridges need to be
  3940. * restored before we can get to subordinate devices.
  3941. */
  3942. static void pci_slot_restore(struct pci_slot *slot)
  3943. {
  3944. struct pci_dev *dev;
  3945. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3946. if (!dev->slot || dev->slot != slot)
  3947. continue;
  3948. pci_dev_restore(dev);
  3949. if (dev->subordinate)
  3950. pci_bus_restore(dev->subordinate);
  3951. }
  3952. }
  3953. static int pci_slot_reset(struct pci_slot *slot, int probe)
  3954. {
  3955. int rc;
  3956. if (!slot || !pci_slot_resetable(slot))
  3957. return -ENOTTY;
  3958. if (!probe)
  3959. pci_slot_lock(slot);
  3960. might_sleep();
  3961. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  3962. if (!probe)
  3963. pci_slot_unlock(slot);
  3964. return rc;
  3965. }
  3966. /**
  3967. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  3968. * @slot: PCI slot to probe
  3969. *
  3970. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  3971. */
  3972. int pci_probe_reset_slot(struct pci_slot *slot)
  3973. {
  3974. return pci_slot_reset(slot, 1);
  3975. }
  3976. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  3977. /**
  3978. * pci_reset_slot - reset a PCI slot
  3979. * @slot: PCI slot to reset
  3980. *
  3981. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  3982. * independent of other slots. For instance, some slots may support slot power
  3983. * control. In the case of a 1:1 bus to slot architecture, this function may
  3984. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  3985. * Generally a slot reset should be attempted before a bus reset. All of the
  3986. * function of the slot and any subordinate buses behind the slot are reset
  3987. * through this function. PCI config space of all devices in the slot and
  3988. * behind the slot is saved before and restored after reset.
  3989. *
  3990. * Return 0 on success, non-zero on error.
  3991. */
  3992. int pci_reset_slot(struct pci_slot *slot)
  3993. {
  3994. int rc;
  3995. rc = pci_slot_reset(slot, 1);
  3996. if (rc)
  3997. return rc;
  3998. pci_slot_save_and_disable(slot);
  3999. rc = pci_slot_reset(slot, 0);
  4000. pci_slot_restore(slot);
  4001. return rc;
  4002. }
  4003. EXPORT_SYMBOL_GPL(pci_reset_slot);
  4004. /**
  4005. * pci_try_reset_slot - Try to reset a PCI slot
  4006. * @slot: PCI slot to reset
  4007. *
  4008. * Same as above except return -EAGAIN if the slot cannot be locked
  4009. */
  4010. int pci_try_reset_slot(struct pci_slot *slot)
  4011. {
  4012. int rc;
  4013. rc = pci_slot_reset(slot, 1);
  4014. if (rc)
  4015. return rc;
  4016. pci_slot_save_and_disable(slot);
  4017. if (pci_slot_trylock(slot)) {
  4018. might_sleep();
  4019. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  4020. pci_slot_unlock(slot);
  4021. } else
  4022. rc = -EAGAIN;
  4023. pci_slot_restore(slot);
  4024. return rc;
  4025. }
  4026. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  4027. static int pci_bus_reset(struct pci_bus *bus, int probe)
  4028. {
  4029. if (!bus->self || !pci_bus_resetable(bus))
  4030. return -ENOTTY;
  4031. if (probe)
  4032. return 0;
  4033. pci_bus_lock(bus);
  4034. might_sleep();
  4035. pci_reset_bridge_secondary_bus(bus->self);
  4036. pci_bus_unlock(bus);
  4037. return 0;
  4038. }
  4039. /**
  4040. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  4041. * @bus: PCI bus to probe
  4042. *
  4043. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  4044. */
  4045. int pci_probe_reset_bus(struct pci_bus *bus)
  4046. {
  4047. return pci_bus_reset(bus, 1);
  4048. }
  4049. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  4050. /**
  4051. * pci_reset_bus - reset a PCI bus
  4052. * @bus: top level PCI bus to reset
  4053. *
  4054. * Do a bus reset on the given bus and any subordinate buses, saving
  4055. * and restoring state of all devices.
  4056. *
  4057. * Return 0 on success, non-zero on error.
  4058. */
  4059. int pci_reset_bus(struct pci_bus *bus)
  4060. {
  4061. int rc;
  4062. rc = pci_bus_reset(bus, 1);
  4063. if (rc)
  4064. return rc;
  4065. pci_bus_save_and_disable(bus);
  4066. rc = pci_bus_reset(bus, 0);
  4067. pci_bus_restore(bus);
  4068. return rc;
  4069. }
  4070. EXPORT_SYMBOL_GPL(pci_reset_bus);
  4071. /**
  4072. * pci_try_reset_bus - Try to reset a PCI bus
  4073. * @bus: top level PCI bus to reset
  4074. *
  4075. * Same as above except return -EAGAIN if the bus cannot be locked
  4076. */
  4077. int pci_try_reset_bus(struct pci_bus *bus)
  4078. {
  4079. int rc;
  4080. rc = pci_bus_reset(bus, 1);
  4081. if (rc)
  4082. return rc;
  4083. pci_bus_save_and_disable(bus);
  4084. if (pci_bus_trylock(bus)) {
  4085. might_sleep();
  4086. pci_reset_bridge_secondary_bus(bus->self);
  4087. pci_bus_unlock(bus);
  4088. } else
  4089. rc = -EAGAIN;
  4090. pci_bus_restore(bus);
  4091. return rc;
  4092. }
  4093. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  4094. /**
  4095. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  4096. * @dev: PCI device to query
  4097. *
  4098. * Returns mmrbc: maximum designed memory read count in bytes
  4099. * or appropriate error value.
  4100. */
  4101. int pcix_get_max_mmrbc(struct pci_dev *dev)
  4102. {
  4103. int cap;
  4104. u32 stat;
  4105. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4106. if (!cap)
  4107. return -EINVAL;
  4108. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4109. return -EINVAL;
  4110. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  4111. }
  4112. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  4113. /**
  4114. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  4115. * @dev: PCI device to query
  4116. *
  4117. * Returns mmrbc: maximum memory read count in bytes
  4118. * or appropriate error value.
  4119. */
  4120. int pcix_get_mmrbc(struct pci_dev *dev)
  4121. {
  4122. int cap;
  4123. u16 cmd;
  4124. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4125. if (!cap)
  4126. return -EINVAL;
  4127. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4128. return -EINVAL;
  4129. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  4130. }
  4131. EXPORT_SYMBOL(pcix_get_mmrbc);
  4132. /**
  4133. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  4134. * @dev: PCI device to query
  4135. * @mmrbc: maximum memory read count in bytes
  4136. * valid values are 512, 1024, 2048, 4096
  4137. *
  4138. * If possible sets maximum memory read byte count, some bridges have erratas
  4139. * that prevent this.
  4140. */
  4141. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  4142. {
  4143. int cap;
  4144. u32 stat, v, o;
  4145. u16 cmd;
  4146. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  4147. return -EINVAL;
  4148. v = ffs(mmrbc) - 10;
  4149. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4150. if (!cap)
  4151. return -EINVAL;
  4152. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4153. return -EINVAL;
  4154. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  4155. return -E2BIG;
  4156. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4157. return -EINVAL;
  4158. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  4159. if (o != v) {
  4160. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  4161. return -EIO;
  4162. cmd &= ~PCI_X_CMD_MAX_READ;
  4163. cmd |= v << 2;
  4164. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  4165. return -EIO;
  4166. }
  4167. return 0;
  4168. }
  4169. EXPORT_SYMBOL(pcix_set_mmrbc);
  4170. /**
  4171. * pcie_get_readrq - get PCI Express read request size
  4172. * @dev: PCI device to query
  4173. *
  4174. * Returns maximum memory read request in bytes
  4175. * or appropriate error value.
  4176. */
  4177. int pcie_get_readrq(struct pci_dev *dev)
  4178. {
  4179. u16 ctl;
  4180. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4181. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  4182. }
  4183. EXPORT_SYMBOL(pcie_get_readrq);
  4184. /**
  4185. * pcie_set_readrq - set PCI Express maximum memory read request
  4186. * @dev: PCI device to query
  4187. * @rq: maximum memory read count in bytes
  4188. * valid values are 128, 256, 512, 1024, 2048, 4096
  4189. *
  4190. * If possible sets maximum memory read request in bytes
  4191. */
  4192. int pcie_set_readrq(struct pci_dev *dev, int rq)
  4193. {
  4194. u16 v;
  4195. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  4196. return -EINVAL;
  4197. /*
  4198. * If using the "performance" PCIe config, we clamp the
  4199. * read rq size to the max packet size to prevent the
  4200. * host bridge generating requests larger than we can
  4201. * cope with
  4202. */
  4203. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  4204. int mps = pcie_get_mps(dev);
  4205. if (mps < rq)
  4206. rq = mps;
  4207. }
  4208. v = (ffs(rq) - 8) << 12;
  4209. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4210. PCI_EXP_DEVCTL_READRQ, v);
  4211. }
  4212. EXPORT_SYMBOL(pcie_set_readrq);
  4213. /**
  4214. * pcie_get_mps - get PCI Express maximum payload size
  4215. * @dev: PCI device to query
  4216. *
  4217. * Returns maximum payload size in bytes
  4218. */
  4219. int pcie_get_mps(struct pci_dev *dev)
  4220. {
  4221. u16 ctl;
  4222. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4223. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  4224. }
  4225. EXPORT_SYMBOL(pcie_get_mps);
  4226. /**
  4227. * pcie_set_mps - set PCI Express maximum payload size
  4228. * @dev: PCI device to query
  4229. * @mps: maximum payload size in bytes
  4230. * valid values are 128, 256, 512, 1024, 2048, 4096
  4231. *
  4232. * If possible sets maximum payload size
  4233. */
  4234. int pcie_set_mps(struct pci_dev *dev, int mps)
  4235. {
  4236. u16 v;
  4237. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  4238. return -EINVAL;
  4239. v = ffs(mps) - 8;
  4240. if (v > dev->pcie_mpss)
  4241. return -EINVAL;
  4242. v <<= 5;
  4243. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4244. PCI_EXP_DEVCTL_PAYLOAD, v);
  4245. }
  4246. EXPORT_SYMBOL(pcie_set_mps);
  4247. /**
  4248. * pcie_get_minimum_link - determine minimum link settings of a PCI device
  4249. * @dev: PCI device to query
  4250. * @speed: storage for minimum speed
  4251. * @width: storage for minimum width
  4252. *
  4253. * This function will walk up the PCI device chain and determine the minimum
  4254. * link width and speed of the device.
  4255. */
  4256. int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
  4257. enum pcie_link_width *width)
  4258. {
  4259. int ret;
  4260. *speed = PCI_SPEED_UNKNOWN;
  4261. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4262. while (dev) {
  4263. u16 lnksta;
  4264. enum pci_bus_speed next_speed;
  4265. enum pcie_link_width next_width;
  4266. ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4267. if (ret)
  4268. return ret;
  4269. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4270. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4271. PCI_EXP_LNKSTA_NLW_SHIFT;
  4272. if (next_speed < *speed)
  4273. *speed = next_speed;
  4274. if (next_width < *width)
  4275. *width = next_width;
  4276. dev = dev->bus->self;
  4277. }
  4278. return 0;
  4279. }
  4280. EXPORT_SYMBOL(pcie_get_minimum_link);
  4281. /**
  4282. * pci_select_bars - Make BAR mask from the type of resource
  4283. * @dev: the PCI device for which BAR mask is made
  4284. * @flags: resource type mask to be selected
  4285. *
  4286. * This helper routine makes bar mask from the type of resource.
  4287. */
  4288. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  4289. {
  4290. int i, bars = 0;
  4291. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  4292. if (pci_resource_flags(dev, i) & flags)
  4293. bars |= (1 << i);
  4294. return bars;
  4295. }
  4296. EXPORT_SYMBOL(pci_select_bars);
  4297. /* Some architectures require additional programming to enable VGA */
  4298. static arch_set_vga_state_t arch_set_vga_state;
  4299. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  4300. {
  4301. arch_set_vga_state = func; /* NULL disables */
  4302. }
  4303. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  4304. unsigned int command_bits, u32 flags)
  4305. {
  4306. if (arch_set_vga_state)
  4307. return arch_set_vga_state(dev, decode, command_bits,
  4308. flags);
  4309. return 0;
  4310. }
  4311. /**
  4312. * pci_set_vga_state - set VGA decode state on device and parents if requested
  4313. * @dev: the PCI device
  4314. * @decode: true = enable decoding, false = disable decoding
  4315. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  4316. * @flags: traverse ancestors and change bridges
  4317. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  4318. */
  4319. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  4320. unsigned int command_bits, u32 flags)
  4321. {
  4322. struct pci_bus *bus;
  4323. struct pci_dev *bridge;
  4324. u16 cmd;
  4325. int rc;
  4326. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  4327. /* ARCH specific VGA enables */
  4328. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  4329. if (rc)
  4330. return rc;
  4331. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  4332. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  4333. if (decode == true)
  4334. cmd |= command_bits;
  4335. else
  4336. cmd &= ~command_bits;
  4337. pci_write_config_word(dev, PCI_COMMAND, cmd);
  4338. }
  4339. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  4340. return 0;
  4341. bus = dev->bus;
  4342. while (bus) {
  4343. bridge = bus->self;
  4344. if (bridge) {
  4345. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  4346. &cmd);
  4347. if (decode == true)
  4348. cmd |= PCI_BRIDGE_CTL_VGA;
  4349. else
  4350. cmd &= ~PCI_BRIDGE_CTL_VGA;
  4351. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  4352. cmd);
  4353. }
  4354. bus = bus->parent;
  4355. }
  4356. return 0;
  4357. }
  4358. /**
  4359. * pci_add_dma_alias - Add a DMA devfn alias for a device
  4360. * @dev: the PCI device for which alias is added
  4361. * @devfn: alias slot and function
  4362. *
  4363. * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
  4364. * It should be called early, preferably as PCI fixup header quirk.
  4365. */
  4366. void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
  4367. {
  4368. if (!dev->dma_alias_mask)
  4369. dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
  4370. sizeof(long), GFP_KERNEL);
  4371. if (!dev->dma_alias_mask) {
  4372. dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
  4373. return;
  4374. }
  4375. set_bit(devfn, dev->dma_alias_mask);
  4376. dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
  4377. PCI_SLOT(devfn), PCI_FUNC(devfn));
  4378. }
  4379. bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
  4380. {
  4381. return (dev1->dma_alias_mask &&
  4382. test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
  4383. (dev2->dma_alias_mask &&
  4384. test_bit(dev1->devfn, dev2->dma_alias_mask));
  4385. }
  4386. bool pci_device_is_present(struct pci_dev *pdev)
  4387. {
  4388. u32 v;
  4389. if (pci_dev_is_disconnected(pdev))
  4390. return false;
  4391. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  4392. }
  4393. EXPORT_SYMBOL_GPL(pci_device_is_present);
  4394. void pci_ignore_hotplug(struct pci_dev *dev)
  4395. {
  4396. struct pci_dev *bridge = dev->bus->self;
  4397. dev->ignore_hotplug = 1;
  4398. /* Propagate the "ignore hotplug" setting to the parent bridge. */
  4399. if (bridge)
  4400. bridge->ignore_hotplug = 1;
  4401. }
  4402. EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
  4403. resource_size_t __weak pcibios_default_alignment(void)
  4404. {
  4405. return 0;
  4406. }
  4407. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  4408. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  4409. static DEFINE_SPINLOCK(resource_alignment_lock);
  4410. /**
  4411. * pci_specified_resource_alignment - get resource alignment specified by user.
  4412. * @dev: the PCI device to get
  4413. * @resize: whether or not to change resources' size when reassigning alignment
  4414. *
  4415. * RETURNS: Resource alignment if it is specified.
  4416. * Zero if it is not specified.
  4417. */
  4418. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
  4419. bool *resize)
  4420. {
  4421. int seg, bus, slot, func, align_order, count;
  4422. unsigned short vendor, device, subsystem_vendor, subsystem_device;
  4423. resource_size_t align = pcibios_default_alignment();
  4424. char *p;
  4425. spin_lock(&resource_alignment_lock);
  4426. p = resource_alignment_param;
  4427. if (!*p && !align)
  4428. goto out;
  4429. if (pci_has_flag(PCI_PROBE_ONLY)) {
  4430. align = 0;
  4431. pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
  4432. goto out;
  4433. }
  4434. while (*p) {
  4435. count = 0;
  4436. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  4437. p[count] == '@') {
  4438. p += count + 1;
  4439. } else {
  4440. align_order = -1;
  4441. }
  4442. if (strncmp(p, "pci:", 4) == 0) {
  4443. /* PCI vendor/device (subvendor/subdevice) ids are specified */
  4444. p += 4;
  4445. if (sscanf(p, "%hx:%hx:%hx:%hx%n",
  4446. &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
  4447. if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
  4448. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
  4449. p);
  4450. break;
  4451. }
  4452. subsystem_vendor = subsystem_device = 0;
  4453. }
  4454. p += count;
  4455. if ((!vendor || (vendor == dev->vendor)) &&
  4456. (!device || (device == dev->device)) &&
  4457. (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
  4458. (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
  4459. *resize = true;
  4460. if (align_order == -1)
  4461. align = PAGE_SIZE;
  4462. else
  4463. align = 1 << align_order;
  4464. /* Found */
  4465. break;
  4466. }
  4467. }
  4468. else {
  4469. if (sscanf(p, "%x:%x:%x.%x%n",
  4470. &seg, &bus, &slot, &func, &count) != 4) {
  4471. seg = 0;
  4472. if (sscanf(p, "%x:%x.%x%n",
  4473. &bus, &slot, &func, &count) != 3) {
  4474. /* Invalid format */
  4475. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  4476. p);
  4477. break;
  4478. }
  4479. }
  4480. p += count;
  4481. if (seg == pci_domain_nr(dev->bus) &&
  4482. bus == dev->bus->number &&
  4483. slot == PCI_SLOT(dev->devfn) &&
  4484. func == PCI_FUNC(dev->devfn)) {
  4485. *resize = true;
  4486. if (align_order == -1)
  4487. align = PAGE_SIZE;
  4488. else
  4489. align = 1 << align_order;
  4490. /* Found */
  4491. break;
  4492. }
  4493. }
  4494. if (*p != ';' && *p != ',') {
  4495. /* End of param or invalid format */
  4496. break;
  4497. }
  4498. p++;
  4499. }
  4500. out:
  4501. spin_unlock(&resource_alignment_lock);
  4502. return align;
  4503. }
  4504. static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
  4505. resource_size_t align, bool resize)
  4506. {
  4507. struct resource *r = &dev->resource[bar];
  4508. resource_size_t size;
  4509. if (!(r->flags & IORESOURCE_MEM))
  4510. return;
  4511. if (r->flags & IORESOURCE_PCI_FIXED) {
  4512. dev_info(&dev->dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
  4513. bar, r, (unsigned long long)align);
  4514. return;
  4515. }
  4516. size = resource_size(r);
  4517. if (size >= align)
  4518. return;
  4519. /*
  4520. * Increase the alignment of the resource. There are two ways we
  4521. * can do this:
  4522. *
  4523. * 1) Increase the size of the resource. BARs are aligned on their
  4524. * size, so when we reallocate space for this resource, we'll
  4525. * allocate it with the larger alignment. This also prevents
  4526. * assignment of any other BARs inside the alignment region, so
  4527. * if we're requesting page alignment, this means no other BARs
  4528. * will share the page.
  4529. *
  4530. * The disadvantage is that this makes the resource larger than
  4531. * the hardware BAR, which may break drivers that compute things
  4532. * based on the resource size, e.g., to find registers at a
  4533. * fixed offset before the end of the BAR.
  4534. *
  4535. * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
  4536. * set r->start to the desired alignment. By itself this
  4537. * doesn't prevent other BARs being put inside the alignment
  4538. * region, but if we realign *every* resource of every device in
  4539. * the system, none of them will share an alignment region.
  4540. *
  4541. * When the user has requested alignment for only some devices via
  4542. * the "pci=resource_alignment" argument, "resize" is true and we
  4543. * use the first method. Otherwise we assume we're aligning all
  4544. * devices and we use the second.
  4545. */
  4546. dev_info(&dev->dev, "BAR%d %pR: requesting alignment to %#llx\n",
  4547. bar, r, (unsigned long long)align);
  4548. if (resize) {
  4549. r->start = 0;
  4550. r->end = align - 1;
  4551. } else {
  4552. r->flags &= ~IORESOURCE_SIZEALIGN;
  4553. r->flags |= IORESOURCE_STARTALIGN;
  4554. r->start = align;
  4555. r->end = r->start + size - 1;
  4556. }
  4557. r->flags |= IORESOURCE_UNSET;
  4558. }
  4559. /*
  4560. * This function disables memory decoding and releases memory resources
  4561. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  4562. * It also rounds up size to specified alignment.
  4563. * Later on, the kernel will assign page-aligned memory resource back
  4564. * to the device.
  4565. */
  4566. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  4567. {
  4568. int i;
  4569. struct resource *r;
  4570. resource_size_t align;
  4571. u16 command;
  4572. bool resize = false;
  4573. /*
  4574. * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
  4575. * 3.4.1.11. Their resources are allocated from the space
  4576. * described by the VF BARx register in the PF's SR-IOV capability.
  4577. * We can't influence their alignment here.
  4578. */
  4579. if (dev->is_virtfn)
  4580. return;
  4581. /* check if specified PCI is target device to reassign */
  4582. align = pci_specified_resource_alignment(dev, &resize);
  4583. if (!align)
  4584. return;
  4585. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  4586. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  4587. dev_warn(&dev->dev,
  4588. "Can't reassign resources to host bridge.\n");
  4589. return;
  4590. }
  4591. dev_info(&dev->dev,
  4592. "Disabling memory decoding and releasing memory resources.\n");
  4593. pci_read_config_word(dev, PCI_COMMAND, &command);
  4594. command &= ~PCI_COMMAND_MEMORY;
  4595. pci_write_config_word(dev, PCI_COMMAND, command);
  4596. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  4597. pci_request_resource_alignment(dev, i, align, resize);
  4598. /*
  4599. * Need to disable bridge's resource window,
  4600. * to enable the kernel to reassign new resource
  4601. * window later on.
  4602. */
  4603. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  4604. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  4605. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  4606. r = &dev->resource[i];
  4607. if (!(r->flags & IORESOURCE_MEM))
  4608. continue;
  4609. r->flags |= IORESOURCE_UNSET;
  4610. r->end = resource_size(r) - 1;
  4611. r->start = 0;
  4612. }
  4613. pci_disable_bridge_window(dev);
  4614. }
  4615. }
  4616. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  4617. {
  4618. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  4619. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  4620. spin_lock(&resource_alignment_lock);
  4621. strncpy(resource_alignment_param, buf, count);
  4622. resource_alignment_param[count] = '\0';
  4623. spin_unlock(&resource_alignment_lock);
  4624. return count;
  4625. }
  4626. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  4627. {
  4628. size_t count;
  4629. spin_lock(&resource_alignment_lock);
  4630. count = snprintf(buf, size, "%s", resource_alignment_param);
  4631. spin_unlock(&resource_alignment_lock);
  4632. return count;
  4633. }
  4634. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  4635. {
  4636. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  4637. }
  4638. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  4639. const char *buf, size_t count)
  4640. {
  4641. return pci_set_resource_alignment_param(buf, count);
  4642. }
  4643. static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  4644. pci_resource_alignment_store);
  4645. static int __init pci_resource_alignment_sysfs_init(void)
  4646. {
  4647. return bus_create_file(&pci_bus_type,
  4648. &bus_attr_resource_alignment);
  4649. }
  4650. late_initcall(pci_resource_alignment_sysfs_init);
  4651. static void pci_no_domains(void)
  4652. {
  4653. #ifdef CONFIG_PCI_DOMAINS
  4654. pci_domains_supported = 0;
  4655. #endif
  4656. }
  4657. #ifdef CONFIG_PCI_DOMAINS
  4658. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  4659. int pci_get_new_domain_nr(void)
  4660. {
  4661. return atomic_inc_return(&__domain_nr);
  4662. }
  4663. #ifdef CONFIG_PCI_DOMAINS_GENERIC
  4664. static int of_pci_bus_find_domain_nr(struct device *parent)
  4665. {
  4666. static int use_dt_domains = -1;
  4667. int domain = -1;
  4668. if (parent)
  4669. domain = of_get_pci_domain_nr(parent->of_node);
  4670. /*
  4671. * Check DT domain and use_dt_domains values.
  4672. *
  4673. * If DT domain property is valid (domain >= 0) and
  4674. * use_dt_domains != 0, the DT assignment is valid since this means
  4675. * we have not previously allocated a domain number by using
  4676. * pci_get_new_domain_nr(); we should also update use_dt_domains to
  4677. * 1, to indicate that we have just assigned a domain number from
  4678. * DT.
  4679. *
  4680. * If DT domain property value is not valid (ie domain < 0), and we
  4681. * have not previously assigned a domain number from DT
  4682. * (use_dt_domains != 1) we should assign a domain number by
  4683. * using the:
  4684. *
  4685. * pci_get_new_domain_nr()
  4686. *
  4687. * API and update the use_dt_domains value to keep track of method we
  4688. * are using to assign domain numbers (use_dt_domains = 0).
  4689. *
  4690. * All other combinations imply we have a platform that is trying
  4691. * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
  4692. * which is a recipe for domain mishandling and it is prevented by
  4693. * invalidating the domain value (domain = -1) and printing a
  4694. * corresponding error.
  4695. */
  4696. if (domain >= 0 && use_dt_domains) {
  4697. use_dt_domains = 1;
  4698. } else if (domain < 0 && use_dt_domains != 1) {
  4699. use_dt_domains = 0;
  4700. domain = pci_get_new_domain_nr();
  4701. } else {
  4702. dev_err(parent, "Node %pOF has inconsistent \"linux,pci-domain\" property in DT\n",
  4703. parent->of_node);
  4704. domain = -1;
  4705. }
  4706. return domain;
  4707. }
  4708. int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
  4709. {
  4710. return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
  4711. acpi_pci_bus_find_domain_nr(bus);
  4712. }
  4713. #endif
  4714. #endif
  4715. /**
  4716. * pci_ext_cfg_avail - can we access extended PCI config space?
  4717. *
  4718. * Returns 1 if we can access PCI extended config space (offsets
  4719. * greater than 0xff). This is the default implementation. Architecture
  4720. * implementations can override this.
  4721. */
  4722. int __weak pci_ext_cfg_avail(void)
  4723. {
  4724. return 1;
  4725. }
  4726. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  4727. {
  4728. }
  4729. EXPORT_SYMBOL(pci_fixup_cardbus);
  4730. static int __init pci_setup(char *str)
  4731. {
  4732. while (str) {
  4733. char *k = strchr(str, ',');
  4734. if (k)
  4735. *k++ = 0;
  4736. if (*str && (str = pcibios_setup(str)) && *str) {
  4737. if (!strcmp(str, "nomsi")) {
  4738. pci_no_msi();
  4739. } else if (!strcmp(str, "noaer")) {
  4740. pci_no_aer();
  4741. } else if (!strncmp(str, "realloc=", 8)) {
  4742. pci_realloc_get_opt(str + 8);
  4743. } else if (!strncmp(str, "realloc", 7)) {
  4744. pci_realloc_get_opt("on");
  4745. } else if (!strcmp(str, "nodomains")) {
  4746. pci_no_domains();
  4747. } else if (!strncmp(str, "noari", 5)) {
  4748. pcie_ari_disabled = true;
  4749. } else if (!strncmp(str, "cbiosize=", 9)) {
  4750. pci_cardbus_io_size = memparse(str + 9, &str);
  4751. } else if (!strncmp(str, "cbmemsize=", 10)) {
  4752. pci_cardbus_mem_size = memparse(str + 10, &str);
  4753. } else if (!strncmp(str, "resource_alignment=", 19)) {
  4754. pci_set_resource_alignment_param(str + 19,
  4755. strlen(str + 19));
  4756. } else if (!strncmp(str, "ecrc=", 5)) {
  4757. pcie_ecrc_get_policy(str + 5);
  4758. } else if (!strncmp(str, "hpiosize=", 9)) {
  4759. pci_hotplug_io_size = memparse(str + 9, &str);
  4760. } else if (!strncmp(str, "hpmemsize=", 10)) {
  4761. pci_hotplug_mem_size = memparse(str + 10, &str);
  4762. } else if (!strncmp(str, "hpbussize=", 10)) {
  4763. pci_hotplug_bus_size =
  4764. simple_strtoul(str + 10, &str, 0);
  4765. if (pci_hotplug_bus_size > 0xff)
  4766. pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  4767. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  4768. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  4769. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  4770. pcie_bus_config = PCIE_BUS_SAFE;
  4771. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  4772. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  4773. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  4774. pcie_bus_config = PCIE_BUS_PEER2PEER;
  4775. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  4776. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  4777. } else {
  4778. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  4779. str);
  4780. }
  4781. }
  4782. str = k;
  4783. }
  4784. return 0;
  4785. }
  4786. early_param("pci", pci_setup);