scb2_flash.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * MTD map driver for BIOS Flash on Intel SCB2 boards
  3. * Copyright (C) 2002 Sun Microsystems, Inc.
  4. * Tim Hockin <thockin@sun.com>
  5. *
  6. * A few notes on this MTD map:
  7. *
  8. * This was developed with a small number of SCB2 boards to test on.
  9. * Hopefully, Intel has not introducted too many unaccounted variables in the
  10. * making of this board.
  11. *
  12. * The BIOS marks its own memory region as 'reserved' in the e820 map. We
  13. * try to request it here, but if it fails, we carry on anyway.
  14. *
  15. * This is how the chip is attached, so said the schematic:
  16. * * a 4 MiB (32 Mib) 16 bit chip
  17. * * a 1 MiB memory region
  18. * * A20 and A21 pulled up
  19. * * D8-D15 ignored
  20. * What this means is that, while we are addressing bytes linearly, we are
  21. * really addressing words, and discarding the other byte. This means that
  22. * the chip MUST BE at least 2 MiB. This also means that every block is
  23. * actually half as big as the chip reports. It also means that accesses of
  24. * logical address 0 hit higher-address sections of the chip, not physical 0.
  25. * One can only hope that these 4MiB x16 chips were a lot cheaper than 1MiB x8
  26. * chips.
  27. *
  28. * This driver assumes the chip is not write-protected by an external signal.
  29. * As of the this writing, that is true, but may change, just to spite me.
  30. *
  31. * The actual BIOS layout has been mostly reverse engineered. Intel BIOS
  32. * updates for this board include 10 related (*.bio - &.bi9) binary files and
  33. * another separate (*.bbo) binary file. The 10 files are 64k of data + a
  34. * small header. If the headers are stripped off, the 10 64k files can be
  35. * concatenated into a 640k image. This is your BIOS image, proper. The
  36. * separate .bbo file also has a small header. It is the 'Boot Block'
  37. * recovery BIOS. Once the header is stripped, no further prep is needed.
  38. * As best I can tell, the BIOS is arranged as such:
  39. * offset 0x00000 to 0x4ffff (320k): unknown - SCSI BIOS, etc?
  40. * offset 0x50000 to 0xeffff (640k): BIOS proper
  41. * offset 0xf0000 ty 0xfffff (64k): Boot Block region
  42. *
  43. * Intel's BIOS update program flashes the BIOS and Boot Block in separate
  44. * steps. Probably a wise thing to do.
  45. */
  46. #include <linux/module.h>
  47. #include <linux/types.h>
  48. #include <linux/kernel.h>
  49. #include <asm/io.h>
  50. #include <linux/mtd/mtd.h>
  51. #include <linux/mtd/map.h>
  52. #include <linux/mtd/cfi.h>
  53. #include <linux/pci.h>
  54. #include <linux/pci_ids.h>
  55. #define MODNAME "scb2_flash"
  56. #define SCB2_ADDR 0xfff00000
  57. #define SCB2_WINDOW 0x00100000
  58. static void __iomem *scb2_ioaddr;
  59. static struct mtd_info *scb2_mtd;
  60. static struct map_info scb2_map = {
  61. .name = "SCB2 BIOS Flash",
  62. .size = 0,
  63. .bankwidth = 1,
  64. };
  65. static int region_fail;
  66. static int scb2_fixup_mtd(struct mtd_info *mtd)
  67. {
  68. int i;
  69. int done = 0;
  70. struct map_info *map = mtd->priv;
  71. struct cfi_private *cfi = map->fldrv_priv;
  72. /* barf if this doesn't look right */
  73. if (cfi->cfiq->InterfaceDesc != CFI_INTERFACE_X16_ASYNC) {
  74. printk(KERN_ERR MODNAME ": unsupported InterfaceDesc: %#x\n",
  75. cfi->cfiq->InterfaceDesc);
  76. return -1;
  77. }
  78. /* I wasn't here. I didn't see. dwmw2. */
  79. /* the chip is sometimes bigger than the map - what a waste */
  80. mtd->size = map->size;
  81. /*
  82. * We only REALLY get half the chip, due to the way it is
  83. * wired up - D8-D15 are tossed away. We read linear bytes,
  84. * but in reality we are getting 1/2 of each 16-bit read,
  85. * which LOOKS linear to us. Because CFI code accounts for
  86. * things like lock/unlock/erase by eraseregions, we need to
  87. * fudge them to reflect this. Erases go like this:
  88. * * send an erase to an address
  89. * * the chip samples the address and erases the block
  90. * * add the block erasesize to the address and repeat
  91. * -- the problem is that addresses are 16-bit addressable
  92. * -- we end up erasing every-other block
  93. */
  94. mtd->erasesize /= 2;
  95. for (i = 0; i < mtd->numeraseregions; i++) {
  96. struct mtd_erase_region_info *region = &mtd->eraseregions[i];
  97. region->erasesize /= 2;
  98. }
  99. /*
  100. * If the chip is bigger than the map, it is wired with the high
  101. * address lines pulled up. This makes us access the top portion of
  102. * the chip, so all our erase-region info is wrong. Start cutting from
  103. * the bottom.
  104. */
  105. for (i = 0; !done && i < mtd->numeraseregions; i++) {
  106. struct mtd_erase_region_info *region = &mtd->eraseregions[i];
  107. if (region->numblocks * region->erasesize > mtd->size) {
  108. region->numblocks = ((unsigned long)mtd->size /
  109. region->erasesize);
  110. done = 1;
  111. } else {
  112. region->numblocks = 0;
  113. }
  114. region->offset = 0;
  115. }
  116. return 0;
  117. }
  118. /* CSB5's 'Function Control Register' has bits for decoding @ >= 0xffc00000 */
  119. #define CSB5_FCR 0x41
  120. #define CSB5_FCR_DECODE_ALL 0x0e
  121. static int scb2_flash_probe(struct pci_dev *dev,
  122. const struct pci_device_id *ent)
  123. {
  124. u8 reg;
  125. /* enable decoding of the flash region in the south bridge */
  126. pci_read_config_byte(dev, CSB5_FCR, &reg);
  127. pci_write_config_byte(dev, CSB5_FCR, reg | CSB5_FCR_DECODE_ALL);
  128. if (!request_mem_region(SCB2_ADDR, SCB2_WINDOW, scb2_map.name)) {
  129. /*
  130. * The BIOS seems to mark the flash region as 'reserved'
  131. * in the e820 map. Warn and go about our business.
  132. */
  133. printk(KERN_WARNING MODNAME
  134. ": warning - can't reserve rom window, continuing\n");
  135. region_fail = 1;
  136. }
  137. /* remap the IO window (w/o caching) */
  138. scb2_ioaddr = ioremap_nocache(SCB2_ADDR, SCB2_WINDOW);
  139. if (!scb2_ioaddr) {
  140. printk(KERN_ERR MODNAME ": Failed to ioremap window!\n");
  141. if (!region_fail)
  142. release_mem_region(SCB2_ADDR, SCB2_WINDOW);
  143. return -ENOMEM;
  144. }
  145. scb2_map.phys = SCB2_ADDR;
  146. scb2_map.virt = scb2_ioaddr;
  147. scb2_map.size = SCB2_WINDOW;
  148. simple_map_init(&scb2_map);
  149. /* try to find a chip */
  150. scb2_mtd = do_map_probe("cfi_probe", &scb2_map);
  151. if (!scb2_mtd) {
  152. printk(KERN_ERR MODNAME ": flash probe failed!\n");
  153. iounmap(scb2_ioaddr);
  154. if (!region_fail)
  155. release_mem_region(SCB2_ADDR, SCB2_WINDOW);
  156. return -ENODEV;
  157. }
  158. scb2_mtd->owner = THIS_MODULE;
  159. if (scb2_fixup_mtd(scb2_mtd) < 0) {
  160. mtd_device_unregister(scb2_mtd);
  161. map_destroy(scb2_mtd);
  162. iounmap(scb2_ioaddr);
  163. if (!region_fail)
  164. release_mem_region(SCB2_ADDR, SCB2_WINDOW);
  165. return -ENODEV;
  166. }
  167. printk(KERN_NOTICE MODNAME ": chip size 0x%llx at offset 0x%llx\n",
  168. (unsigned long long)scb2_mtd->size,
  169. (unsigned long long)(SCB2_WINDOW - scb2_mtd->size));
  170. mtd_device_register(scb2_mtd, NULL, 0);
  171. return 0;
  172. }
  173. static void scb2_flash_remove(struct pci_dev *dev)
  174. {
  175. if (!scb2_mtd)
  176. return;
  177. /* disable flash writes */
  178. mtd_lock(scb2_mtd, 0, scb2_mtd->size);
  179. mtd_device_unregister(scb2_mtd);
  180. map_destroy(scb2_mtd);
  181. iounmap(scb2_ioaddr);
  182. scb2_ioaddr = NULL;
  183. if (!region_fail)
  184. release_mem_region(SCB2_ADDR, SCB2_WINDOW);
  185. }
  186. static struct pci_device_id scb2_flash_pci_ids[] = {
  187. {
  188. .vendor = PCI_VENDOR_ID_SERVERWORKS,
  189. .device = PCI_DEVICE_ID_SERVERWORKS_CSB5,
  190. .subvendor = PCI_ANY_ID,
  191. .subdevice = PCI_ANY_ID
  192. },
  193. { 0, }
  194. };
  195. static struct pci_driver scb2_flash_driver = {
  196. .name = "Intel SCB2 BIOS Flash",
  197. .id_table = scb2_flash_pci_ids,
  198. .probe = scb2_flash_probe,
  199. .remove = scb2_flash_remove,
  200. };
  201. module_pci_driver(scb2_flash_driver);
  202. MODULE_LICENSE("GPL");
  203. MODULE_AUTHOR("Tim Hockin <thockin@sun.com>");
  204. MODULE_DESCRIPTION("MTD map driver for Intel SCB2 BIOS Flash");
  205. MODULE_DEVICE_TABLE(pci, scb2_flash_pci_ids);