stmpe.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467
  1. /*
  2. * ST Microelectronics MFD: stmpe's driver
  3. *
  4. * Copyright (C) ST-Ericsson SA 2010
  5. *
  6. * License Terms: GNU General Public License, version 2
  7. * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
  8. */
  9. #include <linux/err.h>
  10. #include <linux/gpio.h>
  11. #include <linux/export.h>
  12. #include <linux/kernel.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/irq.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/of.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm.h>
  19. #include <linux/slab.h>
  20. #include <linux/mfd/core.h>
  21. #include <linux/delay.h>
  22. #include <linux/regulator/consumer.h>
  23. #include "stmpe.h"
  24. /**
  25. * struct stmpe_platform_data - STMPE platform data
  26. * @id: device id to distinguish between multiple STMPEs on the same board
  27. * @blocks: bitmask of blocks to enable (use STMPE_BLOCK_*)
  28. * @irq_trigger: IRQ trigger to use for the interrupt to the host
  29. * @autosleep: bool to enable/disable stmpe autosleep
  30. * @autosleep_timeout: inactivity timeout in milliseconds for autosleep
  31. * @irq_over_gpio: true if gpio is used to get irq
  32. * @irq_gpio: gpio number over which irq will be requested (significant only if
  33. * irq_over_gpio is true)
  34. */
  35. struct stmpe_platform_data {
  36. int id;
  37. unsigned int blocks;
  38. unsigned int irq_trigger;
  39. bool autosleep;
  40. bool irq_over_gpio;
  41. int irq_gpio;
  42. int autosleep_timeout;
  43. };
  44. static int __stmpe_enable(struct stmpe *stmpe, unsigned int blocks)
  45. {
  46. return stmpe->variant->enable(stmpe, blocks, true);
  47. }
  48. static int __stmpe_disable(struct stmpe *stmpe, unsigned int blocks)
  49. {
  50. return stmpe->variant->enable(stmpe, blocks, false);
  51. }
  52. static int __stmpe_reg_read(struct stmpe *stmpe, u8 reg)
  53. {
  54. int ret;
  55. ret = stmpe->ci->read_byte(stmpe, reg);
  56. if (ret < 0)
  57. dev_err(stmpe->dev, "failed to read reg %#x: %d\n", reg, ret);
  58. dev_vdbg(stmpe->dev, "rd: reg %#x => data %#x\n", reg, ret);
  59. return ret;
  60. }
  61. static int __stmpe_reg_write(struct stmpe *stmpe, u8 reg, u8 val)
  62. {
  63. int ret;
  64. dev_vdbg(stmpe->dev, "wr: reg %#x <= %#x\n", reg, val);
  65. ret = stmpe->ci->write_byte(stmpe, reg, val);
  66. if (ret < 0)
  67. dev_err(stmpe->dev, "failed to write reg %#x: %d\n", reg, ret);
  68. return ret;
  69. }
  70. static int __stmpe_set_bits(struct stmpe *stmpe, u8 reg, u8 mask, u8 val)
  71. {
  72. int ret;
  73. ret = __stmpe_reg_read(stmpe, reg);
  74. if (ret < 0)
  75. return ret;
  76. ret &= ~mask;
  77. ret |= val;
  78. return __stmpe_reg_write(stmpe, reg, ret);
  79. }
  80. static int __stmpe_block_read(struct stmpe *stmpe, u8 reg, u8 length,
  81. u8 *values)
  82. {
  83. int ret;
  84. ret = stmpe->ci->read_block(stmpe, reg, length, values);
  85. if (ret < 0)
  86. dev_err(stmpe->dev, "failed to read regs %#x: %d\n", reg, ret);
  87. dev_vdbg(stmpe->dev, "rd: reg %#x (%d) => ret %#x\n", reg, length, ret);
  88. stmpe_dump_bytes("stmpe rd: ", values, length);
  89. return ret;
  90. }
  91. static int __stmpe_block_write(struct stmpe *stmpe, u8 reg, u8 length,
  92. const u8 *values)
  93. {
  94. int ret;
  95. dev_vdbg(stmpe->dev, "wr: regs %#x (%d)\n", reg, length);
  96. stmpe_dump_bytes("stmpe wr: ", values, length);
  97. ret = stmpe->ci->write_block(stmpe, reg, length, values);
  98. if (ret < 0)
  99. dev_err(stmpe->dev, "failed to write regs %#x: %d\n", reg, ret);
  100. return ret;
  101. }
  102. /**
  103. * stmpe_enable - enable blocks on an STMPE device
  104. * @stmpe: Device to work on
  105. * @blocks: Mask of blocks (enum stmpe_block values) to enable
  106. */
  107. int stmpe_enable(struct stmpe *stmpe, unsigned int blocks)
  108. {
  109. int ret;
  110. mutex_lock(&stmpe->lock);
  111. ret = __stmpe_enable(stmpe, blocks);
  112. mutex_unlock(&stmpe->lock);
  113. return ret;
  114. }
  115. EXPORT_SYMBOL_GPL(stmpe_enable);
  116. /**
  117. * stmpe_disable - disable blocks on an STMPE device
  118. * @stmpe: Device to work on
  119. * @blocks: Mask of blocks (enum stmpe_block values) to enable
  120. */
  121. int stmpe_disable(struct stmpe *stmpe, unsigned int blocks)
  122. {
  123. int ret;
  124. mutex_lock(&stmpe->lock);
  125. ret = __stmpe_disable(stmpe, blocks);
  126. mutex_unlock(&stmpe->lock);
  127. return ret;
  128. }
  129. EXPORT_SYMBOL_GPL(stmpe_disable);
  130. /**
  131. * stmpe_reg_read() - read a single STMPE register
  132. * @stmpe: Device to read from
  133. * @reg: Register to read
  134. */
  135. int stmpe_reg_read(struct stmpe *stmpe, u8 reg)
  136. {
  137. int ret;
  138. mutex_lock(&stmpe->lock);
  139. ret = __stmpe_reg_read(stmpe, reg);
  140. mutex_unlock(&stmpe->lock);
  141. return ret;
  142. }
  143. EXPORT_SYMBOL_GPL(stmpe_reg_read);
  144. /**
  145. * stmpe_reg_write() - write a single STMPE register
  146. * @stmpe: Device to write to
  147. * @reg: Register to write
  148. * @val: Value to write
  149. */
  150. int stmpe_reg_write(struct stmpe *stmpe, u8 reg, u8 val)
  151. {
  152. int ret;
  153. mutex_lock(&stmpe->lock);
  154. ret = __stmpe_reg_write(stmpe, reg, val);
  155. mutex_unlock(&stmpe->lock);
  156. return ret;
  157. }
  158. EXPORT_SYMBOL_GPL(stmpe_reg_write);
  159. /**
  160. * stmpe_set_bits() - set the value of a bitfield in a STMPE register
  161. * @stmpe: Device to write to
  162. * @reg: Register to write
  163. * @mask: Mask of bits to set
  164. * @val: Value to set
  165. */
  166. int stmpe_set_bits(struct stmpe *stmpe, u8 reg, u8 mask, u8 val)
  167. {
  168. int ret;
  169. mutex_lock(&stmpe->lock);
  170. ret = __stmpe_set_bits(stmpe, reg, mask, val);
  171. mutex_unlock(&stmpe->lock);
  172. return ret;
  173. }
  174. EXPORT_SYMBOL_GPL(stmpe_set_bits);
  175. /**
  176. * stmpe_block_read() - read multiple STMPE registers
  177. * @stmpe: Device to read from
  178. * @reg: First register
  179. * @length: Number of registers
  180. * @values: Buffer to write to
  181. */
  182. int stmpe_block_read(struct stmpe *stmpe, u8 reg, u8 length, u8 *values)
  183. {
  184. int ret;
  185. mutex_lock(&stmpe->lock);
  186. ret = __stmpe_block_read(stmpe, reg, length, values);
  187. mutex_unlock(&stmpe->lock);
  188. return ret;
  189. }
  190. EXPORT_SYMBOL_GPL(stmpe_block_read);
  191. /**
  192. * stmpe_block_write() - write multiple STMPE registers
  193. * @stmpe: Device to write to
  194. * @reg: First register
  195. * @length: Number of registers
  196. * @values: Values to write
  197. */
  198. int stmpe_block_write(struct stmpe *stmpe, u8 reg, u8 length,
  199. const u8 *values)
  200. {
  201. int ret;
  202. mutex_lock(&stmpe->lock);
  203. ret = __stmpe_block_write(stmpe, reg, length, values);
  204. mutex_unlock(&stmpe->lock);
  205. return ret;
  206. }
  207. EXPORT_SYMBOL_GPL(stmpe_block_write);
  208. /**
  209. * stmpe_set_altfunc()- set the alternate function for STMPE pins
  210. * @stmpe: Device to configure
  211. * @pins: Bitmask of pins to affect
  212. * @block: block to enable alternate functions for
  213. *
  214. * @pins is assumed to have a bit set for each of the bits whose alternate
  215. * function is to be changed, numbered according to the GPIOXY numbers.
  216. *
  217. * If the GPIO module is not enabled, this function automatically enables it in
  218. * order to perform the change.
  219. */
  220. int stmpe_set_altfunc(struct stmpe *stmpe, u32 pins, enum stmpe_block block)
  221. {
  222. struct stmpe_variant_info *variant = stmpe->variant;
  223. u8 regaddr = stmpe->regs[STMPE_IDX_GPAFR_U_MSB];
  224. int af_bits = variant->af_bits;
  225. int numregs = DIV_ROUND_UP(stmpe->num_gpios * af_bits, 8);
  226. int mask = (1 << af_bits) - 1;
  227. u8 regs[8];
  228. int af, afperreg, ret;
  229. if (!variant->get_altfunc)
  230. return 0;
  231. afperreg = 8 / af_bits;
  232. mutex_lock(&stmpe->lock);
  233. ret = __stmpe_enable(stmpe, STMPE_BLOCK_GPIO);
  234. if (ret < 0)
  235. goto out;
  236. ret = __stmpe_block_read(stmpe, regaddr, numregs, regs);
  237. if (ret < 0)
  238. goto out;
  239. af = variant->get_altfunc(stmpe, block);
  240. while (pins) {
  241. int pin = __ffs(pins);
  242. int regoffset = numregs - (pin / afperreg) - 1;
  243. int pos = (pin % afperreg) * (8 / afperreg);
  244. regs[regoffset] &= ~(mask << pos);
  245. regs[regoffset] |= af << pos;
  246. pins &= ~(1 << pin);
  247. }
  248. ret = __stmpe_block_write(stmpe, regaddr, numregs, regs);
  249. out:
  250. mutex_unlock(&stmpe->lock);
  251. return ret;
  252. }
  253. EXPORT_SYMBOL_GPL(stmpe_set_altfunc);
  254. /*
  255. * GPIO (all variants)
  256. */
  257. static struct resource stmpe_gpio_resources[] = {
  258. /* Start and end filled dynamically */
  259. {
  260. .flags = IORESOURCE_IRQ,
  261. },
  262. };
  263. static const struct mfd_cell stmpe_gpio_cell = {
  264. .name = "stmpe-gpio",
  265. .of_compatible = "st,stmpe-gpio",
  266. .resources = stmpe_gpio_resources,
  267. .num_resources = ARRAY_SIZE(stmpe_gpio_resources),
  268. };
  269. static const struct mfd_cell stmpe_gpio_cell_noirq = {
  270. .name = "stmpe-gpio",
  271. .of_compatible = "st,stmpe-gpio",
  272. /* gpio cell resources consist of an irq only so no resources here */
  273. };
  274. /*
  275. * Keypad (1601, 2401, 2403)
  276. */
  277. static struct resource stmpe_keypad_resources[] = {
  278. {
  279. .name = "KEYPAD",
  280. .flags = IORESOURCE_IRQ,
  281. },
  282. {
  283. .name = "KEYPAD_OVER",
  284. .flags = IORESOURCE_IRQ,
  285. },
  286. };
  287. static const struct mfd_cell stmpe_keypad_cell = {
  288. .name = "stmpe-keypad",
  289. .of_compatible = "st,stmpe-keypad",
  290. .resources = stmpe_keypad_resources,
  291. .num_resources = ARRAY_SIZE(stmpe_keypad_resources),
  292. };
  293. /*
  294. * PWM (1601, 2401, 2403)
  295. */
  296. static struct resource stmpe_pwm_resources[] = {
  297. {
  298. .name = "PWM0",
  299. .flags = IORESOURCE_IRQ,
  300. },
  301. {
  302. .name = "PWM1",
  303. .flags = IORESOURCE_IRQ,
  304. },
  305. {
  306. .name = "PWM2",
  307. .flags = IORESOURCE_IRQ,
  308. },
  309. };
  310. static const struct mfd_cell stmpe_pwm_cell = {
  311. .name = "stmpe-pwm",
  312. .of_compatible = "st,stmpe-pwm",
  313. .resources = stmpe_pwm_resources,
  314. .num_resources = ARRAY_SIZE(stmpe_pwm_resources),
  315. };
  316. /*
  317. * STMPE801
  318. */
  319. static const u8 stmpe801_regs[] = {
  320. [STMPE_IDX_CHIP_ID] = STMPE801_REG_CHIP_ID,
  321. [STMPE_IDX_ICR_LSB] = STMPE801_REG_SYS_CTRL,
  322. [STMPE_IDX_GPMR_LSB] = STMPE801_REG_GPIO_MP_STA,
  323. [STMPE_IDX_GPSR_LSB] = STMPE801_REG_GPIO_SET_PIN,
  324. [STMPE_IDX_GPCR_LSB] = STMPE801_REG_GPIO_SET_PIN,
  325. [STMPE_IDX_GPDR_LSB] = STMPE801_REG_GPIO_DIR,
  326. [STMPE_IDX_IEGPIOR_LSB] = STMPE801_REG_GPIO_INT_EN,
  327. [STMPE_IDX_ISGPIOR_MSB] = STMPE801_REG_GPIO_INT_STA,
  328. };
  329. static struct stmpe_variant_block stmpe801_blocks[] = {
  330. {
  331. .cell = &stmpe_gpio_cell,
  332. .irq = 0,
  333. .block = STMPE_BLOCK_GPIO,
  334. },
  335. };
  336. static struct stmpe_variant_block stmpe801_blocks_noirq[] = {
  337. {
  338. .cell = &stmpe_gpio_cell_noirq,
  339. .block = STMPE_BLOCK_GPIO,
  340. },
  341. };
  342. static int stmpe801_enable(struct stmpe *stmpe, unsigned int blocks,
  343. bool enable)
  344. {
  345. if (blocks & STMPE_BLOCK_GPIO)
  346. return 0;
  347. else
  348. return -EINVAL;
  349. }
  350. static struct stmpe_variant_info stmpe801 = {
  351. .name = "stmpe801",
  352. .id_val = STMPE801_ID,
  353. .id_mask = 0xffff,
  354. .num_gpios = 8,
  355. .regs = stmpe801_regs,
  356. .blocks = stmpe801_blocks,
  357. .num_blocks = ARRAY_SIZE(stmpe801_blocks),
  358. .num_irqs = STMPE801_NR_INTERNAL_IRQS,
  359. .enable = stmpe801_enable,
  360. };
  361. static struct stmpe_variant_info stmpe801_noirq = {
  362. .name = "stmpe801",
  363. .id_val = STMPE801_ID,
  364. .id_mask = 0xffff,
  365. .num_gpios = 8,
  366. .regs = stmpe801_regs,
  367. .blocks = stmpe801_blocks_noirq,
  368. .num_blocks = ARRAY_SIZE(stmpe801_blocks_noirq),
  369. .enable = stmpe801_enable,
  370. };
  371. /*
  372. * Touchscreen (STMPE811 or STMPE610)
  373. */
  374. static struct resource stmpe_ts_resources[] = {
  375. {
  376. .name = "TOUCH_DET",
  377. .flags = IORESOURCE_IRQ,
  378. },
  379. {
  380. .name = "FIFO_TH",
  381. .flags = IORESOURCE_IRQ,
  382. },
  383. };
  384. static const struct mfd_cell stmpe_ts_cell = {
  385. .name = "stmpe-ts",
  386. .of_compatible = "st,stmpe-ts",
  387. .resources = stmpe_ts_resources,
  388. .num_resources = ARRAY_SIZE(stmpe_ts_resources),
  389. };
  390. /*
  391. * STMPE811 or STMPE610
  392. */
  393. static const u8 stmpe811_regs[] = {
  394. [STMPE_IDX_CHIP_ID] = STMPE811_REG_CHIP_ID,
  395. [STMPE_IDX_SYS_CTRL] = STMPE811_REG_SYS_CTRL,
  396. [STMPE_IDX_SYS_CTRL2] = STMPE811_REG_SYS_CTRL2,
  397. [STMPE_IDX_ICR_LSB] = STMPE811_REG_INT_CTRL,
  398. [STMPE_IDX_IER_LSB] = STMPE811_REG_INT_EN,
  399. [STMPE_IDX_ISR_MSB] = STMPE811_REG_INT_STA,
  400. [STMPE_IDX_GPMR_LSB] = STMPE811_REG_GPIO_MP_STA,
  401. [STMPE_IDX_GPSR_LSB] = STMPE811_REG_GPIO_SET_PIN,
  402. [STMPE_IDX_GPCR_LSB] = STMPE811_REG_GPIO_CLR_PIN,
  403. [STMPE_IDX_GPDR_LSB] = STMPE811_REG_GPIO_DIR,
  404. [STMPE_IDX_GPRER_LSB] = STMPE811_REG_GPIO_RE,
  405. [STMPE_IDX_GPFER_LSB] = STMPE811_REG_GPIO_FE,
  406. [STMPE_IDX_GPAFR_U_MSB] = STMPE811_REG_GPIO_AF,
  407. [STMPE_IDX_IEGPIOR_LSB] = STMPE811_REG_GPIO_INT_EN,
  408. [STMPE_IDX_ISGPIOR_MSB] = STMPE811_REG_GPIO_INT_STA,
  409. [STMPE_IDX_GPEDR_LSB] = STMPE811_REG_GPIO_ED,
  410. };
  411. static struct stmpe_variant_block stmpe811_blocks[] = {
  412. {
  413. .cell = &stmpe_gpio_cell,
  414. .irq = STMPE811_IRQ_GPIOC,
  415. .block = STMPE_BLOCK_GPIO,
  416. },
  417. {
  418. .cell = &stmpe_ts_cell,
  419. .irq = STMPE811_IRQ_TOUCH_DET,
  420. .block = STMPE_BLOCK_TOUCHSCREEN,
  421. },
  422. };
  423. static int stmpe811_enable(struct stmpe *stmpe, unsigned int blocks,
  424. bool enable)
  425. {
  426. unsigned int mask = 0;
  427. if (blocks & STMPE_BLOCK_GPIO)
  428. mask |= STMPE811_SYS_CTRL2_GPIO_OFF;
  429. if (blocks & STMPE_BLOCK_ADC)
  430. mask |= STMPE811_SYS_CTRL2_ADC_OFF;
  431. if (blocks & STMPE_BLOCK_TOUCHSCREEN)
  432. mask |= STMPE811_SYS_CTRL2_TSC_OFF;
  433. return __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL2], mask,
  434. enable ? 0 : mask);
  435. }
  436. static int stmpe811_get_altfunc(struct stmpe *stmpe, enum stmpe_block block)
  437. {
  438. /* 0 for touchscreen, 1 for GPIO */
  439. return block != STMPE_BLOCK_TOUCHSCREEN;
  440. }
  441. static struct stmpe_variant_info stmpe811 = {
  442. .name = "stmpe811",
  443. .id_val = 0x0811,
  444. .id_mask = 0xffff,
  445. .num_gpios = 8,
  446. .af_bits = 1,
  447. .regs = stmpe811_regs,
  448. .blocks = stmpe811_blocks,
  449. .num_blocks = ARRAY_SIZE(stmpe811_blocks),
  450. .num_irqs = STMPE811_NR_INTERNAL_IRQS,
  451. .enable = stmpe811_enable,
  452. .get_altfunc = stmpe811_get_altfunc,
  453. };
  454. /* Similar to 811, except number of gpios */
  455. static struct stmpe_variant_info stmpe610 = {
  456. .name = "stmpe610",
  457. .id_val = 0x0811,
  458. .id_mask = 0xffff,
  459. .num_gpios = 6,
  460. .af_bits = 1,
  461. .regs = stmpe811_regs,
  462. .blocks = stmpe811_blocks,
  463. .num_blocks = ARRAY_SIZE(stmpe811_blocks),
  464. .num_irqs = STMPE811_NR_INTERNAL_IRQS,
  465. .enable = stmpe811_enable,
  466. .get_altfunc = stmpe811_get_altfunc,
  467. };
  468. /*
  469. * STMPE1600
  470. * Compared to all others STMPE variant, LSB and MSB regs are located in this
  471. * order : LSB addr
  472. * MSB addr + 1
  473. * As there is only 2 * 8bits registers for GPMR/GPSR/IEGPIOPR, CSB index is MSB registers
  474. */
  475. static const u8 stmpe1600_regs[] = {
  476. [STMPE_IDX_CHIP_ID] = STMPE1600_REG_CHIP_ID,
  477. [STMPE_IDX_SYS_CTRL] = STMPE1600_REG_SYS_CTRL,
  478. [STMPE_IDX_ICR_LSB] = STMPE1600_REG_SYS_CTRL,
  479. [STMPE_IDX_GPMR_LSB] = STMPE1600_REG_GPMR_LSB,
  480. [STMPE_IDX_GPMR_CSB] = STMPE1600_REG_GPMR_MSB,
  481. [STMPE_IDX_GPSR_LSB] = STMPE1600_REG_GPSR_LSB,
  482. [STMPE_IDX_GPSR_CSB] = STMPE1600_REG_GPSR_MSB,
  483. [STMPE_IDX_GPCR_LSB] = STMPE1600_REG_GPSR_LSB,
  484. [STMPE_IDX_GPCR_CSB] = STMPE1600_REG_GPSR_MSB,
  485. [STMPE_IDX_GPDR_LSB] = STMPE1600_REG_GPDR_LSB,
  486. [STMPE_IDX_GPDR_CSB] = STMPE1600_REG_GPDR_MSB,
  487. [STMPE_IDX_IEGPIOR_LSB] = STMPE1600_REG_IEGPIOR_LSB,
  488. [STMPE_IDX_IEGPIOR_CSB] = STMPE1600_REG_IEGPIOR_MSB,
  489. [STMPE_IDX_ISGPIOR_LSB] = STMPE1600_REG_ISGPIOR_LSB,
  490. };
  491. static struct stmpe_variant_block stmpe1600_blocks[] = {
  492. {
  493. .cell = &stmpe_gpio_cell,
  494. .irq = 0,
  495. .block = STMPE_BLOCK_GPIO,
  496. },
  497. };
  498. static int stmpe1600_enable(struct stmpe *stmpe, unsigned int blocks,
  499. bool enable)
  500. {
  501. if (blocks & STMPE_BLOCK_GPIO)
  502. return 0;
  503. else
  504. return -EINVAL;
  505. }
  506. static struct stmpe_variant_info stmpe1600 = {
  507. .name = "stmpe1600",
  508. .id_val = STMPE1600_ID,
  509. .id_mask = 0xffff,
  510. .num_gpios = 16,
  511. .af_bits = 0,
  512. .regs = stmpe1600_regs,
  513. .blocks = stmpe1600_blocks,
  514. .num_blocks = ARRAY_SIZE(stmpe1600_blocks),
  515. .num_irqs = STMPE1600_NR_INTERNAL_IRQS,
  516. .enable = stmpe1600_enable,
  517. };
  518. /*
  519. * STMPE1601
  520. */
  521. static const u8 stmpe1601_regs[] = {
  522. [STMPE_IDX_CHIP_ID] = STMPE1601_REG_CHIP_ID,
  523. [STMPE_IDX_SYS_CTRL] = STMPE1601_REG_SYS_CTRL,
  524. [STMPE_IDX_SYS_CTRL2] = STMPE1601_REG_SYS_CTRL2,
  525. [STMPE_IDX_ICR_LSB] = STMPE1601_REG_ICR_LSB,
  526. [STMPE_IDX_IER_MSB] = STMPE1601_REG_IER_MSB,
  527. [STMPE_IDX_IER_LSB] = STMPE1601_REG_IER_LSB,
  528. [STMPE_IDX_ISR_MSB] = STMPE1601_REG_ISR_MSB,
  529. [STMPE_IDX_GPMR_LSB] = STMPE1601_REG_GPIO_MP_LSB,
  530. [STMPE_IDX_GPMR_CSB] = STMPE1601_REG_GPIO_MP_MSB,
  531. [STMPE_IDX_GPSR_LSB] = STMPE1601_REG_GPIO_SET_LSB,
  532. [STMPE_IDX_GPSR_CSB] = STMPE1601_REG_GPIO_SET_MSB,
  533. [STMPE_IDX_GPCR_LSB] = STMPE1601_REG_GPIO_CLR_LSB,
  534. [STMPE_IDX_GPCR_CSB] = STMPE1601_REG_GPIO_CLR_MSB,
  535. [STMPE_IDX_GPDR_LSB] = STMPE1601_REG_GPIO_SET_DIR_LSB,
  536. [STMPE_IDX_GPDR_CSB] = STMPE1601_REG_GPIO_SET_DIR_MSB,
  537. [STMPE_IDX_GPEDR_LSB] = STMPE1601_REG_GPIO_ED_LSB,
  538. [STMPE_IDX_GPEDR_CSB] = STMPE1601_REG_GPIO_ED_MSB,
  539. [STMPE_IDX_GPRER_LSB] = STMPE1601_REG_GPIO_RE_LSB,
  540. [STMPE_IDX_GPRER_CSB] = STMPE1601_REG_GPIO_RE_MSB,
  541. [STMPE_IDX_GPFER_LSB] = STMPE1601_REG_GPIO_FE_LSB,
  542. [STMPE_IDX_GPFER_CSB] = STMPE1601_REG_GPIO_FE_MSB,
  543. [STMPE_IDX_GPPUR_LSB] = STMPE1601_REG_GPIO_PU_LSB,
  544. [STMPE_IDX_GPAFR_U_MSB] = STMPE1601_REG_GPIO_AF_U_MSB,
  545. [STMPE_IDX_IEGPIOR_LSB] = STMPE1601_REG_INT_EN_GPIO_MASK_LSB,
  546. [STMPE_IDX_IEGPIOR_CSB] = STMPE1601_REG_INT_EN_GPIO_MASK_MSB,
  547. [STMPE_IDX_ISGPIOR_MSB] = STMPE1601_REG_INT_STA_GPIO_MSB,
  548. };
  549. static struct stmpe_variant_block stmpe1601_blocks[] = {
  550. {
  551. .cell = &stmpe_gpio_cell,
  552. .irq = STMPE1601_IRQ_GPIOC,
  553. .block = STMPE_BLOCK_GPIO,
  554. },
  555. {
  556. .cell = &stmpe_keypad_cell,
  557. .irq = STMPE1601_IRQ_KEYPAD,
  558. .block = STMPE_BLOCK_KEYPAD,
  559. },
  560. {
  561. .cell = &stmpe_pwm_cell,
  562. .irq = STMPE1601_IRQ_PWM0,
  563. .block = STMPE_BLOCK_PWM,
  564. },
  565. };
  566. /* supported autosleep timeout delay (in msecs) */
  567. static const int stmpe_autosleep_delay[] = {
  568. 4, 16, 32, 64, 128, 256, 512, 1024,
  569. };
  570. static int stmpe_round_timeout(int timeout)
  571. {
  572. int i;
  573. for (i = 0; i < ARRAY_SIZE(stmpe_autosleep_delay); i++) {
  574. if (stmpe_autosleep_delay[i] >= timeout)
  575. return i;
  576. }
  577. /*
  578. * requests for delays longer than supported should not return the
  579. * longest supported delay
  580. */
  581. return -EINVAL;
  582. }
  583. static int stmpe_autosleep(struct stmpe *stmpe, int autosleep_timeout)
  584. {
  585. int ret;
  586. if (!stmpe->variant->enable_autosleep)
  587. return -ENOSYS;
  588. mutex_lock(&stmpe->lock);
  589. ret = stmpe->variant->enable_autosleep(stmpe, autosleep_timeout);
  590. mutex_unlock(&stmpe->lock);
  591. return ret;
  592. }
  593. /*
  594. * Both stmpe 1601/2403 support same layout for autosleep
  595. */
  596. static int stmpe1601_autosleep(struct stmpe *stmpe,
  597. int autosleep_timeout)
  598. {
  599. int ret, timeout;
  600. /* choose the best available timeout */
  601. timeout = stmpe_round_timeout(autosleep_timeout);
  602. if (timeout < 0) {
  603. dev_err(stmpe->dev, "invalid timeout\n");
  604. return timeout;
  605. }
  606. ret = __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL2],
  607. STMPE1601_AUTOSLEEP_TIMEOUT_MASK,
  608. timeout);
  609. if (ret < 0)
  610. return ret;
  611. return __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL2],
  612. STPME1601_AUTOSLEEP_ENABLE,
  613. STPME1601_AUTOSLEEP_ENABLE);
  614. }
  615. static int stmpe1601_enable(struct stmpe *stmpe, unsigned int blocks,
  616. bool enable)
  617. {
  618. unsigned int mask = 0;
  619. if (blocks & STMPE_BLOCK_GPIO)
  620. mask |= STMPE1601_SYS_CTRL_ENABLE_GPIO;
  621. else
  622. mask &= ~STMPE1601_SYS_CTRL_ENABLE_GPIO;
  623. if (blocks & STMPE_BLOCK_KEYPAD)
  624. mask |= STMPE1601_SYS_CTRL_ENABLE_KPC;
  625. else
  626. mask &= ~STMPE1601_SYS_CTRL_ENABLE_KPC;
  627. if (blocks & STMPE_BLOCK_PWM)
  628. mask |= STMPE1601_SYS_CTRL_ENABLE_SPWM;
  629. else
  630. mask &= ~STMPE1601_SYS_CTRL_ENABLE_SPWM;
  631. return __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL], mask,
  632. enable ? mask : 0);
  633. }
  634. static int stmpe1601_get_altfunc(struct stmpe *stmpe, enum stmpe_block block)
  635. {
  636. switch (block) {
  637. case STMPE_BLOCK_PWM:
  638. return 2;
  639. case STMPE_BLOCK_KEYPAD:
  640. return 1;
  641. case STMPE_BLOCK_GPIO:
  642. default:
  643. return 0;
  644. }
  645. }
  646. static struct stmpe_variant_info stmpe1601 = {
  647. .name = "stmpe1601",
  648. .id_val = 0x0210,
  649. .id_mask = 0xfff0, /* at least 0x0210 and 0x0212 */
  650. .num_gpios = 16,
  651. .af_bits = 2,
  652. .regs = stmpe1601_regs,
  653. .blocks = stmpe1601_blocks,
  654. .num_blocks = ARRAY_SIZE(stmpe1601_blocks),
  655. .num_irqs = STMPE1601_NR_INTERNAL_IRQS,
  656. .enable = stmpe1601_enable,
  657. .get_altfunc = stmpe1601_get_altfunc,
  658. .enable_autosleep = stmpe1601_autosleep,
  659. };
  660. /*
  661. * STMPE1801
  662. */
  663. static const u8 stmpe1801_regs[] = {
  664. [STMPE_IDX_CHIP_ID] = STMPE1801_REG_CHIP_ID,
  665. [STMPE_IDX_SYS_CTRL] = STMPE1801_REG_SYS_CTRL,
  666. [STMPE_IDX_ICR_LSB] = STMPE1801_REG_INT_CTRL_LOW,
  667. [STMPE_IDX_IER_LSB] = STMPE1801_REG_INT_EN_MASK_LOW,
  668. [STMPE_IDX_ISR_LSB] = STMPE1801_REG_INT_STA_LOW,
  669. [STMPE_IDX_GPMR_LSB] = STMPE1801_REG_GPIO_MP_LOW,
  670. [STMPE_IDX_GPMR_CSB] = STMPE1801_REG_GPIO_MP_MID,
  671. [STMPE_IDX_GPMR_MSB] = STMPE1801_REG_GPIO_MP_HIGH,
  672. [STMPE_IDX_GPSR_LSB] = STMPE1801_REG_GPIO_SET_LOW,
  673. [STMPE_IDX_GPSR_CSB] = STMPE1801_REG_GPIO_SET_MID,
  674. [STMPE_IDX_GPSR_MSB] = STMPE1801_REG_GPIO_SET_HIGH,
  675. [STMPE_IDX_GPCR_LSB] = STMPE1801_REG_GPIO_CLR_LOW,
  676. [STMPE_IDX_GPCR_CSB] = STMPE1801_REG_GPIO_CLR_MID,
  677. [STMPE_IDX_GPCR_MSB] = STMPE1801_REG_GPIO_CLR_HIGH,
  678. [STMPE_IDX_GPDR_LSB] = STMPE1801_REG_GPIO_SET_DIR_LOW,
  679. [STMPE_IDX_GPDR_CSB] = STMPE1801_REG_GPIO_SET_DIR_MID,
  680. [STMPE_IDX_GPDR_MSB] = STMPE1801_REG_GPIO_SET_DIR_HIGH,
  681. [STMPE_IDX_GPRER_LSB] = STMPE1801_REG_GPIO_RE_LOW,
  682. [STMPE_IDX_GPRER_CSB] = STMPE1801_REG_GPIO_RE_MID,
  683. [STMPE_IDX_GPRER_MSB] = STMPE1801_REG_GPIO_RE_HIGH,
  684. [STMPE_IDX_GPFER_LSB] = STMPE1801_REG_GPIO_FE_LOW,
  685. [STMPE_IDX_GPFER_CSB] = STMPE1801_REG_GPIO_FE_MID,
  686. [STMPE_IDX_GPFER_MSB] = STMPE1801_REG_GPIO_FE_HIGH,
  687. [STMPE_IDX_GPPUR_LSB] = STMPE1801_REG_GPIO_PULL_UP_LOW,
  688. [STMPE_IDX_IEGPIOR_LSB] = STMPE1801_REG_INT_EN_GPIO_MASK_LOW,
  689. [STMPE_IDX_IEGPIOR_CSB] = STMPE1801_REG_INT_EN_GPIO_MASK_MID,
  690. [STMPE_IDX_IEGPIOR_MSB] = STMPE1801_REG_INT_EN_GPIO_MASK_HIGH,
  691. [STMPE_IDX_ISGPIOR_MSB] = STMPE1801_REG_INT_STA_GPIO_HIGH,
  692. };
  693. static struct stmpe_variant_block stmpe1801_blocks[] = {
  694. {
  695. .cell = &stmpe_gpio_cell,
  696. .irq = STMPE1801_IRQ_GPIOC,
  697. .block = STMPE_BLOCK_GPIO,
  698. },
  699. {
  700. .cell = &stmpe_keypad_cell,
  701. .irq = STMPE1801_IRQ_KEYPAD,
  702. .block = STMPE_BLOCK_KEYPAD,
  703. },
  704. };
  705. static int stmpe1801_enable(struct stmpe *stmpe, unsigned int blocks,
  706. bool enable)
  707. {
  708. unsigned int mask = 0;
  709. if (blocks & STMPE_BLOCK_GPIO)
  710. mask |= STMPE1801_MSK_INT_EN_GPIO;
  711. if (blocks & STMPE_BLOCK_KEYPAD)
  712. mask |= STMPE1801_MSK_INT_EN_KPC;
  713. return __stmpe_set_bits(stmpe, STMPE1801_REG_INT_EN_MASK_LOW, mask,
  714. enable ? mask : 0);
  715. }
  716. static int stmpe_reset(struct stmpe *stmpe)
  717. {
  718. u16 id_val = stmpe->variant->id_val;
  719. unsigned long timeout;
  720. int ret = 0;
  721. u8 reset_bit;
  722. if (id_val == STMPE811_ID)
  723. /* STMPE801 and STMPE610 use bit 1 of SYS_CTRL register */
  724. reset_bit = STMPE811_SYS_CTRL_RESET;
  725. else
  726. /* all other STMPE variant use bit 7 of SYS_CTRL register */
  727. reset_bit = STMPE_SYS_CTRL_RESET;
  728. ret = __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL],
  729. reset_bit, reset_bit);
  730. if (ret < 0)
  731. return ret;
  732. msleep(10);
  733. timeout = jiffies + msecs_to_jiffies(100);
  734. while (time_before(jiffies, timeout)) {
  735. ret = __stmpe_reg_read(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL]);
  736. if (ret < 0)
  737. return ret;
  738. if (!(ret & reset_bit))
  739. return 0;
  740. usleep_range(100, 200);
  741. }
  742. return -EIO;
  743. }
  744. static struct stmpe_variant_info stmpe1801 = {
  745. .name = "stmpe1801",
  746. .id_val = STMPE1801_ID,
  747. .id_mask = 0xfff0,
  748. .num_gpios = 18,
  749. .af_bits = 0,
  750. .regs = stmpe1801_regs,
  751. .blocks = stmpe1801_blocks,
  752. .num_blocks = ARRAY_SIZE(stmpe1801_blocks),
  753. .num_irqs = STMPE1801_NR_INTERNAL_IRQS,
  754. .enable = stmpe1801_enable,
  755. /* stmpe1801 do not have any gpio alternate function */
  756. .get_altfunc = NULL,
  757. };
  758. /*
  759. * STMPE24XX
  760. */
  761. static const u8 stmpe24xx_regs[] = {
  762. [STMPE_IDX_CHIP_ID] = STMPE24XX_REG_CHIP_ID,
  763. [STMPE_IDX_SYS_CTRL] = STMPE24XX_REG_SYS_CTRL,
  764. [STMPE_IDX_SYS_CTRL2] = STMPE24XX_REG_SYS_CTRL2,
  765. [STMPE_IDX_ICR_LSB] = STMPE24XX_REG_ICR_LSB,
  766. [STMPE_IDX_IER_MSB] = STMPE24XX_REG_IER_MSB,
  767. [STMPE_IDX_IER_LSB] = STMPE24XX_REG_IER_LSB,
  768. [STMPE_IDX_ISR_MSB] = STMPE24XX_REG_ISR_MSB,
  769. [STMPE_IDX_GPMR_LSB] = STMPE24XX_REG_GPMR_LSB,
  770. [STMPE_IDX_GPMR_CSB] = STMPE24XX_REG_GPMR_CSB,
  771. [STMPE_IDX_GPMR_MSB] = STMPE24XX_REG_GPMR_MSB,
  772. [STMPE_IDX_GPSR_LSB] = STMPE24XX_REG_GPSR_LSB,
  773. [STMPE_IDX_GPSR_CSB] = STMPE24XX_REG_GPSR_CSB,
  774. [STMPE_IDX_GPSR_MSB] = STMPE24XX_REG_GPSR_MSB,
  775. [STMPE_IDX_GPCR_LSB] = STMPE24XX_REG_GPCR_LSB,
  776. [STMPE_IDX_GPCR_CSB] = STMPE24XX_REG_GPCR_CSB,
  777. [STMPE_IDX_GPCR_MSB] = STMPE24XX_REG_GPCR_MSB,
  778. [STMPE_IDX_GPDR_LSB] = STMPE24XX_REG_GPDR_LSB,
  779. [STMPE_IDX_GPDR_CSB] = STMPE24XX_REG_GPDR_CSB,
  780. [STMPE_IDX_GPDR_MSB] = STMPE24XX_REG_GPDR_MSB,
  781. [STMPE_IDX_GPRER_LSB] = STMPE24XX_REG_GPRER_LSB,
  782. [STMPE_IDX_GPRER_CSB] = STMPE24XX_REG_GPRER_CSB,
  783. [STMPE_IDX_GPRER_MSB] = STMPE24XX_REG_GPRER_MSB,
  784. [STMPE_IDX_GPFER_LSB] = STMPE24XX_REG_GPFER_LSB,
  785. [STMPE_IDX_GPFER_CSB] = STMPE24XX_REG_GPFER_CSB,
  786. [STMPE_IDX_GPFER_MSB] = STMPE24XX_REG_GPFER_MSB,
  787. [STMPE_IDX_GPPUR_LSB] = STMPE24XX_REG_GPPUR_LSB,
  788. [STMPE_IDX_GPPDR_LSB] = STMPE24XX_REG_GPPDR_LSB,
  789. [STMPE_IDX_GPAFR_U_MSB] = STMPE24XX_REG_GPAFR_U_MSB,
  790. [STMPE_IDX_IEGPIOR_LSB] = STMPE24XX_REG_IEGPIOR_LSB,
  791. [STMPE_IDX_IEGPIOR_CSB] = STMPE24XX_REG_IEGPIOR_CSB,
  792. [STMPE_IDX_IEGPIOR_MSB] = STMPE24XX_REG_IEGPIOR_MSB,
  793. [STMPE_IDX_ISGPIOR_MSB] = STMPE24XX_REG_ISGPIOR_MSB,
  794. [STMPE_IDX_GPEDR_LSB] = STMPE24XX_REG_GPEDR_LSB,
  795. [STMPE_IDX_GPEDR_CSB] = STMPE24XX_REG_GPEDR_CSB,
  796. [STMPE_IDX_GPEDR_MSB] = STMPE24XX_REG_GPEDR_MSB,
  797. };
  798. static struct stmpe_variant_block stmpe24xx_blocks[] = {
  799. {
  800. .cell = &stmpe_gpio_cell,
  801. .irq = STMPE24XX_IRQ_GPIOC,
  802. .block = STMPE_BLOCK_GPIO,
  803. },
  804. {
  805. .cell = &stmpe_keypad_cell,
  806. .irq = STMPE24XX_IRQ_KEYPAD,
  807. .block = STMPE_BLOCK_KEYPAD,
  808. },
  809. {
  810. .cell = &stmpe_pwm_cell,
  811. .irq = STMPE24XX_IRQ_PWM0,
  812. .block = STMPE_BLOCK_PWM,
  813. },
  814. };
  815. static int stmpe24xx_enable(struct stmpe *stmpe, unsigned int blocks,
  816. bool enable)
  817. {
  818. unsigned int mask = 0;
  819. if (blocks & STMPE_BLOCK_GPIO)
  820. mask |= STMPE24XX_SYS_CTRL_ENABLE_GPIO;
  821. if (blocks & STMPE_BLOCK_KEYPAD)
  822. mask |= STMPE24XX_SYS_CTRL_ENABLE_KPC;
  823. return __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL], mask,
  824. enable ? mask : 0);
  825. }
  826. static int stmpe24xx_get_altfunc(struct stmpe *stmpe, enum stmpe_block block)
  827. {
  828. switch (block) {
  829. case STMPE_BLOCK_ROTATOR:
  830. return 2;
  831. case STMPE_BLOCK_KEYPAD:
  832. case STMPE_BLOCK_PWM:
  833. return 1;
  834. case STMPE_BLOCK_GPIO:
  835. default:
  836. return 0;
  837. }
  838. }
  839. static struct stmpe_variant_info stmpe2401 = {
  840. .name = "stmpe2401",
  841. .id_val = 0x0101,
  842. .id_mask = 0xffff,
  843. .num_gpios = 24,
  844. .af_bits = 2,
  845. .regs = stmpe24xx_regs,
  846. .blocks = stmpe24xx_blocks,
  847. .num_blocks = ARRAY_SIZE(stmpe24xx_blocks),
  848. .num_irqs = STMPE24XX_NR_INTERNAL_IRQS,
  849. .enable = stmpe24xx_enable,
  850. .get_altfunc = stmpe24xx_get_altfunc,
  851. };
  852. static struct stmpe_variant_info stmpe2403 = {
  853. .name = "stmpe2403",
  854. .id_val = 0x0120,
  855. .id_mask = 0xffff,
  856. .num_gpios = 24,
  857. .af_bits = 2,
  858. .regs = stmpe24xx_regs,
  859. .blocks = stmpe24xx_blocks,
  860. .num_blocks = ARRAY_SIZE(stmpe24xx_blocks),
  861. .num_irqs = STMPE24XX_NR_INTERNAL_IRQS,
  862. .enable = stmpe24xx_enable,
  863. .get_altfunc = stmpe24xx_get_altfunc,
  864. .enable_autosleep = stmpe1601_autosleep, /* same as stmpe1601 */
  865. };
  866. static struct stmpe_variant_info *stmpe_variant_info[STMPE_NBR_PARTS] = {
  867. [STMPE610] = &stmpe610,
  868. [STMPE801] = &stmpe801,
  869. [STMPE811] = &stmpe811,
  870. [STMPE1600] = &stmpe1600,
  871. [STMPE1601] = &stmpe1601,
  872. [STMPE1801] = &stmpe1801,
  873. [STMPE2401] = &stmpe2401,
  874. [STMPE2403] = &stmpe2403,
  875. };
  876. /*
  877. * These devices can be connected in a 'no-irq' configuration - the irq pin
  878. * is not used and the device cannot interrupt the CPU. Here we only list
  879. * devices which support this configuration - the driver will fail probing
  880. * for any devices not listed here which are configured in this way.
  881. */
  882. static struct stmpe_variant_info *stmpe_noirq_variant_info[STMPE_NBR_PARTS] = {
  883. [STMPE801] = &stmpe801_noirq,
  884. };
  885. static irqreturn_t stmpe_irq(int irq, void *data)
  886. {
  887. struct stmpe *stmpe = data;
  888. struct stmpe_variant_info *variant = stmpe->variant;
  889. int num = DIV_ROUND_UP(variant->num_irqs, 8);
  890. u8 israddr;
  891. u8 isr[3];
  892. int ret;
  893. int i;
  894. if (variant->id_val == STMPE801_ID ||
  895. variant->id_val == STMPE1600_ID) {
  896. int base = irq_create_mapping(stmpe->domain, 0);
  897. handle_nested_irq(base);
  898. return IRQ_HANDLED;
  899. }
  900. if (variant->id_val == STMPE1801_ID)
  901. israddr = stmpe->regs[STMPE_IDX_ISR_LSB];
  902. else
  903. israddr = stmpe->regs[STMPE_IDX_ISR_MSB];
  904. ret = stmpe_block_read(stmpe, israddr, num, isr);
  905. if (ret < 0)
  906. return IRQ_NONE;
  907. for (i = 0; i < num; i++) {
  908. int bank = num - i - 1;
  909. u8 status = isr[i];
  910. u8 clear;
  911. status &= stmpe->ier[bank];
  912. if (!status)
  913. continue;
  914. clear = status;
  915. while (status) {
  916. int bit = __ffs(status);
  917. int line = bank * 8 + bit;
  918. int nestedirq = irq_create_mapping(stmpe->domain, line);
  919. handle_nested_irq(nestedirq);
  920. status &= ~(1 << bit);
  921. }
  922. stmpe_reg_write(stmpe, israddr + i, clear);
  923. }
  924. return IRQ_HANDLED;
  925. }
  926. static void stmpe_irq_lock(struct irq_data *data)
  927. {
  928. struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
  929. mutex_lock(&stmpe->irq_lock);
  930. }
  931. static void stmpe_irq_sync_unlock(struct irq_data *data)
  932. {
  933. struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
  934. struct stmpe_variant_info *variant = stmpe->variant;
  935. int num = DIV_ROUND_UP(variant->num_irqs, 8);
  936. int i;
  937. for (i = 0; i < num; i++) {
  938. u8 new = stmpe->ier[i];
  939. u8 old = stmpe->oldier[i];
  940. if (new == old)
  941. continue;
  942. stmpe->oldier[i] = new;
  943. stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_IER_LSB + i], new);
  944. }
  945. mutex_unlock(&stmpe->irq_lock);
  946. }
  947. static void stmpe_irq_mask(struct irq_data *data)
  948. {
  949. struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
  950. int offset = data->hwirq;
  951. int regoffset = offset / 8;
  952. int mask = 1 << (offset % 8);
  953. stmpe->ier[regoffset] &= ~mask;
  954. }
  955. static void stmpe_irq_unmask(struct irq_data *data)
  956. {
  957. struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
  958. int offset = data->hwirq;
  959. int regoffset = offset / 8;
  960. int mask = 1 << (offset % 8);
  961. stmpe->ier[regoffset] |= mask;
  962. }
  963. static struct irq_chip stmpe_irq_chip = {
  964. .name = "stmpe",
  965. .irq_bus_lock = stmpe_irq_lock,
  966. .irq_bus_sync_unlock = stmpe_irq_sync_unlock,
  967. .irq_mask = stmpe_irq_mask,
  968. .irq_unmask = stmpe_irq_unmask,
  969. };
  970. static int stmpe_irq_map(struct irq_domain *d, unsigned int virq,
  971. irq_hw_number_t hwirq)
  972. {
  973. struct stmpe *stmpe = d->host_data;
  974. struct irq_chip *chip = NULL;
  975. if (stmpe->variant->id_val != STMPE801_ID)
  976. chip = &stmpe_irq_chip;
  977. irq_set_chip_data(virq, stmpe);
  978. irq_set_chip_and_handler(virq, chip, handle_edge_irq);
  979. irq_set_nested_thread(virq, 1);
  980. irq_set_noprobe(virq);
  981. return 0;
  982. }
  983. static void stmpe_irq_unmap(struct irq_domain *d, unsigned int virq)
  984. {
  985. irq_set_chip_and_handler(virq, NULL, NULL);
  986. irq_set_chip_data(virq, NULL);
  987. }
  988. static const struct irq_domain_ops stmpe_irq_ops = {
  989. .map = stmpe_irq_map,
  990. .unmap = stmpe_irq_unmap,
  991. .xlate = irq_domain_xlate_twocell,
  992. };
  993. static int stmpe_irq_init(struct stmpe *stmpe, struct device_node *np)
  994. {
  995. int base = 0;
  996. int num_irqs = stmpe->variant->num_irqs;
  997. stmpe->domain = irq_domain_add_simple(np, num_irqs, base,
  998. &stmpe_irq_ops, stmpe);
  999. if (!stmpe->domain) {
  1000. dev_err(stmpe->dev, "Failed to create irqdomain\n");
  1001. return -ENOSYS;
  1002. }
  1003. return 0;
  1004. }
  1005. static int stmpe_chip_init(struct stmpe *stmpe)
  1006. {
  1007. unsigned int irq_trigger = stmpe->pdata->irq_trigger;
  1008. int autosleep_timeout = stmpe->pdata->autosleep_timeout;
  1009. struct stmpe_variant_info *variant = stmpe->variant;
  1010. u8 icr = 0;
  1011. unsigned int id;
  1012. u8 data[2];
  1013. int ret;
  1014. ret = stmpe_block_read(stmpe, stmpe->regs[STMPE_IDX_CHIP_ID],
  1015. ARRAY_SIZE(data), data);
  1016. if (ret < 0)
  1017. return ret;
  1018. id = (data[0] << 8) | data[1];
  1019. if ((id & variant->id_mask) != variant->id_val) {
  1020. dev_err(stmpe->dev, "unknown chip id: %#x\n", id);
  1021. return -EINVAL;
  1022. }
  1023. dev_info(stmpe->dev, "%s detected, chip id: %#x\n", variant->name, id);
  1024. /* Disable all modules -- subdrivers should enable what they need. */
  1025. ret = stmpe_disable(stmpe, ~0);
  1026. if (ret)
  1027. return ret;
  1028. ret = stmpe_reset(stmpe);
  1029. if (ret < 0)
  1030. return ret;
  1031. if (stmpe->irq >= 0) {
  1032. if (id == STMPE801_ID || id == STMPE1600_ID)
  1033. icr = STMPE_SYS_CTRL_INT_EN;
  1034. else
  1035. icr = STMPE_ICR_LSB_GIM;
  1036. /* STMPE801 and STMPE1600 don't support Edge interrupts */
  1037. if (id != STMPE801_ID && id != STMPE1600_ID) {
  1038. if (irq_trigger == IRQF_TRIGGER_FALLING ||
  1039. irq_trigger == IRQF_TRIGGER_RISING)
  1040. icr |= STMPE_ICR_LSB_EDGE;
  1041. }
  1042. if (irq_trigger == IRQF_TRIGGER_RISING ||
  1043. irq_trigger == IRQF_TRIGGER_HIGH) {
  1044. if (id == STMPE801_ID || id == STMPE1600_ID)
  1045. icr |= STMPE_SYS_CTRL_INT_HI;
  1046. else
  1047. icr |= STMPE_ICR_LSB_HIGH;
  1048. }
  1049. }
  1050. if (stmpe->pdata->autosleep) {
  1051. ret = stmpe_autosleep(stmpe, autosleep_timeout);
  1052. if (ret)
  1053. return ret;
  1054. }
  1055. return stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_ICR_LSB], icr);
  1056. }
  1057. static int stmpe_add_device(struct stmpe *stmpe, const struct mfd_cell *cell)
  1058. {
  1059. return mfd_add_devices(stmpe->dev, stmpe->pdata->id, cell, 1,
  1060. NULL, 0, stmpe->domain);
  1061. }
  1062. static int stmpe_devices_init(struct stmpe *stmpe)
  1063. {
  1064. struct stmpe_variant_info *variant = stmpe->variant;
  1065. unsigned int platform_blocks = stmpe->pdata->blocks;
  1066. int ret = -EINVAL;
  1067. int i, j;
  1068. for (i = 0; i < variant->num_blocks; i++) {
  1069. struct stmpe_variant_block *block = &variant->blocks[i];
  1070. if (!(platform_blocks & block->block))
  1071. continue;
  1072. for (j = 0; j < block->cell->num_resources; j++) {
  1073. struct resource *res =
  1074. (struct resource *) &block->cell->resources[j];
  1075. /* Dynamically fill in a variant's IRQ. */
  1076. if (res->flags & IORESOURCE_IRQ)
  1077. res->start = res->end = block->irq + j;
  1078. }
  1079. platform_blocks &= ~block->block;
  1080. ret = stmpe_add_device(stmpe, block->cell);
  1081. if (ret)
  1082. return ret;
  1083. }
  1084. if (platform_blocks)
  1085. dev_warn(stmpe->dev,
  1086. "platform wants blocks (%#x) not present on variant",
  1087. platform_blocks);
  1088. return ret;
  1089. }
  1090. static void stmpe_of_probe(struct stmpe_platform_data *pdata,
  1091. struct device_node *np)
  1092. {
  1093. struct device_node *child;
  1094. pdata->id = of_alias_get_id(np, "stmpe-i2c");
  1095. if (pdata->id < 0)
  1096. pdata->id = -1;
  1097. pdata->irq_gpio = of_get_named_gpio_flags(np, "irq-gpio", 0,
  1098. &pdata->irq_trigger);
  1099. if (gpio_is_valid(pdata->irq_gpio))
  1100. pdata->irq_over_gpio = 1;
  1101. else
  1102. pdata->irq_trigger = IRQF_TRIGGER_NONE;
  1103. of_property_read_u32(np, "st,autosleep-timeout",
  1104. &pdata->autosleep_timeout);
  1105. pdata->autosleep = (pdata->autosleep_timeout) ? true : false;
  1106. for_each_child_of_node(np, child) {
  1107. if (!strcmp(child->name, "stmpe_gpio")) {
  1108. pdata->blocks |= STMPE_BLOCK_GPIO;
  1109. } else if (!strcmp(child->name, "stmpe_keypad")) {
  1110. pdata->blocks |= STMPE_BLOCK_KEYPAD;
  1111. } else if (!strcmp(child->name, "stmpe_touchscreen")) {
  1112. pdata->blocks |= STMPE_BLOCK_TOUCHSCREEN;
  1113. } else if (!strcmp(child->name, "stmpe_adc")) {
  1114. pdata->blocks |= STMPE_BLOCK_ADC;
  1115. } else if (!strcmp(child->name, "stmpe_pwm")) {
  1116. pdata->blocks |= STMPE_BLOCK_PWM;
  1117. } else if (!strcmp(child->name, "stmpe_rotator")) {
  1118. pdata->blocks |= STMPE_BLOCK_ROTATOR;
  1119. }
  1120. }
  1121. }
  1122. /* Called from client specific probe routines */
  1123. int stmpe_probe(struct stmpe_client_info *ci, enum stmpe_partnum partnum)
  1124. {
  1125. struct stmpe_platform_data *pdata;
  1126. struct device_node *np = ci->dev->of_node;
  1127. struct stmpe *stmpe;
  1128. int ret;
  1129. pdata = devm_kzalloc(ci->dev, sizeof(*pdata), GFP_KERNEL);
  1130. if (!pdata)
  1131. return -ENOMEM;
  1132. stmpe_of_probe(pdata, np);
  1133. if (of_find_property(np, "interrupts", NULL) == NULL)
  1134. ci->irq = -1;
  1135. stmpe = devm_kzalloc(ci->dev, sizeof(struct stmpe), GFP_KERNEL);
  1136. if (!stmpe)
  1137. return -ENOMEM;
  1138. mutex_init(&stmpe->irq_lock);
  1139. mutex_init(&stmpe->lock);
  1140. stmpe->dev = ci->dev;
  1141. stmpe->client = ci->client;
  1142. stmpe->pdata = pdata;
  1143. stmpe->ci = ci;
  1144. stmpe->partnum = partnum;
  1145. stmpe->variant = stmpe_variant_info[partnum];
  1146. stmpe->regs = stmpe->variant->regs;
  1147. stmpe->num_gpios = stmpe->variant->num_gpios;
  1148. stmpe->vcc = devm_regulator_get_optional(ci->dev, "vcc");
  1149. if (!IS_ERR(stmpe->vcc)) {
  1150. ret = regulator_enable(stmpe->vcc);
  1151. if (ret)
  1152. dev_warn(ci->dev, "failed to enable VCC supply\n");
  1153. }
  1154. stmpe->vio = devm_regulator_get_optional(ci->dev, "vio");
  1155. if (!IS_ERR(stmpe->vio)) {
  1156. ret = regulator_enable(stmpe->vio);
  1157. if (ret)
  1158. dev_warn(ci->dev, "failed to enable VIO supply\n");
  1159. }
  1160. dev_set_drvdata(stmpe->dev, stmpe);
  1161. if (ci->init)
  1162. ci->init(stmpe);
  1163. if (pdata->irq_over_gpio) {
  1164. ret = devm_gpio_request_one(ci->dev, pdata->irq_gpio,
  1165. GPIOF_DIR_IN, "stmpe");
  1166. if (ret) {
  1167. dev_err(stmpe->dev, "failed to request IRQ GPIO: %d\n",
  1168. ret);
  1169. return ret;
  1170. }
  1171. stmpe->irq = gpio_to_irq(pdata->irq_gpio);
  1172. } else {
  1173. stmpe->irq = ci->irq;
  1174. }
  1175. if (stmpe->irq < 0) {
  1176. /* use alternate variant info for no-irq mode, if supported */
  1177. dev_info(stmpe->dev,
  1178. "%s configured in no-irq mode by platform data\n",
  1179. stmpe->variant->name);
  1180. if (!stmpe_noirq_variant_info[stmpe->partnum]) {
  1181. dev_err(stmpe->dev,
  1182. "%s does not support no-irq mode!\n",
  1183. stmpe->variant->name);
  1184. return -ENODEV;
  1185. }
  1186. stmpe->variant = stmpe_noirq_variant_info[stmpe->partnum];
  1187. } else if (pdata->irq_trigger == IRQF_TRIGGER_NONE) {
  1188. pdata->irq_trigger = irq_get_trigger_type(stmpe->irq);
  1189. }
  1190. ret = stmpe_chip_init(stmpe);
  1191. if (ret)
  1192. return ret;
  1193. if (stmpe->irq >= 0) {
  1194. ret = stmpe_irq_init(stmpe, np);
  1195. if (ret)
  1196. return ret;
  1197. ret = devm_request_threaded_irq(ci->dev, stmpe->irq, NULL,
  1198. stmpe_irq, pdata->irq_trigger | IRQF_ONESHOT,
  1199. "stmpe", stmpe);
  1200. if (ret) {
  1201. dev_err(stmpe->dev, "failed to request IRQ: %d\n",
  1202. ret);
  1203. return ret;
  1204. }
  1205. }
  1206. ret = stmpe_devices_init(stmpe);
  1207. if (!ret)
  1208. return 0;
  1209. dev_err(stmpe->dev, "failed to add children\n");
  1210. mfd_remove_devices(stmpe->dev);
  1211. return ret;
  1212. }
  1213. int stmpe_remove(struct stmpe *stmpe)
  1214. {
  1215. if (!IS_ERR(stmpe->vio))
  1216. regulator_disable(stmpe->vio);
  1217. if (!IS_ERR(stmpe->vcc))
  1218. regulator_disable(stmpe->vcc);
  1219. mfd_remove_devices(stmpe->dev);
  1220. return 0;
  1221. }
  1222. #ifdef CONFIG_PM
  1223. static int stmpe_suspend(struct device *dev)
  1224. {
  1225. struct stmpe *stmpe = dev_get_drvdata(dev);
  1226. if (stmpe->irq >= 0 && device_may_wakeup(dev))
  1227. enable_irq_wake(stmpe->irq);
  1228. return 0;
  1229. }
  1230. static int stmpe_resume(struct device *dev)
  1231. {
  1232. struct stmpe *stmpe = dev_get_drvdata(dev);
  1233. if (stmpe->irq >= 0 && device_may_wakeup(dev))
  1234. disable_irq_wake(stmpe->irq);
  1235. return 0;
  1236. }
  1237. const struct dev_pm_ops stmpe_dev_pm_ops = {
  1238. .suspend = stmpe_suspend,
  1239. .resume = stmpe_resume,
  1240. };
  1241. #endif