mt6397-core.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: Flora Fu, MediaTek
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/interrupt.h>
  15. #include <linux/module.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/regmap.h>
  19. #include <linux/mfd/core.h>
  20. #include <linux/mfd/mt6397/core.h>
  21. #include <linux/mfd/mt6323/core.h>
  22. #include <linux/mfd/mt6392/core.h>
  23. #include <linux/mfd/mt6397/registers.h>
  24. #include <linux/mfd/mt6358/registers.h>
  25. #include <linux/mfd/mt6323/registers.h>
  26. #include <linux/mfd/mt6392/registers.h>
  27. #define MT6397_RTC_BASE 0xe000
  28. #define MT6392_RTC_BASE 0x8000
  29. #define MT6397_RTC_SIZE 0x3e
  30. #define MT6392_TYPEC_BASE 0x800
  31. #define MT6392_TYPEC_SIZE 0x100
  32. #define MT6323_CID_CODE 0x23
  33. #define MT6358_CID_CODE 0x20
  34. #define MT6391_CID_CODE 0x91
  35. #define MT6397_CID_CODE 0x97
  36. #define MT6392_CID_CODE 0x92
  37. struct chip_data {
  38. u32 cid_addr;
  39. };
  40. static const struct resource mt6397_rtc_resources[] = {
  41. {
  42. .start = MT6397_RTC_BASE,
  43. .end = MT6397_RTC_BASE + MT6397_RTC_SIZE,
  44. .flags = IORESOURCE_MEM,
  45. },
  46. {
  47. .start = MT6397_IRQ_RTC,
  48. .end = MT6397_IRQ_RTC,
  49. .flags = IORESOURCE_IRQ,
  50. },
  51. };
  52. static const struct resource mt6323_keys_resources[] = {
  53. DEFINE_RES_IRQ(MT6323_IRQ_STATUS_PWRKEY),
  54. DEFINE_RES_IRQ(MT6323_IRQ_STATUS_FCHRKEY),
  55. };
  56. static const struct resource mt6397_keys_resources[] = {
  57. DEFINE_RES_IRQ(MT6397_IRQ_PWRKEY),
  58. DEFINE_RES_IRQ(MT6397_IRQ_HOMEKEY),
  59. };
  60. static const struct resource mt6392_pmic_resources[] = {
  61. {
  62. .start = MT6392_IRQ_STATUS_THR_L,
  63. .end = MT6392_IRQ_STATUS_THR_H,
  64. .flags = IORESOURCE_IRQ,
  65. },
  66. };
  67. static const struct resource mt6392_rtc_resources[] = {
  68. {
  69. .start = MT6392_RTC_BASE,
  70. .end = MT6392_RTC_BASE + MT6397_RTC_SIZE,
  71. .flags = IORESOURCE_MEM,
  72. },
  73. {
  74. .start = MT6392_IRQ_STATUS_RTC,
  75. .end = MT6392_IRQ_STATUS_RTC,
  76. .flags = IORESOURCE_IRQ,
  77. },
  78. };
  79. static const struct resource mt6392_keys_resources[] = {
  80. {
  81. .start = MT6392_IRQ_STATUS_PWRKEY,
  82. .end = MT6392_IRQ_STATUS_RELEASE_FCHRKEY,
  83. .flags = IORESOURCE_IRQ,
  84. },
  85. };
  86. static const struct resource mt6392_typec_resources[] = {
  87. {
  88. .start = MT6392_TYPEC_BASE,
  89. .end = MT6392_TYPEC_BASE + MT6392_TYPEC_SIZE,
  90. .flags = IORESOURCE_MEM,
  91. },
  92. {
  93. .start = MT6392_IRQ_STATUS_TYPE_C_CC,
  94. .end = MT6392_IRQ_STATUS_TYPE_C_CC,
  95. .flags = IORESOURCE_IRQ,
  96. },
  97. };
  98. static const struct mfd_cell mt6323_devs[] = {
  99. {
  100. .name = "mt6323-regulator",
  101. .of_compatible = "mediatek,mt6323-regulator"
  102. }, {
  103. .name = "mt6323-led",
  104. .of_compatible = "mediatek,mt6323-led"
  105. }, {
  106. .name = "mtk-pmic-keys",
  107. .num_resources = ARRAY_SIZE(mt6323_keys_resources),
  108. .resources = mt6323_keys_resources,
  109. .of_compatible = "mediatek,mt6323-keys"
  110. },
  111. };
  112. static const struct mfd_cell mt6358_devs[] = {
  113. {
  114. .name = "mt6358-regulator",
  115. .of_compatible = "mediatek,mt6358-regulator"
  116. },
  117. };
  118. static const struct mfd_cell mt6392_devs[] = {
  119. {
  120. .name = "mt6392-pmic",
  121. .num_resources = ARRAY_SIZE(mt6392_pmic_resources),
  122. .resources = mt6392_pmic_resources,
  123. .of_compatible = "mediatek,mt6392-pmic",
  124. }, {
  125. .name = "mt6392-regulator",
  126. .of_compatible = "mediatek,mt6392-regulator",
  127. }, {
  128. .name = "mt6392-pinctrl",
  129. .of_compatible = "mediatek,mt6392-pinctrl",
  130. }, {
  131. .name = "mt6397-rtc",
  132. .num_resources = ARRAY_SIZE(mt6392_rtc_resources),
  133. .resources = mt6392_rtc_resources,
  134. .of_compatible = "mediatek,mt6392-rtc",
  135. }, {
  136. .name = "mt6397-misc",
  137. .num_resources = ARRAY_SIZE(mt6392_rtc_resources),
  138. .resources = mt6392_rtc_resources,
  139. .of_compatible = "mediatek,mt6392-misc",
  140. }, {
  141. .name = "mt6392-adc",
  142. .of_compatible = "mediatek,mt6392-adc"
  143. }, {
  144. .name = "mtk-pmic-keys",
  145. .num_resources = ARRAY_SIZE(mt6392_keys_resources),
  146. .resources = mt6392_keys_resources,
  147. .of_compatible = "mediatek,mt6392-keys"
  148. },
  149. {
  150. .name = "mt6392-thermal",
  151. .of_compatible = "mediatek,mt6392-thermal"
  152. },
  153. {
  154. .name = "mt6392-typec",
  155. .num_resources = ARRAY_SIZE(mt6392_typec_resources),
  156. .resources = mt6392_typec_resources,
  157. .of_compatible = "mediatek,mt6392-typec",
  158. },
  159. };
  160. static const struct mfd_cell mt6397_devs[] = {
  161. {
  162. .name = "mt6397-rtc",
  163. .num_resources = ARRAY_SIZE(mt6397_rtc_resources),
  164. .resources = mt6397_rtc_resources,
  165. .of_compatible = "mediatek,mt6397-rtc",
  166. }, {
  167. .name = "mt6397-regulator",
  168. .of_compatible = "mediatek,mt6397-regulator",
  169. }, {
  170. .name = "mt6397-codec",
  171. .of_compatible = "mediatek,mt6397-codec",
  172. }, {
  173. .name = "mt6397-clk",
  174. .of_compatible = "mediatek,mt6397-clk",
  175. }, {
  176. .name = "mt6397-pinctrl",
  177. .of_compatible = "mediatek,mt6397-pinctrl",
  178. }, {
  179. .name = "mtk-pmic-keys",
  180. .num_resources = ARRAY_SIZE(mt6397_keys_resources),
  181. .resources = mt6397_keys_resources,
  182. .of_compatible = "mediatek,mt6397-keys"
  183. }
  184. };
  185. static const struct chip_data mt6323_core = {
  186. .cid_addr = MT6397_CID,
  187. };
  188. static const struct chip_data mt6358_core = {
  189. .cid_addr = MT6358_SWCID,
  190. };
  191. static const struct chip_data mt6392_core = {
  192. .cid_addr = MT6392_CID,
  193. };
  194. static const struct chip_data mt6397_core = {
  195. .cid_addr = MT6397_CID,
  196. };
  197. static void mt6397_irq_lock(struct irq_data *data)
  198. {
  199. struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(data);
  200. mutex_lock(&mt6397->irqlock);
  201. }
  202. static void mt6397_irq_sync_unlock(struct irq_data *data)
  203. {
  204. struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(data);
  205. regmap_write(mt6397->regmap, mt6397->int_con[0],
  206. mt6397->irq_masks_cur[0]);
  207. regmap_write(mt6397->regmap, mt6397->int_con[1],
  208. mt6397->irq_masks_cur[1]);
  209. mutex_unlock(&mt6397->irqlock);
  210. }
  211. static void mt6397_irq_disable(struct irq_data *data)
  212. {
  213. struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(data);
  214. int shift = data->hwirq & 0xf;
  215. int reg = data->hwirq >> 4;
  216. mt6397->irq_masks_cur[reg] &= ~BIT(shift);
  217. }
  218. static void mt6397_irq_enable(struct irq_data *data)
  219. {
  220. struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(data);
  221. int shift = data->hwirq & 0xf;
  222. int reg = data->hwirq >> 4;
  223. mt6397->irq_masks_cur[reg] |= BIT(shift);
  224. }
  225. #ifdef CONFIG_PM_SLEEP
  226. static int mt6397_irq_set_wake(struct irq_data *irq_data, unsigned int on)
  227. {
  228. struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(irq_data);
  229. int shift = irq_data->hwirq & 0xf;
  230. int reg = irq_data->hwirq >> 4;
  231. if (on)
  232. mt6397->wake_mask[reg] |= BIT(shift);
  233. else
  234. mt6397->wake_mask[reg] &= ~BIT(shift);
  235. return 0;
  236. }
  237. #else
  238. #define mt6397_irq_set_wake NULL
  239. #endif
  240. static struct irq_chip mt6397_irq_chip = {
  241. .name = "mt6397-irq",
  242. .irq_bus_lock = mt6397_irq_lock,
  243. .irq_bus_sync_unlock = mt6397_irq_sync_unlock,
  244. .irq_enable = mt6397_irq_enable,
  245. .irq_disable = mt6397_irq_disable,
  246. .irq_set_wake = mt6397_irq_set_wake,
  247. };
  248. static void mt6397_irq_handle_reg(struct mt6397_chip *mt6397, int reg,
  249. int irqbase)
  250. {
  251. unsigned int status;
  252. int i, irq, ret;
  253. ret = regmap_read(mt6397->regmap, reg, &status);
  254. if (ret) {
  255. dev_err(mt6397->dev, "Failed to read irq status: %d\n", ret);
  256. return;
  257. }
  258. for (i = 0; i < 16; i++) {
  259. if (status & BIT(i)) {
  260. irq = irq_find_mapping(mt6397->irq_domain, irqbase + i);
  261. if (irq)
  262. handle_nested_irq(irq);
  263. }
  264. }
  265. regmap_write(mt6397->regmap, reg, status);
  266. }
  267. static irqreturn_t mt6397_irq_thread(int irq, void *data)
  268. {
  269. struct mt6397_chip *mt6397 = data;
  270. mt6397_irq_handle_reg(mt6397, mt6397->int_status[0], 0);
  271. mt6397_irq_handle_reg(mt6397, mt6397->int_status[1], 16);
  272. return IRQ_HANDLED;
  273. }
  274. static int mt6397_irq_domain_map(struct irq_domain *d, unsigned int irq,
  275. irq_hw_number_t hw)
  276. {
  277. struct mt6397_chip *mt6397 = d->host_data;
  278. irq_set_chip_data(irq, mt6397);
  279. irq_set_chip_and_handler(irq, &mt6397_irq_chip, handle_level_irq);
  280. irq_set_nested_thread(irq, 1);
  281. irq_set_noprobe(irq);
  282. return 0;
  283. }
  284. static const struct irq_domain_ops mt6397_irq_domain_ops = {
  285. .map = mt6397_irq_domain_map,
  286. };
  287. static int mt6397_irq_init(struct mt6397_chip *mt6397)
  288. {
  289. int ret;
  290. mutex_init(&mt6397->irqlock);
  291. /* Mask all interrupt sources */
  292. regmap_write(mt6397->regmap, mt6397->int_con[0], 0x0);
  293. regmap_write(mt6397->regmap, mt6397->int_con[1], 0x0);
  294. mt6397->irq_domain = irq_domain_add_linear(mt6397->dev->of_node,
  295. MT6397_IRQ_NR, &mt6397_irq_domain_ops, mt6397);
  296. if (!mt6397->irq_domain) {
  297. dev_err(mt6397->dev, "could not create irq domain\n");
  298. return -ENOMEM;
  299. }
  300. ret = devm_request_threaded_irq(mt6397->dev, mt6397->irq, NULL,
  301. mt6397_irq_thread, IRQF_ONESHOT, "mt6397-pmic", mt6397);
  302. if (ret) {
  303. dev_err(mt6397->dev, "failed to register irq=%d; err: %d\n",
  304. mt6397->irq, ret);
  305. return ret;
  306. }
  307. return 0;
  308. }
  309. #ifdef CONFIG_PM_SLEEP
  310. static int mt6397_irq_suspend(struct device *dev)
  311. {
  312. struct mt6397_chip *chip = dev_get_drvdata(dev);
  313. regmap_write(chip->regmap, chip->int_con[0], chip->wake_mask[0]);
  314. regmap_write(chip->regmap, chip->int_con[1], chip->wake_mask[1]);
  315. enable_irq_wake(chip->irq);
  316. return 0;
  317. }
  318. static int mt6397_irq_resume(struct device *dev)
  319. {
  320. struct mt6397_chip *chip = dev_get_drvdata(dev);
  321. regmap_write(chip->regmap, chip->int_con[0], chip->irq_masks_cur[0]);
  322. regmap_write(chip->regmap, chip->int_con[1], chip->irq_masks_cur[1]);
  323. disable_irq_wake(chip->irq);
  324. return 0;
  325. }
  326. #endif
  327. static SIMPLE_DEV_PM_OPS(mt6397_pm_ops, mt6397_irq_suspend,
  328. mt6397_irq_resume);
  329. static int mt6397_probe(struct platform_device *pdev)
  330. {
  331. int ret;
  332. unsigned int id;
  333. struct mt6397_chip *pmic;
  334. const struct chip_data *pmic_core;
  335. pmic = devm_kzalloc(&pdev->dev, sizeof(*pmic), GFP_KERNEL);
  336. if (!pmic)
  337. return -ENOMEM;
  338. pmic->dev = &pdev->dev;
  339. /*
  340. * mt6397 MFD is child device of soc pmic wrapper.
  341. * Regmap is set from its parent.
  342. */
  343. pmic->regmap = dev_get_regmap(pdev->dev.parent, NULL);
  344. if (!pmic->regmap)
  345. return -ENODEV;
  346. platform_set_drvdata(pdev, pmic);
  347. pmic_core = of_device_get_match_data(&pdev->dev);
  348. if (!pmic_core)
  349. return -ENODEV;
  350. ret = regmap_read(pmic->regmap, pmic_core->cid_addr, &id);
  351. if (ret) {
  352. dev_err(pmic->dev, "Failed to read chip id: %d\n", ret);
  353. return ret;
  354. }
  355. pmic->irq = platform_get_irq(pdev, 0);
  356. if (pmic->irq <= 0)
  357. return pmic->irq;
  358. switch (id & 0xff) {
  359. case MT6323_CID_CODE:
  360. pmic->int_con[0] = MT6323_INT_CON0;
  361. pmic->int_con[1] = MT6323_INT_CON1;
  362. pmic->int_status[0] = MT6323_INT_STATUS0;
  363. pmic->int_status[1] = MT6323_INT_STATUS1;
  364. ret = mt6397_irq_init(pmic);
  365. if (ret)
  366. return ret;
  367. ret = devm_mfd_add_devices(&pdev->dev, -1, mt6323_devs,
  368. ARRAY_SIZE(mt6323_devs), NULL,
  369. 0, pmic->irq_domain);
  370. break;
  371. case MT6358_CID_CODE:
  372. pmic->int_con[0] = MT6358_PSC_TOP_INT_CON0;
  373. pmic->int_con[1] = MT6358_HK_TOP_INT_CON0;
  374. pmic->int_status[0] = MT6358_PSC_TOP_INT_STATUS0;
  375. pmic->int_status[1] = MT6358_HK_TOP_INT_STATUS0;
  376. ret = mt6397_irq_init(pmic);
  377. if (ret)
  378. return ret;
  379. ret = devm_mfd_add_devices(&pdev->dev, -1, mt6358_devs,
  380. ARRAY_SIZE(mt6358_devs), NULL,
  381. 0, pmic->irq_domain);
  382. break;
  383. case MT6392_CID_CODE:
  384. pmic->int_con[0] = MT6392_INT_CON0;
  385. pmic->int_con[1] = MT6392_INT_CON1;
  386. pmic->int_status[0] = MT6392_INT_STATUS0;
  387. pmic->int_status[1] = MT6392_INT_STATUS1;
  388. ret = mt6397_irq_init(pmic);
  389. if (ret)
  390. return ret;
  391. ret = devm_mfd_add_devices(&pdev->dev, -1, mt6392_devs,
  392. ARRAY_SIZE(mt6392_devs), NULL,
  393. 0, NULL);
  394. break;
  395. case MT6397_CID_CODE:
  396. case MT6391_CID_CODE:
  397. pmic->int_con[0] = MT6397_INT_CON0;
  398. pmic->int_con[1] = MT6397_INT_CON1;
  399. pmic->int_status[0] = MT6397_INT_STATUS0;
  400. pmic->int_status[1] = MT6397_INT_STATUS1;
  401. ret = mt6397_irq_init(pmic);
  402. if (ret)
  403. return ret;
  404. ret = devm_mfd_add_devices(&pdev->dev, -1, mt6397_devs,
  405. ARRAY_SIZE(mt6397_devs), NULL,
  406. 0, pmic->irq_domain);
  407. break;
  408. default:
  409. dev_err(&pdev->dev, "unsupported chip: %d\n", id);
  410. return -ENODEV;
  411. }
  412. if (ret) {
  413. irq_domain_remove(pmic->irq_domain);
  414. dev_err(&pdev->dev, "failed to add child devices: %d\n", ret);
  415. }
  416. return ret;
  417. }
  418. static const struct of_device_id mt6397_of_match[] = {
  419. {
  420. .compatible = "mediatek,mt6323",
  421. .data = &mt6323_core,
  422. }, {
  423. .compatible = "mediatek,mt6358",
  424. .data = &mt6358_core,
  425. }, {
  426. .compatible = "mediatek,mt6392",
  427. .data = &mt6392_core,
  428. }, {
  429. .compatible = "mediatek,mt6397",
  430. .data = &mt6397_core,
  431. }, {
  432. /* sentinel */
  433. }
  434. };
  435. MODULE_DEVICE_TABLE(of, mt6397_of_match);
  436. static const struct platform_device_id mt6397_id[] = {
  437. { "mt6397", 0 },
  438. { },
  439. };
  440. MODULE_DEVICE_TABLE(platform, mt6397_id);
  441. static struct platform_driver mt6397_driver = {
  442. .probe = mt6397_probe,
  443. .driver = {
  444. .name = "mt6397",
  445. .of_match_table = of_match_ptr(mt6397_of_match),
  446. .pm = &mt6397_pm_ops,
  447. },
  448. .id_table = mt6397_id,
  449. };
  450. module_platform_driver(mt6397_driver);
  451. MODULE_AUTHOR("Flora Fu, MediaTek");
  452. MODULE_DESCRIPTION("Driver for MediaTek MT6397 PMIC");
  453. MODULE_LICENSE("GPL");