af9005-fe.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485
  1. /* Frontend part of the Linux driver for the Afatech 9005
  2. * USB1.1 DVB-T receiver.
  3. *
  4. * Copyright (C) 2007 Luca Olivetti (luca@ventoso.org)
  5. *
  6. * Thanks to Afatech who kindly provided information.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * see Documentation/dvb/README.dvb-usb for more information
  19. */
  20. #include "af9005.h"
  21. #include "af9005-script.h"
  22. #include "mt2060.h"
  23. #include "qt1010.h"
  24. #include <asm/div64.h>
  25. struct af9005_fe_state {
  26. struct dvb_usb_device *d;
  27. enum fe_status stat;
  28. /* retraining parameters */
  29. u32 original_fcw;
  30. u16 original_rf_top;
  31. u16 original_if_top;
  32. u16 original_if_min;
  33. u16 original_aci0_if_top;
  34. u16 original_aci1_if_top;
  35. u16 original_aci0_if_min;
  36. u8 original_if_unplug_th;
  37. u8 original_rf_unplug_th;
  38. u8 original_dtop_if_unplug_th;
  39. u8 original_dtop_rf_unplug_th;
  40. /* statistics */
  41. u32 pre_vit_error_count;
  42. u32 pre_vit_bit_count;
  43. u32 ber;
  44. u32 post_vit_error_count;
  45. u32 post_vit_bit_count;
  46. u32 unc;
  47. u16 abort_count;
  48. int opened;
  49. int strong;
  50. unsigned long next_status_check;
  51. struct dvb_frontend frontend;
  52. };
  53. static int af9005_write_word_agc(struct dvb_usb_device *d, u16 reghi,
  54. u16 reglo, u8 pos, u8 len, u16 value)
  55. {
  56. int ret;
  57. if ((ret = af9005_write_ofdm_register(d, reglo, (u8) (value & 0xff))))
  58. return ret;
  59. return af9005_write_register_bits(d, reghi, pos, len,
  60. (u8) ((value & 0x300) >> 8));
  61. }
  62. static int af9005_read_word_agc(struct dvb_usb_device *d, u16 reghi,
  63. u16 reglo, u8 pos, u8 len, u16 * value)
  64. {
  65. int ret;
  66. u8 temp0, temp1;
  67. if ((ret = af9005_read_ofdm_register(d, reglo, &temp0)))
  68. return ret;
  69. if ((ret = af9005_read_ofdm_register(d, reghi, &temp1)))
  70. return ret;
  71. switch (pos) {
  72. case 0:
  73. *value = ((u16) (temp1 & 0x03) << 8) + (u16) temp0;
  74. break;
  75. case 2:
  76. *value = ((u16) (temp1 & 0x0C) << 6) + (u16) temp0;
  77. break;
  78. case 4:
  79. *value = ((u16) (temp1 & 0x30) << 4) + (u16) temp0;
  80. break;
  81. case 6:
  82. *value = ((u16) (temp1 & 0xC0) << 2) + (u16) temp0;
  83. break;
  84. default:
  85. err("invalid pos in read word agc");
  86. return -EINVAL;
  87. }
  88. return 0;
  89. }
  90. static int af9005_is_fecmon_available(struct dvb_frontend *fe, int *available)
  91. {
  92. struct af9005_fe_state *state = fe->demodulator_priv;
  93. int ret;
  94. u8 temp;
  95. *available = false;
  96. ret = af9005_read_register_bits(state->d, xd_p_fec_vtb_rsd_mon_en,
  97. fec_vtb_rsd_mon_en_pos,
  98. fec_vtb_rsd_mon_en_len, &temp);
  99. if (ret)
  100. return ret;
  101. if (temp & 1) {
  102. ret =
  103. af9005_read_register_bits(state->d,
  104. xd_p_reg_ofsm_read_rbc_en,
  105. reg_ofsm_read_rbc_en_pos,
  106. reg_ofsm_read_rbc_en_len, &temp);
  107. if (ret)
  108. return ret;
  109. if ((temp & 1) == 0)
  110. *available = true;
  111. }
  112. return 0;
  113. }
  114. static int af9005_get_post_vit_err_cw_count(struct dvb_frontend *fe,
  115. u32 * post_err_count,
  116. u32 * post_cw_count,
  117. u16 * abort_count)
  118. {
  119. struct af9005_fe_state *state = fe->demodulator_priv;
  120. int ret;
  121. u32 err_count;
  122. u32 cw_count;
  123. u8 temp, temp0, temp1, temp2;
  124. u16 loc_abort_count;
  125. *post_err_count = 0;
  126. *post_cw_count = 0;
  127. /* check if error bit count is ready */
  128. ret =
  129. af9005_read_register_bits(state->d, xd_r_fec_rsd_ber_rdy,
  130. fec_rsd_ber_rdy_pos, fec_rsd_ber_rdy_len,
  131. &temp);
  132. if (ret)
  133. return ret;
  134. if (!temp) {
  135. deb_info("rsd counter not ready\n");
  136. return 100;
  137. }
  138. /* get abort count */
  139. ret =
  140. af9005_read_ofdm_register(state->d,
  141. xd_r_fec_rsd_abort_packet_cnt_7_0,
  142. &temp0);
  143. if (ret)
  144. return ret;
  145. ret =
  146. af9005_read_ofdm_register(state->d,
  147. xd_r_fec_rsd_abort_packet_cnt_15_8,
  148. &temp1);
  149. if (ret)
  150. return ret;
  151. loc_abort_count = ((u16) temp1 << 8) + temp0;
  152. /* get error count */
  153. ret =
  154. af9005_read_ofdm_register(state->d, xd_r_fec_rsd_bit_err_cnt_7_0,
  155. &temp0);
  156. if (ret)
  157. return ret;
  158. ret =
  159. af9005_read_ofdm_register(state->d, xd_r_fec_rsd_bit_err_cnt_15_8,
  160. &temp1);
  161. if (ret)
  162. return ret;
  163. ret =
  164. af9005_read_ofdm_register(state->d, xd_r_fec_rsd_bit_err_cnt_23_16,
  165. &temp2);
  166. if (ret)
  167. return ret;
  168. err_count = ((u32) temp2 << 16) + ((u32) temp1 << 8) + temp0;
  169. *post_err_count = err_count - (u32) loc_abort_count *8 * 8;
  170. /* get RSD packet number */
  171. ret =
  172. af9005_read_ofdm_register(state->d, xd_p_fec_rsd_packet_unit_7_0,
  173. &temp0);
  174. if (ret)
  175. return ret;
  176. ret =
  177. af9005_read_ofdm_register(state->d, xd_p_fec_rsd_packet_unit_15_8,
  178. &temp1);
  179. if (ret)
  180. return ret;
  181. cw_count = ((u32) temp1 << 8) + temp0;
  182. if (cw_count == 0) {
  183. err("wrong RSD packet count");
  184. return -EIO;
  185. }
  186. deb_info("POST abort count %d err count %d rsd packets %d\n",
  187. loc_abort_count, err_count, cw_count);
  188. *post_cw_count = cw_count - (u32) loc_abort_count;
  189. *abort_count = loc_abort_count;
  190. return 0;
  191. }
  192. static int af9005_get_post_vit_ber(struct dvb_frontend *fe,
  193. u32 * post_err_count, u32 * post_cw_count,
  194. u16 * abort_count)
  195. {
  196. u32 loc_cw_count = 0, loc_err_count;
  197. u16 loc_abort_count = 0;
  198. int ret;
  199. ret =
  200. af9005_get_post_vit_err_cw_count(fe, &loc_err_count, &loc_cw_count,
  201. &loc_abort_count);
  202. if (ret)
  203. return ret;
  204. *post_err_count = loc_err_count;
  205. *post_cw_count = loc_cw_count * 204 * 8;
  206. *abort_count = loc_abort_count;
  207. return 0;
  208. }
  209. static int af9005_get_pre_vit_err_bit_count(struct dvb_frontend *fe,
  210. u32 * pre_err_count,
  211. u32 * pre_bit_count)
  212. {
  213. struct af9005_fe_state *state = fe->demodulator_priv;
  214. u8 temp, temp0, temp1, temp2;
  215. u32 super_frame_count, x, bits;
  216. int ret;
  217. ret =
  218. af9005_read_register_bits(state->d, xd_r_fec_vtb_ber_rdy,
  219. fec_vtb_ber_rdy_pos, fec_vtb_ber_rdy_len,
  220. &temp);
  221. if (ret)
  222. return ret;
  223. if (!temp) {
  224. deb_info("viterbi counter not ready\n");
  225. return 101; /* ERR_APO_VTB_COUNTER_NOT_READY; */
  226. }
  227. ret =
  228. af9005_read_ofdm_register(state->d, xd_r_fec_vtb_err_bit_cnt_7_0,
  229. &temp0);
  230. if (ret)
  231. return ret;
  232. ret =
  233. af9005_read_ofdm_register(state->d, xd_r_fec_vtb_err_bit_cnt_15_8,
  234. &temp1);
  235. if (ret)
  236. return ret;
  237. ret =
  238. af9005_read_ofdm_register(state->d, xd_r_fec_vtb_err_bit_cnt_23_16,
  239. &temp2);
  240. if (ret)
  241. return ret;
  242. *pre_err_count = ((u32) temp2 << 16) + ((u32) temp1 << 8) + temp0;
  243. ret =
  244. af9005_read_ofdm_register(state->d, xd_p_fec_super_frm_unit_7_0,
  245. &temp0);
  246. if (ret)
  247. return ret;
  248. ret =
  249. af9005_read_ofdm_register(state->d, xd_p_fec_super_frm_unit_15_8,
  250. &temp1);
  251. if (ret)
  252. return ret;
  253. super_frame_count = ((u32) temp1 << 8) + temp0;
  254. if (super_frame_count == 0) {
  255. deb_info("super frame count 0\n");
  256. return 102;
  257. }
  258. /* read fft mode */
  259. ret =
  260. af9005_read_register_bits(state->d, xd_g_reg_tpsd_txmod,
  261. reg_tpsd_txmod_pos, reg_tpsd_txmod_len,
  262. &temp);
  263. if (ret)
  264. return ret;
  265. if (temp == 0) {
  266. /* 2K */
  267. x = 1512;
  268. } else if (temp == 1) {
  269. /* 8k */
  270. x = 6048;
  271. } else {
  272. err("Invalid fft mode");
  273. return -EINVAL;
  274. }
  275. /* read modulation mode */
  276. ret =
  277. af9005_read_register_bits(state->d, xd_g_reg_tpsd_const,
  278. reg_tpsd_const_pos, reg_tpsd_const_len,
  279. &temp);
  280. if (ret)
  281. return ret;
  282. switch (temp) {
  283. case 0: /* QPSK */
  284. bits = 2;
  285. break;
  286. case 1: /* QAM_16 */
  287. bits = 4;
  288. break;
  289. case 2: /* QAM_64 */
  290. bits = 6;
  291. break;
  292. default:
  293. err("invalid modulation mode");
  294. return -EINVAL;
  295. }
  296. *pre_bit_count = super_frame_count * 68 * 4 * x * bits;
  297. deb_info("PRE err count %d frame count %d bit count %d\n",
  298. *pre_err_count, super_frame_count, *pre_bit_count);
  299. return 0;
  300. }
  301. static int af9005_reset_pre_viterbi(struct dvb_frontend *fe)
  302. {
  303. struct af9005_fe_state *state = fe->demodulator_priv;
  304. int ret;
  305. /* set super frame count to 1 */
  306. ret =
  307. af9005_write_ofdm_register(state->d, xd_p_fec_super_frm_unit_7_0,
  308. 1 & 0xff);
  309. if (ret)
  310. return ret;
  311. ret = af9005_write_ofdm_register(state->d, xd_p_fec_super_frm_unit_15_8,
  312. 1 >> 8);
  313. if (ret)
  314. return ret;
  315. /* reset pre viterbi error count */
  316. ret =
  317. af9005_write_register_bits(state->d, xd_p_fec_vtb_ber_rst,
  318. fec_vtb_ber_rst_pos, fec_vtb_ber_rst_len,
  319. 1);
  320. return ret;
  321. }
  322. static int af9005_reset_post_viterbi(struct dvb_frontend *fe)
  323. {
  324. struct af9005_fe_state *state = fe->demodulator_priv;
  325. int ret;
  326. /* set packet unit */
  327. ret =
  328. af9005_write_ofdm_register(state->d, xd_p_fec_rsd_packet_unit_7_0,
  329. 10000 & 0xff);
  330. if (ret)
  331. return ret;
  332. ret =
  333. af9005_write_ofdm_register(state->d, xd_p_fec_rsd_packet_unit_15_8,
  334. 10000 >> 8);
  335. if (ret)
  336. return ret;
  337. /* reset post viterbi error count */
  338. ret =
  339. af9005_write_register_bits(state->d, xd_p_fec_rsd_ber_rst,
  340. fec_rsd_ber_rst_pos, fec_rsd_ber_rst_len,
  341. 1);
  342. return ret;
  343. }
  344. static int af9005_get_statistic(struct dvb_frontend *fe)
  345. {
  346. struct af9005_fe_state *state = fe->demodulator_priv;
  347. int ret, fecavailable;
  348. u64 numerator, denominator;
  349. deb_info("GET STATISTIC\n");
  350. ret = af9005_is_fecmon_available(fe, &fecavailable);
  351. if (ret)
  352. return ret;
  353. if (!fecavailable) {
  354. deb_info("fecmon not available\n");
  355. return 0;
  356. }
  357. ret = af9005_get_pre_vit_err_bit_count(fe, &state->pre_vit_error_count,
  358. &state->pre_vit_bit_count);
  359. if (ret == 0) {
  360. af9005_reset_pre_viterbi(fe);
  361. if (state->pre_vit_bit_count > 0) {
  362. /* according to v 0.0.4 of the dvb api ber should be a multiple
  363. of 10E-9 so we have to multiply the error count by
  364. 10E9=1000000000 */
  365. numerator =
  366. (u64) state->pre_vit_error_count * (u64) 1000000000;
  367. denominator = (u64) state->pre_vit_bit_count;
  368. state->ber = do_div(numerator, denominator);
  369. } else {
  370. state->ber = 0xffffffff;
  371. }
  372. }
  373. ret = af9005_get_post_vit_ber(fe, &state->post_vit_error_count,
  374. &state->post_vit_bit_count,
  375. &state->abort_count);
  376. if (ret == 0) {
  377. ret = af9005_reset_post_viterbi(fe);
  378. state->unc += state->abort_count;
  379. if (ret)
  380. return ret;
  381. }
  382. return 0;
  383. }
  384. static int af9005_fe_refresh_state(struct dvb_frontend *fe)
  385. {
  386. struct af9005_fe_state *state = fe->demodulator_priv;
  387. if (time_after(jiffies, state->next_status_check)) {
  388. deb_info("REFRESH STATE\n");
  389. /* statistics */
  390. if (af9005_get_statistic(fe))
  391. err("get_statistic_failed");
  392. state->next_status_check = jiffies + 250 * HZ / 1000;
  393. }
  394. return 0;
  395. }
  396. static int af9005_fe_read_status(struct dvb_frontend *fe,
  397. enum fe_status *stat)
  398. {
  399. struct af9005_fe_state *state = fe->demodulator_priv;
  400. u8 temp;
  401. int ret;
  402. if (fe->ops.tuner_ops.release == NULL)
  403. return -ENODEV;
  404. *stat = 0;
  405. ret = af9005_read_register_bits(state->d, xd_p_agc_lock,
  406. agc_lock_pos, agc_lock_len, &temp);
  407. if (ret)
  408. return ret;
  409. if (temp)
  410. *stat |= FE_HAS_SIGNAL;
  411. ret = af9005_read_register_bits(state->d, xd_p_fd_tpsd_lock,
  412. fd_tpsd_lock_pos, fd_tpsd_lock_len,
  413. &temp);
  414. if (ret)
  415. return ret;
  416. if (temp)
  417. *stat |= FE_HAS_CARRIER;
  418. ret = af9005_read_register_bits(state->d,
  419. xd_r_mp2if_sync_byte_locked,
  420. mp2if_sync_byte_locked_pos,
  421. mp2if_sync_byte_locked_pos, &temp);
  422. if (ret)
  423. return ret;
  424. if (temp)
  425. *stat |= FE_HAS_SYNC | FE_HAS_VITERBI | FE_HAS_LOCK;
  426. if (state->opened)
  427. af9005_led_control(state->d, *stat & FE_HAS_LOCK);
  428. ret =
  429. af9005_read_register_bits(state->d, xd_p_reg_strong_sginal_detected,
  430. reg_strong_sginal_detected_pos,
  431. reg_strong_sginal_detected_len, &temp);
  432. if (ret)
  433. return ret;
  434. if (temp != state->strong) {
  435. deb_info("adjust for strong signal %d\n", temp);
  436. state->strong = temp;
  437. }
  438. return 0;
  439. }
  440. static int af9005_fe_read_ber(struct dvb_frontend *fe, u32 * ber)
  441. {
  442. struct af9005_fe_state *state = fe->demodulator_priv;
  443. if (fe->ops.tuner_ops.release == NULL)
  444. return -ENODEV;
  445. af9005_fe_refresh_state(fe);
  446. *ber = state->ber;
  447. return 0;
  448. }
  449. static int af9005_fe_read_unc_blocks(struct dvb_frontend *fe, u32 * unc)
  450. {
  451. struct af9005_fe_state *state = fe->demodulator_priv;
  452. if (fe->ops.tuner_ops.release == NULL)
  453. return -ENODEV;
  454. af9005_fe_refresh_state(fe);
  455. *unc = state->unc;
  456. return 0;
  457. }
  458. static int af9005_fe_read_signal_strength(struct dvb_frontend *fe,
  459. u16 * strength)
  460. {
  461. struct af9005_fe_state *state = fe->demodulator_priv;
  462. int ret;
  463. u8 if_gain, rf_gain;
  464. if (fe->ops.tuner_ops.release == NULL)
  465. return -ENODEV;
  466. ret =
  467. af9005_read_ofdm_register(state->d, xd_r_reg_aagc_rf_gain,
  468. &rf_gain);
  469. if (ret)
  470. return ret;
  471. ret =
  472. af9005_read_ofdm_register(state->d, xd_r_reg_aagc_if_gain,
  473. &if_gain);
  474. if (ret)
  475. return ret;
  476. /* this value has no real meaning, but i don't have the tables that relate
  477. the rf and if gain with the dbm, so I just scale the value */
  478. *strength = (512 - rf_gain - if_gain) << 7;
  479. return 0;
  480. }
  481. static int af9005_fe_read_snr(struct dvb_frontend *fe, u16 * snr)
  482. {
  483. /* the snr can be derived from the ber and the modulation
  484. but I don't think this kind of complex calculations belong
  485. in the driver. I may be wrong.... */
  486. return -ENOSYS;
  487. }
  488. static int af9005_fe_program_cfoe(struct dvb_usb_device *d, u32 bw)
  489. {
  490. u8 temp0, temp1, temp2, temp3, buf[4];
  491. int ret;
  492. u32 NS_coeff1_2048Nu;
  493. u32 NS_coeff1_8191Nu;
  494. u32 NS_coeff1_8192Nu;
  495. u32 NS_coeff1_8193Nu;
  496. u32 NS_coeff2_2k;
  497. u32 NS_coeff2_8k;
  498. switch (bw) {
  499. case 6000000:
  500. NS_coeff1_2048Nu = 0x2ADB6DC;
  501. NS_coeff1_8191Nu = 0xAB7313;
  502. NS_coeff1_8192Nu = 0xAB6DB7;
  503. NS_coeff1_8193Nu = 0xAB685C;
  504. NS_coeff2_2k = 0x156DB6E;
  505. NS_coeff2_8k = 0x55B6DC;
  506. break;
  507. case 7000000:
  508. NS_coeff1_2048Nu = 0x3200001;
  509. NS_coeff1_8191Nu = 0xC80640;
  510. NS_coeff1_8192Nu = 0xC80000;
  511. NS_coeff1_8193Nu = 0xC7F9C0;
  512. NS_coeff2_2k = 0x1900000;
  513. NS_coeff2_8k = 0x640000;
  514. break;
  515. case 8000000:
  516. NS_coeff1_2048Nu = 0x3924926;
  517. NS_coeff1_8191Nu = 0xE4996E;
  518. NS_coeff1_8192Nu = 0xE49249;
  519. NS_coeff1_8193Nu = 0xE48B25;
  520. NS_coeff2_2k = 0x1C92493;
  521. NS_coeff2_8k = 0x724925;
  522. break;
  523. default:
  524. err("Invalid bandwidth %d.", bw);
  525. return -EINVAL;
  526. }
  527. /*
  528. * write NS_coeff1_2048Nu
  529. */
  530. temp0 = (u8) (NS_coeff1_2048Nu & 0x000000FF);
  531. temp1 = (u8) ((NS_coeff1_2048Nu & 0x0000FF00) >> 8);
  532. temp2 = (u8) ((NS_coeff1_2048Nu & 0x00FF0000) >> 16);
  533. temp3 = (u8) ((NS_coeff1_2048Nu & 0x03000000) >> 24);
  534. /* big endian to make 8051 happy */
  535. buf[0] = temp3;
  536. buf[1] = temp2;
  537. buf[2] = temp1;
  538. buf[3] = temp0;
  539. /* cfoe_NS_2k_coeff1_25_24 */
  540. ret = af9005_write_ofdm_register(d, 0xAE00, buf[0]);
  541. if (ret)
  542. return ret;
  543. /* cfoe_NS_2k_coeff1_23_16 */
  544. ret = af9005_write_ofdm_register(d, 0xAE01, buf[1]);
  545. if (ret)
  546. return ret;
  547. /* cfoe_NS_2k_coeff1_15_8 */
  548. ret = af9005_write_ofdm_register(d, 0xAE02, buf[2]);
  549. if (ret)
  550. return ret;
  551. /* cfoe_NS_2k_coeff1_7_0 */
  552. ret = af9005_write_ofdm_register(d, 0xAE03, buf[3]);
  553. if (ret)
  554. return ret;
  555. /*
  556. * write NS_coeff2_2k
  557. */
  558. temp0 = (u8) ((NS_coeff2_2k & 0x0000003F));
  559. temp1 = (u8) ((NS_coeff2_2k & 0x00003FC0) >> 6);
  560. temp2 = (u8) ((NS_coeff2_2k & 0x003FC000) >> 14);
  561. temp3 = (u8) ((NS_coeff2_2k & 0x01C00000) >> 22);
  562. /* big endian to make 8051 happy */
  563. buf[0] = temp3;
  564. buf[1] = temp2;
  565. buf[2] = temp1;
  566. buf[3] = temp0;
  567. ret = af9005_write_ofdm_register(d, 0xAE04, buf[0]);
  568. if (ret)
  569. return ret;
  570. ret = af9005_write_ofdm_register(d, 0xAE05, buf[1]);
  571. if (ret)
  572. return ret;
  573. ret = af9005_write_ofdm_register(d, 0xAE06, buf[2]);
  574. if (ret)
  575. return ret;
  576. ret = af9005_write_ofdm_register(d, 0xAE07, buf[3]);
  577. if (ret)
  578. return ret;
  579. /*
  580. * write NS_coeff1_8191Nu
  581. */
  582. temp0 = (u8) ((NS_coeff1_8191Nu & 0x000000FF));
  583. temp1 = (u8) ((NS_coeff1_8191Nu & 0x0000FF00) >> 8);
  584. temp2 = (u8) ((NS_coeff1_8191Nu & 0x00FFC000) >> 16);
  585. temp3 = (u8) ((NS_coeff1_8191Nu & 0x03000000) >> 24);
  586. /* big endian to make 8051 happy */
  587. buf[0] = temp3;
  588. buf[1] = temp2;
  589. buf[2] = temp1;
  590. buf[3] = temp0;
  591. ret = af9005_write_ofdm_register(d, 0xAE08, buf[0]);
  592. if (ret)
  593. return ret;
  594. ret = af9005_write_ofdm_register(d, 0xAE09, buf[1]);
  595. if (ret)
  596. return ret;
  597. ret = af9005_write_ofdm_register(d, 0xAE0A, buf[2]);
  598. if (ret)
  599. return ret;
  600. ret = af9005_write_ofdm_register(d, 0xAE0B, buf[3]);
  601. if (ret)
  602. return ret;
  603. /*
  604. * write NS_coeff1_8192Nu
  605. */
  606. temp0 = (u8) (NS_coeff1_8192Nu & 0x000000FF);
  607. temp1 = (u8) ((NS_coeff1_8192Nu & 0x0000FF00) >> 8);
  608. temp2 = (u8) ((NS_coeff1_8192Nu & 0x00FFC000) >> 16);
  609. temp3 = (u8) ((NS_coeff1_8192Nu & 0x03000000) >> 24);
  610. /* big endian to make 8051 happy */
  611. buf[0] = temp3;
  612. buf[1] = temp2;
  613. buf[2] = temp1;
  614. buf[3] = temp0;
  615. ret = af9005_write_ofdm_register(d, 0xAE0C, buf[0]);
  616. if (ret)
  617. return ret;
  618. ret = af9005_write_ofdm_register(d, 0xAE0D, buf[1]);
  619. if (ret)
  620. return ret;
  621. ret = af9005_write_ofdm_register(d, 0xAE0E, buf[2]);
  622. if (ret)
  623. return ret;
  624. ret = af9005_write_ofdm_register(d, 0xAE0F, buf[3]);
  625. if (ret)
  626. return ret;
  627. /*
  628. * write NS_coeff1_8193Nu
  629. */
  630. temp0 = (u8) ((NS_coeff1_8193Nu & 0x000000FF));
  631. temp1 = (u8) ((NS_coeff1_8193Nu & 0x0000FF00) >> 8);
  632. temp2 = (u8) ((NS_coeff1_8193Nu & 0x00FFC000) >> 16);
  633. temp3 = (u8) ((NS_coeff1_8193Nu & 0x03000000) >> 24);
  634. /* big endian to make 8051 happy */
  635. buf[0] = temp3;
  636. buf[1] = temp2;
  637. buf[2] = temp1;
  638. buf[3] = temp0;
  639. ret = af9005_write_ofdm_register(d, 0xAE10, buf[0]);
  640. if (ret)
  641. return ret;
  642. ret = af9005_write_ofdm_register(d, 0xAE11, buf[1]);
  643. if (ret)
  644. return ret;
  645. ret = af9005_write_ofdm_register(d, 0xAE12, buf[2]);
  646. if (ret)
  647. return ret;
  648. ret = af9005_write_ofdm_register(d, 0xAE13, buf[3]);
  649. if (ret)
  650. return ret;
  651. /*
  652. * write NS_coeff2_8k
  653. */
  654. temp0 = (u8) ((NS_coeff2_8k & 0x0000003F));
  655. temp1 = (u8) ((NS_coeff2_8k & 0x00003FC0) >> 6);
  656. temp2 = (u8) ((NS_coeff2_8k & 0x003FC000) >> 14);
  657. temp3 = (u8) ((NS_coeff2_8k & 0x01C00000) >> 22);
  658. /* big endian to make 8051 happy */
  659. buf[0] = temp3;
  660. buf[1] = temp2;
  661. buf[2] = temp1;
  662. buf[3] = temp0;
  663. ret = af9005_write_ofdm_register(d, 0xAE14, buf[0]);
  664. if (ret)
  665. return ret;
  666. ret = af9005_write_ofdm_register(d, 0xAE15, buf[1]);
  667. if (ret)
  668. return ret;
  669. ret = af9005_write_ofdm_register(d, 0xAE16, buf[2]);
  670. if (ret)
  671. return ret;
  672. ret = af9005_write_ofdm_register(d, 0xAE17, buf[3]);
  673. return ret;
  674. }
  675. static int af9005_fe_select_bw(struct dvb_usb_device *d, u32 bw)
  676. {
  677. u8 temp;
  678. switch (bw) {
  679. case 6000000:
  680. temp = 0;
  681. break;
  682. case 7000000:
  683. temp = 1;
  684. break;
  685. case 8000000:
  686. temp = 2;
  687. break;
  688. default:
  689. err("Invalid bandwidth %d.", bw);
  690. return -EINVAL;
  691. }
  692. return af9005_write_register_bits(d, xd_g_reg_bw, reg_bw_pos,
  693. reg_bw_len, temp);
  694. }
  695. static int af9005_fe_power(struct dvb_frontend *fe, int on)
  696. {
  697. struct af9005_fe_state *state = fe->demodulator_priv;
  698. u8 temp = on;
  699. int ret;
  700. deb_info("power %s tuner\n", on ? "on" : "off");
  701. ret = af9005_send_command(state->d, 0x03, &temp, 1, NULL, 0);
  702. return ret;
  703. }
  704. static struct mt2060_config af9005_mt2060_config = {
  705. 0xC0
  706. };
  707. static struct qt1010_config af9005_qt1010_config = {
  708. 0xC4
  709. };
  710. static int af9005_fe_init(struct dvb_frontend *fe)
  711. {
  712. struct af9005_fe_state *state = fe->demodulator_priv;
  713. struct dvb_usb_adapter *adap = fe->dvb->priv;
  714. int ret, i, scriptlen;
  715. u8 temp, temp0 = 0, temp1 = 0, temp2 = 0;
  716. u8 buf[2];
  717. u16 if1;
  718. deb_info("in af9005_fe_init\n");
  719. /* reset */
  720. deb_info("reset\n");
  721. if ((ret =
  722. af9005_write_register_bits(state->d, xd_I2C_reg_ofdm_rst_en,
  723. 4, 1, 0x01)))
  724. return ret;
  725. if ((ret = af9005_write_ofdm_register(state->d, APO_REG_RESET, 0)))
  726. return ret;
  727. /* clear ofdm reset */
  728. deb_info("clear ofdm reset\n");
  729. for (i = 0; i < 150; i++) {
  730. if ((ret =
  731. af9005_read_ofdm_register(state->d,
  732. xd_I2C_reg_ofdm_rst, &temp)))
  733. return ret;
  734. if (temp & (regmask[reg_ofdm_rst_len - 1] << reg_ofdm_rst_pos))
  735. break;
  736. msleep(10);
  737. }
  738. if (i == 150)
  739. return -ETIMEDOUT;
  740. /*FIXME in the dump
  741. write B200 A9
  742. write xd_g_reg_ofsm_clk 7
  743. read eepr c6 (2)
  744. read eepr c7 (2)
  745. misc ctrl 3 -> 1
  746. read eepr ca (6)
  747. write xd_g_reg_ofsm_clk 0
  748. write B200 a1
  749. */
  750. ret = af9005_write_ofdm_register(state->d, 0xb200, 0xa9);
  751. if (ret)
  752. return ret;
  753. ret = af9005_write_ofdm_register(state->d, xd_g_reg_ofsm_clk, 0x07);
  754. if (ret)
  755. return ret;
  756. temp = 0x01;
  757. ret = af9005_send_command(state->d, 0x03, &temp, 1, NULL, 0);
  758. if (ret)
  759. return ret;
  760. ret = af9005_write_ofdm_register(state->d, xd_g_reg_ofsm_clk, 0x00);
  761. if (ret)
  762. return ret;
  763. ret = af9005_write_ofdm_register(state->d, 0xb200, 0xa1);
  764. if (ret)
  765. return ret;
  766. temp = regmask[reg_ofdm_rst_len - 1] << reg_ofdm_rst_pos;
  767. if ((ret =
  768. af9005_write_register_bits(state->d, xd_I2C_reg_ofdm_rst,
  769. reg_ofdm_rst_pos, reg_ofdm_rst_len, 1)))
  770. return ret;
  771. ret = af9005_write_register_bits(state->d, xd_I2C_reg_ofdm_rst,
  772. reg_ofdm_rst_pos, reg_ofdm_rst_len, 0);
  773. if (ret)
  774. return ret;
  775. /* don't know what register aefc is, but this is what the windows driver does */
  776. ret = af9005_write_ofdm_register(state->d, 0xaefc, 0);
  777. if (ret)
  778. return ret;
  779. /* set stand alone chip */
  780. deb_info("set stand alone chip\n");
  781. if ((ret =
  782. af9005_write_register_bits(state->d, xd_p_reg_dca_stand_alone,
  783. reg_dca_stand_alone_pos,
  784. reg_dca_stand_alone_len, 1)))
  785. return ret;
  786. /* set dca upper & lower chip */
  787. deb_info("set dca upper & lower chip\n");
  788. if ((ret =
  789. af9005_write_register_bits(state->d, xd_p_reg_dca_upper_chip,
  790. reg_dca_upper_chip_pos,
  791. reg_dca_upper_chip_len, 0)))
  792. return ret;
  793. if ((ret =
  794. af9005_write_register_bits(state->d, xd_p_reg_dca_lower_chip,
  795. reg_dca_lower_chip_pos,
  796. reg_dca_lower_chip_len, 0)))
  797. return ret;
  798. /* set 2wire master clock to 0x14 (for 60KHz) */
  799. deb_info("set 2wire master clock to 0x14 (for 60KHz)\n");
  800. if ((ret =
  801. af9005_write_ofdm_register(state->d, xd_I2C_i2c_m_period, 0x14)))
  802. return ret;
  803. /* clear dca enable chip */
  804. deb_info("clear dca enable chip\n");
  805. if ((ret =
  806. af9005_write_register_bits(state->d, xd_p_reg_dca_en,
  807. reg_dca_en_pos, reg_dca_en_len, 0)))
  808. return ret;
  809. /* FIXME these are register bits, but I don't know which ones */
  810. ret = af9005_write_ofdm_register(state->d, 0xa16c, 1);
  811. if (ret)
  812. return ret;
  813. ret = af9005_write_ofdm_register(state->d, 0xa3c1, 0);
  814. if (ret)
  815. return ret;
  816. /* init other parameters: program cfoe and select bandwidth */
  817. deb_info("program cfoe\n");
  818. ret = af9005_fe_program_cfoe(state->d, 6000000);
  819. if (ret)
  820. return ret;
  821. /* set read-update bit for modulation */
  822. deb_info("set read-update bit for modulation\n");
  823. if ((ret =
  824. af9005_write_register_bits(state->d, xd_p_reg_feq_read_update,
  825. reg_feq_read_update_pos,
  826. reg_feq_read_update_len, 1)))
  827. return ret;
  828. /* sample code has a set MPEG TS code here
  829. but sniffing reveals that it doesn't do it */
  830. /* set read-update bit to 1 for DCA modulation */
  831. deb_info("set read-update bit 1 for DCA modulation\n");
  832. if ((ret =
  833. af9005_write_register_bits(state->d, xd_p_reg_dca_read_update,
  834. reg_dca_read_update_pos,
  835. reg_dca_read_update_len, 1)))
  836. return ret;
  837. /* enable fec monitor */
  838. deb_info("enable fec monitor\n");
  839. if ((ret =
  840. af9005_write_register_bits(state->d, xd_p_fec_vtb_rsd_mon_en,
  841. fec_vtb_rsd_mon_en_pos,
  842. fec_vtb_rsd_mon_en_len, 1)))
  843. return ret;
  844. /* FIXME should be register bits, I don't know which ones */
  845. ret = af9005_write_ofdm_register(state->d, 0xa601, 0);
  846. /* set api_retrain_never_freeze */
  847. deb_info("set api_retrain_never_freeze\n");
  848. if ((ret = af9005_write_ofdm_register(state->d, 0xaefb, 0x01)))
  849. return ret;
  850. /* load init script */
  851. deb_info("load init script\n");
  852. scriptlen = sizeof(script) / sizeof(RegDesc);
  853. for (i = 0; i < scriptlen; i++) {
  854. if ((ret =
  855. af9005_write_register_bits(state->d, script[i].reg,
  856. script[i].pos,
  857. script[i].len, script[i].val)))
  858. return ret;
  859. /* save 3 bytes of original fcw */
  860. if (script[i].reg == 0xae18)
  861. temp2 = script[i].val;
  862. if (script[i].reg == 0xae19)
  863. temp1 = script[i].val;
  864. if (script[i].reg == 0xae1a)
  865. temp0 = script[i].val;
  866. /* save original unplug threshold */
  867. if (script[i].reg == xd_p_reg_unplug_th)
  868. state->original_if_unplug_th = script[i].val;
  869. if (script[i].reg == xd_p_reg_unplug_rf_gain_th)
  870. state->original_rf_unplug_th = script[i].val;
  871. if (script[i].reg == xd_p_reg_unplug_dtop_if_gain_th)
  872. state->original_dtop_if_unplug_th = script[i].val;
  873. if (script[i].reg == xd_p_reg_unplug_dtop_rf_gain_th)
  874. state->original_dtop_rf_unplug_th = script[i].val;
  875. }
  876. state->original_fcw =
  877. ((u32) temp2 << 16) + ((u32) temp1 << 8) + (u32) temp0;
  878. /* save original TOPs */
  879. deb_info("save original TOPs\n");
  880. /* RF TOP */
  881. ret =
  882. af9005_read_word_agc(state->d,
  883. xd_p_reg_aagc_rf_top_numerator_9_8,
  884. xd_p_reg_aagc_rf_top_numerator_7_0, 0, 2,
  885. &state->original_rf_top);
  886. if (ret)
  887. return ret;
  888. /* IF TOP */
  889. ret =
  890. af9005_read_word_agc(state->d,
  891. xd_p_reg_aagc_if_top_numerator_9_8,
  892. xd_p_reg_aagc_if_top_numerator_7_0, 0, 2,
  893. &state->original_if_top);
  894. if (ret)
  895. return ret;
  896. /* ACI 0 IF TOP */
  897. ret =
  898. af9005_read_word_agc(state->d, 0xA60E, 0xA60A, 4, 2,
  899. &state->original_aci0_if_top);
  900. if (ret)
  901. return ret;
  902. /* ACI 1 IF TOP */
  903. ret =
  904. af9005_read_word_agc(state->d, 0xA60E, 0xA60B, 6, 2,
  905. &state->original_aci1_if_top);
  906. if (ret)
  907. return ret;
  908. /* attach tuner and init */
  909. if (fe->ops.tuner_ops.release == NULL) {
  910. /* read tuner and board id from eeprom */
  911. ret = af9005_read_eeprom(adap->dev, 0xc6, buf, 2);
  912. if (ret) {
  913. err("Impossible to read EEPROM\n");
  914. return ret;
  915. }
  916. deb_info("Tuner id %d, board id %d\n", buf[0], buf[1]);
  917. switch (buf[0]) {
  918. case 2: /* MT2060 */
  919. /* read if1 from eeprom */
  920. ret = af9005_read_eeprom(adap->dev, 0xc8, buf, 2);
  921. if (ret) {
  922. err("Impossible to read EEPROM\n");
  923. return ret;
  924. }
  925. if1 = (u16) (buf[0] << 8) + buf[1];
  926. if (dvb_attach(mt2060_attach, fe, &adap->dev->i2c_adap,
  927. &af9005_mt2060_config, if1) == NULL) {
  928. deb_info("MT2060 attach failed\n");
  929. return -ENODEV;
  930. }
  931. break;
  932. case 3: /* QT1010 */
  933. case 9: /* QT1010B */
  934. if (dvb_attach(qt1010_attach, fe, &adap->dev->i2c_adap,
  935. &af9005_qt1010_config) ==NULL) {
  936. deb_info("QT1010 attach failed\n");
  937. return -ENODEV;
  938. }
  939. break;
  940. default:
  941. err("Unsupported tuner type %d", buf[0]);
  942. return -ENODEV;
  943. }
  944. ret = fe->ops.tuner_ops.init(fe);
  945. if (ret)
  946. return ret;
  947. }
  948. deb_info("profit!\n");
  949. return 0;
  950. }
  951. static int af9005_fe_sleep(struct dvb_frontend *fe)
  952. {
  953. return af9005_fe_power(fe, 0);
  954. }
  955. static int af9005_ts_bus_ctrl(struct dvb_frontend *fe, int acquire)
  956. {
  957. struct af9005_fe_state *state = fe->demodulator_priv;
  958. if (acquire) {
  959. state->opened++;
  960. } else {
  961. state->opened--;
  962. if (!state->opened)
  963. af9005_led_control(state->d, 0);
  964. }
  965. return 0;
  966. }
  967. static int af9005_fe_set_frontend(struct dvb_frontend *fe)
  968. {
  969. struct dtv_frontend_properties *fep = &fe->dtv_property_cache;
  970. struct af9005_fe_state *state = fe->demodulator_priv;
  971. int ret;
  972. u8 temp, temp0, temp1, temp2;
  973. deb_info("af9005_fe_set_frontend freq %d bw %d\n", fep->frequency,
  974. fep->bandwidth_hz);
  975. if (fe->ops.tuner_ops.release == NULL) {
  976. err("Tuner not attached");
  977. return -ENODEV;
  978. }
  979. deb_info("turn off led\n");
  980. /* not in the log */
  981. ret = af9005_led_control(state->d, 0);
  982. if (ret)
  983. return ret;
  984. /* not sure about the bits */
  985. ret = af9005_write_register_bits(state->d, XD_MP2IF_MISC, 2, 1, 0);
  986. if (ret)
  987. return ret;
  988. /* set FCW to default value */
  989. deb_info("set FCW to default value\n");
  990. temp0 = (u8) (state->original_fcw & 0x000000ff);
  991. temp1 = (u8) ((state->original_fcw & 0x0000ff00) >> 8);
  992. temp2 = (u8) ((state->original_fcw & 0x00ff0000) >> 16);
  993. ret = af9005_write_ofdm_register(state->d, 0xae1a, temp0);
  994. if (ret)
  995. return ret;
  996. ret = af9005_write_ofdm_register(state->d, 0xae19, temp1);
  997. if (ret)
  998. return ret;
  999. ret = af9005_write_ofdm_register(state->d, 0xae18, temp2);
  1000. if (ret)
  1001. return ret;
  1002. /* restore original TOPs */
  1003. deb_info("restore original TOPs\n");
  1004. ret =
  1005. af9005_write_word_agc(state->d,
  1006. xd_p_reg_aagc_rf_top_numerator_9_8,
  1007. xd_p_reg_aagc_rf_top_numerator_7_0, 0, 2,
  1008. state->original_rf_top);
  1009. if (ret)
  1010. return ret;
  1011. ret =
  1012. af9005_write_word_agc(state->d,
  1013. xd_p_reg_aagc_if_top_numerator_9_8,
  1014. xd_p_reg_aagc_if_top_numerator_7_0, 0, 2,
  1015. state->original_if_top);
  1016. if (ret)
  1017. return ret;
  1018. ret =
  1019. af9005_write_word_agc(state->d, 0xA60E, 0xA60A, 4, 2,
  1020. state->original_aci0_if_top);
  1021. if (ret)
  1022. return ret;
  1023. ret =
  1024. af9005_write_word_agc(state->d, 0xA60E, 0xA60B, 6, 2,
  1025. state->original_aci1_if_top);
  1026. if (ret)
  1027. return ret;
  1028. /* select bandwidth */
  1029. deb_info("select bandwidth");
  1030. ret = af9005_fe_select_bw(state->d, fep->bandwidth_hz);
  1031. if (ret)
  1032. return ret;
  1033. ret = af9005_fe_program_cfoe(state->d, fep->bandwidth_hz);
  1034. if (ret)
  1035. return ret;
  1036. /* clear easy mode flag */
  1037. deb_info("clear easy mode flag\n");
  1038. ret = af9005_write_ofdm_register(state->d, 0xaefd, 0);
  1039. if (ret)
  1040. return ret;
  1041. /* set unplug threshold to original value */
  1042. deb_info("set unplug threshold to original value\n");
  1043. ret =
  1044. af9005_write_ofdm_register(state->d, xd_p_reg_unplug_th,
  1045. state->original_if_unplug_th);
  1046. if (ret)
  1047. return ret;
  1048. /* set tuner */
  1049. deb_info("set tuner\n");
  1050. ret = fe->ops.tuner_ops.set_params(fe);
  1051. if (ret)
  1052. return ret;
  1053. /* trigger ofsm */
  1054. deb_info("trigger ofsm\n");
  1055. temp = 0;
  1056. ret = af9005_write_tuner_registers(state->d, 0xffff, &temp, 1);
  1057. if (ret)
  1058. return ret;
  1059. /* clear retrain and freeze flag */
  1060. deb_info("clear retrain and freeze flag\n");
  1061. ret =
  1062. af9005_write_register_bits(state->d,
  1063. xd_p_reg_api_retrain_request,
  1064. reg_api_retrain_request_pos, 2, 0);
  1065. if (ret)
  1066. return ret;
  1067. /* reset pre viterbi and post viterbi registers and statistics */
  1068. af9005_reset_pre_viterbi(fe);
  1069. af9005_reset_post_viterbi(fe);
  1070. state->pre_vit_error_count = 0;
  1071. state->pre_vit_bit_count = 0;
  1072. state->ber = 0;
  1073. state->post_vit_error_count = 0;
  1074. /* state->unc = 0; commented out since it should be ever increasing */
  1075. state->abort_count = 0;
  1076. state->next_status_check = jiffies;
  1077. state->strong = -1;
  1078. return 0;
  1079. }
  1080. static int af9005_fe_get_frontend(struct dvb_frontend *fe,
  1081. struct dtv_frontend_properties *fep)
  1082. {
  1083. struct af9005_fe_state *state = fe->demodulator_priv;
  1084. int ret;
  1085. u8 temp;
  1086. /* mode */
  1087. ret =
  1088. af9005_read_register_bits(state->d, xd_g_reg_tpsd_const,
  1089. reg_tpsd_const_pos, reg_tpsd_const_len,
  1090. &temp);
  1091. if (ret)
  1092. return ret;
  1093. deb_info("===== fe_get_frontend_legacy = =============\n");
  1094. deb_info("CONSTELLATION ");
  1095. switch (temp) {
  1096. case 0:
  1097. fep->modulation = QPSK;
  1098. deb_info("QPSK\n");
  1099. break;
  1100. case 1:
  1101. fep->modulation = QAM_16;
  1102. deb_info("QAM_16\n");
  1103. break;
  1104. case 2:
  1105. fep->modulation = QAM_64;
  1106. deb_info("QAM_64\n");
  1107. break;
  1108. }
  1109. /* tps hierarchy and alpha value */
  1110. ret =
  1111. af9005_read_register_bits(state->d, xd_g_reg_tpsd_hier,
  1112. reg_tpsd_hier_pos, reg_tpsd_hier_len,
  1113. &temp);
  1114. if (ret)
  1115. return ret;
  1116. deb_info("HIERARCHY ");
  1117. switch (temp) {
  1118. case 0:
  1119. fep->hierarchy = HIERARCHY_NONE;
  1120. deb_info("NONE\n");
  1121. break;
  1122. case 1:
  1123. fep->hierarchy = HIERARCHY_1;
  1124. deb_info("1\n");
  1125. break;
  1126. case 2:
  1127. fep->hierarchy = HIERARCHY_2;
  1128. deb_info("2\n");
  1129. break;
  1130. case 3:
  1131. fep->hierarchy = HIERARCHY_4;
  1132. deb_info("4\n");
  1133. break;
  1134. }
  1135. /* high/low priority */
  1136. ret =
  1137. af9005_read_register_bits(state->d, xd_g_reg_dec_pri,
  1138. reg_dec_pri_pos, reg_dec_pri_len, &temp);
  1139. if (ret)
  1140. return ret;
  1141. /* if temp is set = high priority */
  1142. deb_info("PRIORITY %s\n", temp ? "high" : "low");
  1143. /* high coderate */
  1144. ret =
  1145. af9005_read_register_bits(state->d, xd_g_reg_tpsd_hpcr,
  1146. reg_tpsd_hpcr_pos, reg_tpsd_hpcr_len,
  1147. &temp);
  1148. if (ret)
  1149. return ret;
  1150. deb_info("CODERATE HP ");
  1151. switch (temp) {
  1152. case 0:
  1153. fep->code_rate_HP = FEC_1_2;
  1154. deb_info("FEC_1_2\n");
  1155. break;
  1156. case 1:
  1157. fep->code_rate_HP = FEC_2_3;
  1158. deb_info("FEC_2_3\n");
  1159. break;
  1160. case 2:
  1161. fep->code_rate_HP = FEC_3_4;
  1162. deb_info("FEC_3_4\n");
  1163. break;
  1164. case 3:
  1165. fep->code_rate_HP = FEC_5_6;
  1166. deb_info("FEC_5_6\n");
  1167. break;
  1168. case 4:
  1169. fep->code_rate_HP = FEC_7_8;
  1170. deb_info("FEC_7_8\n");
  1171. break;
  1172. }
  1173. /* low coderate */
  1174. ret =
  1175. af9005_read_register_bits(state->d, xd_g_reg_tpsd_lpcr,
  1176. reg_tpsd_lpcr_pos, reg_tpsd_lpcr_len,
  1177. &temp);
  1178. if (ret)
  1179. return ret;
  1180. deb_info("CODERATE LP ");
  1181. switch (temp) {
  1182. case 0:
  1183. fep->code_rate_LP = FEC_1_2;
  1184. deb_info("FEC_1_2\n");
  1185. break;
  1186. case 1:
  1187. fep->code_rate_LP = FEC_2_3;
  1188. deb_info("FEC_2_3\n");
  1189. break;
  1190. case 2:
  1191. fep->code_rate_LP = FEC_3_4;
  1192. deb_info("FEC_3_4\n");
  1193. break;
  1194. case 3:
  1195. fep->code_rate_LP = FEC_5_6;
  1196. deb_info("FEC_5_6\n");
  1197. break;
  1198. case 4:
  1199. fep->code_rate_LP = FEC_7_8;
  1200. deb_info("FEC_7_8\n");
  1201. break;
  1202. }
  1203. /* guard interval */
  1204. ret =
  1205. af9005_read_register_bits(state->d, xd_g_reg_tpsd_gi,
  1206. reg_tpsd_gi_pos, reg_tpsd_gi_len, &temp);
  1207. if (ret)
  1208. return ret;
  1209. deb_info("GUARD INTERVAL ");
  1210. switch (temp) {
  1211. case 0:
  1212. fep->guard_interval = GUARD_INTERVAL_1_32;
  1213. deb_info("1_32\n");
  1214. break;
  1215. case 1:
  1216. fep->guard_interval = GUARD_INTERVAL_1_16;
  1217. deb_info("1_16\n");
  1218. break;
  1219. case 2:
  1220. fep->guard_interval = GUARD_INTERVAL_1_8;
  1221. deb_info("1_8\n");
  1222. break;
  1223. case 3:
  1224. fep->guard_interval = GUARD_INTERVAL_1_4;
  1225. deb_info("1_4\n");
  1226. break;
  1227. }
  1228. /* fft */
  1229. ret =
  1230. af9005_read_register_bits(state->d, xd_g_reg_tpsd_txmod,
  1231. reg_tpsd_txmod_pos, reg_tpsd_txmod_len,
  1232. &temp);
  1233. if (ret)
  1234. return ret;
  1235. deb_info("TRANSMISSION MODE ");
  1236. switch (temp) {
  1237. case 0:
  1238. fep->transmission_mode = TRANSMISSION_MODE_2K;
  1239. deb_info("2K\n");
  1240. break;
  1241. case 1:
  1242. fep->transmission_mode = TRANSMISSION_MODE_8K;
  1243. deb_info("8K\n");
  1244. break;
  1245. }
  1246. /* bandwidth */
  1247. ret =
  1248. af9005_read_register_bits(state->d, xd_g_reg_bw, reg_bw_pos,
  1249. reg_bw_len, &temp);
  1250. deb_info("BANDWIDTH ");
  1251. switch (temp) {
  1252. case 0:
  1253. fep->bandwidth_hz = 6000000;
  1254. deb_info("6\n");
  1255. break;
  1256. case 1:
  1257. fep->bandwidth_hz = 7000000;
  1258. deb_info("7\n");
  1259. break;
  1260. case 2:
  1261. fep->bandwidth_hz = 8000000;
  1262. deb_info("8\n");
  1263. break;
  1264. }
  1265. return 0;
  1266. }
  1267. static void af9005_fe_release(struct dvb_frontend *fe)
  1268. {
  1269. struct af9005_fe_state *state =
  1270. (struct af9005_fe_state *)fe->demodulator_priv;
  1271. kfree(state);
  1272. }
  1273. static const struct dvb_frontend_ops af9005_fe_ops;
  1274. struct dvb_frontend *af9005_fe_attach(struct dvb_usb_device *d)
  1275. {
  1276. struct af9005_fe_state *state = NULL;
  1277. /* allocate memory for the internal state */
  1278. state = kzalloc(sizeof(struct af9005_fe_state), GFP_KERNEL);
  1279. if (state == NULL)
  1280. goto error;
  1281. deb_info("attaching frontend af9005\n");
  1282. state->d = d;
  1283. state->opened = 0;
  1284. memcpy(&state->frontend.ops, &af9005_fe_ops,
  1285. sizeof(struct dvb_frontend_ops));
  1286. state->frontend.demodulator_priv = state;
  1287. return &state->frontend;
  1288. error:
  1289. return NULL;
  1290. }
  1291. static const struct dvb_frontend_ops af9005_fe_ops = {
  1292. .delsys = { SYS_DVBT },
  1293. .info = {
  1294. .name = "AF9005 USB DVB-T",
  1295. .frequency_min = 44250000,
  1296. .frequency_max = 867250000,
  1297. .frequency_stepsize = 250000,
  1298. .caps = FE_CAN_INVERSION_AUTO |
  1299. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  1300. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  1301. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 |
  1302. FE_CAN_QAM_AUTO | FE_CAN_TRANSMISSION_MODE_AUTO |
  1303. FE_CAN_GUARD_INTERVAL_AUTO | FE_CAN_RECOVER |
  1304. FE_CAN_HIERARCHY_AUTO,
  1305. },
  1306. .release = af9005_fe_release,
  1307. .init = af9005_fe_init,
  1308. .sleep = af9005_fe_sleep,
  1309. .ts_bus_ctrl = af9005_ts_bus_ctrl,
  1310. .set_frontend = af9005_fe_set_frontend,
  1311. .get_frontend = af9005_fe_get_frontend,
  1312. .read_status = af9005_fe_read_status,
  1313. .read_ber = af9005_fe_read_ber,
  1314. .read_signal_strength = af9005_fe_read_signal_strength,
  1315. .read_snr = af9005_fe_read_snr,
  1316. .read_ucblocks = af9005_fe_read_unc_blocks,
  1317. };