hva-hw.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2015
  3. * Authors: Yannick Fertre <yannick.fertre@st.com>
  4. * Hugues Fruchet <hugues.fruchet@st.com>
  5. * License terms: GNU General Public License (GPL), version 2
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/pm_runtime.h>
  11. #ifdef CONFIG_VIDEO_STI_HVA_DEBUGFS
  12. #include <linux/seq_file.h>
  13. #endif
  14. #include "hva.h"
  15. #include "hva-hw.h"
  16. /* HVA register offsets */
  17. #define HVA_HIF_REG_RST 0x0100U
  18. #define HVA_HIF_REG_RST_ACK 0x0104U
  19. #define HVA_HIF_REG_MIF_CFG 0x0108U
  20. #define HVA_HIF_REG_HEC_MIF_CFG 0x010CU
  21. #define HVA_HIF_REG_CFL 0x0110U
  22. #define HVA_HIF_FIFO_CMD 0x0114U
  23. #define HVA_HIF_FIFO_STS 0x0118U
  24. #define HVA_HIF_REG_SFL 0x011CU
  25. #define HVA_HIF_REG_IT_ACK 0x0120U
  26. #define HVA_HIF_REG_ERR_IT_ACK 0x0124U
  27. #define HVA_HIF_REG_LMI_ERR 0x0128U
  28. #define HVA_HIF_REG_EMI_ERR 0x012CU
  29. #define HVA_HIF_REG_HEC_MIF_ERR 0x0130U
  30. #define HVA_HIF_REG_HEC_STS 0x0134U
  31. #define HVA_HIF_REG_HVC_STS 0x0138U
  32. #define HVA_HIF_REG_HJE_STS 0x013CU
  33. #define HVA_HIF_REG_CNT 0x0140U
  34. #define HVA_HIF_REG_HEC_CHKSYN_DIS 0x0144U
  35. #define HVA_HIF_REG_CLK_GATING 0x0148U
  36. #define HVA_HIF_REG_VERSION 0x014CU
  37. #define HVA_HIF_REG_BSM 0x0150U
  38. /* define value for version id register (HVA_HIF_REG_VERSION) */
  39. #define VERSION_ID_MASK 0x0000FFFF
  40. /* define values for BSM register (HVA_HIF_REG_BSM) */
  41. #define BSM_CFG_VAL1 0x0003F000
  42. #define BSM_CFG_VAL2 0x003F0000
  43. /* define values for memory interface register (HVA_HIF_REG_MIF_CFG) */
  44. #define MIF_CFG_VAL1 0x04460446
  45. #define MIF_CFG_VAL2 0x04460806
  46. #define MIF_CFG_VAL3 0x00000000
  47. /* define value for HEC memory interface register (HVA_HIF_REG_MIF_CFG) */
  48. #define HEC_MIF_CFG_VAL 0x000000C4
  49. /* Bits definition for clock gating register (HVA_HIF_REG_CLK_GATING) */
  50. #define CLK_GATING_HVC BIT(0)
  51. #define CLK_GATING_HEC BIT(1)
  52. #define CLK_GATING_HJE BIT(2)
  53. /* fix hva clock rate */
  54. #define CLK_RATE 300000000
  55. /* fix delay for pmruntime */
  56. #define AUTOSUSPEND_DELAY_MS 3
  57. /*
  58. * hw encode error values
  59. * NO_ERROR: Success, Task OK
  60. * H264_BITSTREAM_OVERSIZE: VECH264 Bitstream size > bitstream buffer
  61. * H264_FRAME_SKIPPED: VECH264 Frame skipped (refers to CPB Buffer Size)
  62. * H264_SLICE_LIMIT_SIZE: VECH264 MB > slice limit size
  63. * H264_MAX_SLICE_NUMBER: VECH264 max slice number reached
  64. * H264_SLICE_READY: VECH264 Slice ready
  65. * TASK_LIST_FULL: HVA/FPC task list full
  66. (discard latest transform command)
  67. * UNKNOWN_COMMAND: Transform command not known by HVA/FPC
  68. * WRONG_CODEC_OR_RESOLUTION: Wrong Codec or Resolution Selection
  69. * NO_INT_COMPLETION: Time-out on interrupt completion
  70. * LMI_ERR: Local Memory Interface Error
  71. * EMI_ERR: External Memory Interface Error
  72. * HECMI_ERR: HEC Memory Interface Error
  73. */
  74. enum hva_hw_error {
  75. NO_ERROR = 0x0,
  76. H264_BITSTREAM_OVERSIZE = 0x2,
  77. H264_FRAME_SKIPPED = 0x4,
  78. H264_SLICE_LIMIT_SIZE = 0x5,
  79. H264_MAX_SLICE_NUMBER = 0x7,
  80. H264_SLICE_READY = 0x8,
  81. TASK_LIST_FULL = 0xF0,
  82. UNKNOWN_COMMAND = 0xF1,
  83. WRONG_CODEC_OR_RESOLUTION = 0xF4,
  84. NO_INT_COMPLETION = 0x100,
  85. LMI_ERR = 0x101,
  86. EMI_ERR = 0x102,
  87. HECMI_ERR = 0x103,
  88. };
  89. static irqreturn_t hva_hw_its_interrupt(int irq, void *data)
  90. {
  91. struct hva_dev *hva = data;
  92. /* read status registers */
  93. hva->sts_reg = readl_relaxed(hva->regs + HVA_HIF_FIFO_STS);
  94. hva->sfl_reg = readl_relaxed(hva->regs + HVA_HIF_REG_SFL);
  95. /* acknowledge interruption */
  96. writel_relaxed(0x1, hva->regs + HVA_HIF_REG_IT_ACK);
  97. return IRQ_WAKE_THREAD;
  98. }
  99. static irqreturn_t hva_hw_its_irq_thread(int irq, void *arg)
  100. {
  101. struct hva_dev *hva = arg;
  102. struct device *dev = hva_to_dev(hva);
  103. u32 status = hva->sts_reg & 0xFF;
  104. u8 ctx_id = 0;
  105. struct hva_ctx *ctx = NULL;
  106. dev_dbg(dev, "%s %s: status: 0x%02x fifo level: 0x%02x\n",
  107. HVA_PREFIX, __func__, hva->sts_reg & 0xFF, hva->sfl_reg & 0xF);
  108. /*
  109. * status: task_id[31:16] client_id[15:8] status[7:0]
  110. * the context identifier is retrieved from the client identifier
  111. */
  112. ctx_id = (hva->sts_reg & 0xFF00) >> 8;
  113. if (ctx_id >= HVA_MAX_INSTANCES) {
  114. dev_err(dev, "%s %s: bad context identifier: %d\n",
  115. HVA_PREFIX, __func__, ctx_id);
  116. goto out;
  117. }
  118. ctx = hva->instances[ctx_id];
  119. if (!ctx)
  120. goto out;
  121. switch (status) {
  122. case NO_ERROR:
  123. dev_dbg(dev, "%s %s: no error\n",
  124. ctx->name, __func__);
  125. ctx->hw_err = false;
  126. break;
  127. case H264_SLICE_READY:
  128. dev_dbg(dev, "%s %s: h264 slice ready\n",
  129. ctx->name, __func__);
  130. ctx->hw_err = false;
  131. break;
  132. case H264_FRAME_SKIPPED:
  133. dev_dbg(dev, "%s %s: h264 frame skipped\n",
  134. ctx->name, __func__);
  135. ctx->hw_err = false;
  136. break;
  137. case H264_BITSTREAM_OVERSIZE:
  138. dev_err(dev, "%s %s:h264 bitstream oversize\n",
  139. ctx->name, __func__);
  140. ctx->hw_err = true;
  141. break;
  142. case H264_SLICE_LIMIT_SIZE:
  143. dev_err(dev, "%s %s: h264 slice limit size is reached\n",
  144. ctx->name, __func__);
  145. ctx->hw_err = true;
  146. break;
  147. case H264_MAX_SLICE_NUMBER:
  148. dev_err(dev, "%s %s: h264 max slice number is reached\n",
  149. ctx->name, __func__);
  150. ctx->hw_err = true;
  151. break;
  152. case TASK_LIST_FULL:
  153. dev_err(dev, "%s %s:task list full\n",
  154. ctx->name, __func__);
  155. ctx->hw_err = true;
  156. break;
  157. case UNKNOWN_COMMAND:
  158. dev_err(dev, "%s %s: command not known\n",
  159. ctx->name, __func__);
  160. ctx->hw_err = true;
  161. break;
  162. case WRONG_CODEC_OR_RESOLUTION:
  163. dev_err(dev, "%s %s: wrong codec or resolution\n",
  164. ctx->name, __func__);
  165. ctx->hw_err = true;
  166. break;
  167. default:
  168. dev_err(dev, "%s %s: status not recognized\n",
  169. ctx->name, __func__);
  170. ctx->hw_err = true;
  171. break;
  172. }
  173. out:
  174. complete(&hva->interrupt);
  175. return IRQ_HANDLED;
  176. }
  177. static irqreturn_t hva_hw_err_interrupt(int irq, void *data)
  178. {
  179. struct hva_dev *hva = data;
  180. /* read status registers */
  181. hva->sts_reg = readl_relaxed(hva->regs + HVA_HIF_FIFO_STS);
  182. hva->sfl_reg = readl_relaxed(hva->regs + HVA_HIF_REG_SFL);
  183. /* read error registers */
  184. hva->lmi_err_reg = readl_relaxed(hva->regs + HVA_HIF_REG_LMI_ERR);
  185. hva->emi_err_reg = readl_relaxed(hva->regs + HVA_HIF_REG_EMI_ERR);
  186. hva->hec_mif_err_reg = readl_relaxed(hva->regs +
  187. HVA_HIF_REG_HEC_MIF_ERR);
  188. /* acknowledge interruption */
  189. writel_relaxed(0x1, hva->regs + HVA_HIF_REG_IT_ACK);
  190. return IRQ_WAKE_THREAD;
  191. }
  192. static irqreturn_t hva_hw_err_irq_thread(int irq, void *arg)
  193. {
  194. struct hva_dev *hva = arg;
  195. struct device *dev = hva_to_dev(hva);
  196. u8 ctx_id = 0;
  197. struct hva_ctx *ctx;
  198. dev_dbg(dev, "%s status: 0x%02x fifo level: 0x%02x\n",
  199. HVA_PREFIX, hva->sts_reg & 0xFF, hva->sfl_reg & 0xF);
  200. /*
  201. * status: task_id[31:16] client_id[15:8] status[7:0]
  202. * the context identifier is retrieved from the client identifier
  203. */
  204. ctx_id = (hva->sts_reg & 0xFF00) >> 8;
  205. if (ctx_id >= HVA_MAX_INSTANCES) {
  206. dev_err(dev, "%s bad context identifier: %d\n", HVA_PREFIX,
  207. ctx_id);
  208. goto out;
  209. }
  210. ctx = hva->instances[ctx_id];
  211. if (!ctx)
  212. goto out;
  213. if (hva->lmi_err_reg) {
  214. dev_err(dev, "%s local memory interface error: 0x%08x\n",
  215. ctx->name, hva->lmi_err_reg);
  216. ctx->hw_err = true;
  217. }
  218. if (hva->emi_err_reg) {
  219. dev_err(dev, "%s external memory interface error: 0x%08x\n",
  220. ctx->name, hva->emi_err_reg);
  221. ctx->hw_err = true;
  222. }
  223. if (hva->hec_mif_err_reg) {
  224. dev_err(dev, "%s hec memory interface error: 0x%08x\n",
  225. ctx->name, hva->hec_mif_err_reg);
  226. ctx->hw_err = true;
  227. }
  228. out:
  229. complete(&hva->interrupt);
  230. return IRQ_HANDLED;
  231. }
  232. static unsigned long int hva_hw_get_ip_version(struct hva_dev *hva)
  233. {
  234. struct device *dev = hva_to_dev(hva);
  235. unsigned long int version;
  236. if (pm_runtime_get_sync(dev) < 0) {
  237. dev_err(dev, "%s failed to get pm_runtime\n", HVA_PREFIX);
  238. pm_runtime_put_noidle(dev);
  239. mutex_unlock(&hva->protect_mutex);
  240. return -EFAULT;
  241. }
  242. version = readl_relaxed(hva->regs + HVA_HIF_REG_VERSION) &
  243. VERSION_ID_MASK;
  244. pm_runtime_put_autosuspend(dev);
  245. switch (version) {
  246. case HVA_VERSION_V400:
  247. dev_dbg(dev, "%s IP hardware version 0x%lx\n",
  248. HVA_PREFIX, version);
  249. break;
  250. default:
  251. dev_err(dev, "%s unknown IP hardware version 0x%lx\n",
  252. HVA_PREFIX, version);
  253. version = HVA_VERSION_UNKNOWN;
  254. break;
  255. }
  256. return version;
  257. }
  258. int hva_hw_probe(struct platform_device *pdev, struct hva_dev *hva)
  259. {
  260. struct device *dev = &pdev->dev;
  261. struct resource *regs;
  262. struct resource *esram;
  263. int ret;
  264. WARN_ON(!hva);
  265. /* get memory for registers */
  266. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  267. hva->regs = devm_ioremap_resource(dev, regs);
  268. if (IS_ERR(hva->regs)) {
  269. dev_err(dev, "%s failed to get regs\n", HVA_PREFIX);
  270. return PTR_ERR(hva->regs);
  271. }
  272. /* get memory for esram */
  273. esram = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  274. if (!esram) {
  275. dev_err(dev, "%s failed to get esram\n", HVA_PREFIX);
  276. return -ENODEV;
  277. }
  278. hva->esram_addr = esram->start;
  279. hva->esram_size = resource_size(esram);
  280. dev_info(dev, "%s esram reserved for address: 0x%x size:%d\n",
  281. HVA_PREFIX, hva->esram_addr, hva->esram_size);
  282. /* get clock resource */
  283. hva->clk = devm_clk_get(dev, "clk_hva");
  284. if (IS_ERR(hva->clk)) {
  285. dev_err(dev, "%s failed to get clock\n", HVA_PREFIX);
  286. return PTR_ERR(hva->clk);
  287. }
  288. ret = clk_prepare(hva->clk);
  289. if (ret < 0) {
  290. dev_err(dev, "%s failed to prepare clock\n", HVA_PREFIX);
  291. hva->clk = ERR_PTR(-EINVAL);
  292. return ret;
  293. }
  294. /* get status interruption resource */
  295. ret = platform_get_irq(pdev, 0);
  296. if (ret < 0) {
  297. dev_err(dev, "%s failed to get status IRQ\n", HVA_PREFIX);
  298. goto err_clk;
  299. }
  300. hva->irq_its = ret;
  301. ret = devm_request_threaded_irq(dev, hva->irq_its, hva_hw_its_interrupt,
  302. hva_hw_its_irq_thread,
  303. IRQF_ONESHOT,
  304. "hva_its_irq", hva);
  305. if (ret) {
  306. dev_err(dev, "%s failed to install status IRQ 0x%x\n",
  307. HVA_PREFIX, hva->irq_its);
  308. goto err_clk;
  309. }
  310. disable_irq(hva->irq_its);
  311. /* get error interruption resource */
  312. ret = platform_get_irq(pdev, 1);
  313. if (ret < 0) {
  314. dev_err(dev, "%s failed to get error IRQ\n", HVA_PREFIX);
  315. goto err_clk;
  316. }
  317. hva->irq_err = ret;
  318. ret = devm_request_threaded_irq(dev, hva->irq_err, hva_hw_err_interrupt,
  319. hva_hw_err_irq_thread,
  320. IRQF_ONESHOT,
  321. "hva_err_irq", hva);
  322. if (ret) {
  323. dev_err(dev, "%s failed to install error IRQ 0x%x\n",
  324. HVA_PREFIX, hva->irq_err);
  325. goto err_clk;
  326. }
  327. disable_irq(hva->irq_err);
  328. /* initialise protection mutex */
  329. mutex_init(&hva->protect_mutex);
  330. /* initialise completion signal */
  331. init_completion(&hva->interrupt);
  332. /* initialise runtime power management */
  333. pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_DELAY_MS);
  334. pm_runtime_use_autosuspend(dev);
  335. pm_runtime_set_suspended(dev);
  336. pm_runtime_enable(dev);
  337. ret = pm_runtime_get_sync(dev);
  338. if (ret < 0) {
  339. dev_err(dev, "%s failed to set PM\n", HVA_PREFIX);
  340. goto err_pm;
  341. }
  342. /* check IP hardware version */
  343. hva->ip_version = hva_hw_get_ip_version(hva);
  344. if (hva->ip_version == HVA_VERSION_UNKNOWN) {
  345. ret = -EINVAL;
  346. goto err_pm;
  347. }
  348. dev_info(dev, "%s found hva device (version 0x%lx)\n", HVA_PREFIX,
  349. hva->ip_version);
  350. return 0;
  351. err_pm:
  352. pm_runtime_put(dev);
  353. err_clk:
  354. if (hva->clk)
  355. clk_unprepare(hva->clk);
  356. return ret;
  357. }
  358. void hva_hw_remove(struct hva_dev *hva)
  359. {
  360. struct device *dev = hva_to_dev(hva);
  361. disable_irq(hva->irq_its);
  362. disable_irq(hva->irq_err);
  363. pm_runtime_put_autosuspend(dev);
  364. pm_runtime_disable(dev);
  365. }
  366. int hva_hw_runtime_suspend(struct device *dev)
  367. {
  368. struct hva_dev *hva = dev_get_drvdata(dev);
  369. clk_disable_unprepare(hva->clk);
  370. return 0;
  371. }
  372. int hva_hw_runtime_resume(struct device *dev)
  373. {
  374. struct hva_dev *hva = dev_get_drvdata(dev);
  375. if (clk_prepare_enable(hva->clk)) {
  376. dev_err(hva->dev, "%s failed to prepare hva clk\n",
  377. HVA_PREFIX);
  378. return -EINVAL;
  379. }
  380. if (clk_set_rate(hva->clk, CLK_RATE)) {
  381. dev_err(dev, "%s failed to set clock frequency\n",
  382. HVA_PREFIX);
  383. return -EINVAL;
  384. }
  385. return 0;
  386. }
  387. int hva_hw_execute_task(struct hva_ctx *ctx, enum hva_hw_cmd_type cmd,
  388. struct hva_buffer *task)
  389. {
  390. struct hva_dev *hva = ctx_to_hdev(ctx);
  391. struct device *dev = hva_to_dev(hva);
  392. u8 client_id = ctx->id;
  393. int ret;
  394. u32 reg = 0;
  395. mutex_lock(&hva->protect_mutex);
  396. /* enable irqs */
  397. enable_irq(hva->irq_its);
  398. enable_irq(hva->irq_err);
  399. if (pm_runtime_get_sync(dev) < 0) {
  400. dev_err(dev, "%s failed to get pm_runtime\n", ctx->name);
  401. ctx->sys_errors++;
  402. ret = -EFAULT;
  403. goto out;
  404. }
  405. reg = readl_relaxed(hva->regs + HVA_HIF_REG_CLK_GATING);
  406. switch (cmd) {
  407. case H264_ENC:
  408. reg |= CLK_GATING_HVC;
  409. break;
  410. default:
  411. dev_dbg(dev, "%s unknown command 0x%x\n", ctx->name, cmd);
  412. ctx->encode_errors++;
  413. ret = -EFAULT;
  414. goto out;
  415. }
  416. writel_relaxed(reg, hva->regs + HVA_HIF_REG_CLK_GATING);
  417. dev_dbg(dev, "%s %s: write configuration registers\n", ctx->name,
  418. __func__);
  419. /* byte swap config */
  420. writel_relaxed(BSM_CFG_VAL1, hva->regs + HVA_HIF_REG_BSM);
  421. /* define Max Opcode Size and Max Message Size for LMI and EMI */
  422. writel_relaxed(MIF_CFG_VAL3, hva->regs + HVA_HIF_REG_MIF_CFG);
  423. writel_relaxed(HEC_MIF_CFG_VAL, hva->regs + HVA_HIF_REG_HEC_MIF_CFG);
  424. /*
  425. * command FIFO: task_id[31:16] client_id[15:8] command_type[7:0]
  426. * the context identifier is provided as client identifier to the
  427. * hardware, and is retrieved in the interrupt functions from the
  428. * status register
  429. */
  430. dev_dbg(dev, "%s %s: send task (cmd: %d, task_desc: %pad)\n",
  431. ctx->name, __func__, cmd + (client_id << 8), &task->paddr);
  432. writel_relaxed(cmd + (client_id << 8), hva->regs + HVA_HIF_FIFO_CMD);
  433. writel_relaxed(task->paddr, hva->regs + HVA_HIF_FIFO_CMD);
  434. if (!wait_for_completion_timeout(&hva->interrupt,
  435. msecs_to_jiffies(2000))) {
  436. dev_err(dev, "%s %s: time out on completion\n", ctx->name,
  437. __func__);
  438. ctx->encode_errors++;
  439. ret = -EFAULT;
  440. goto out;
  441. }
  442. /* get encoding status */
  443. ret = ctx->hw_err ? -EFAULT : 0;
  444. ctx->encode_errors += ctx->hw_err ? 1 : 0;
  445. out:
  446. disable_irq(hva->irq_its);
  447. disable_irq(hva->irq_err);
  448. switch (cmd) {
  449. case H264_ENC:
  450. reg &= ~CLK_GATING_HVC;
  451. writel_relaxed(reg, hva->regs + HVA_HIF_REG_CLK_GATING);
  452. break;
  453. default:
  454. dev_dbg(dev, "%s unknown command 0x%x\n", ctx->name, cmd);
  455. }
  456. pm_runtime_put_autosuspend(dev);
  457. mutex_unlock(&hva->protect_mutex);
  458. return ret;
  459. }
  460. #ifdef CONFIG_VIDEO_STI_HVA_DEBUGFS
  461. #define DUMP(reg) seq_printf(s, "%-30s: 0x%08X\n",\
  462. #reg, readl_relaxed(hva->regs + reg))
  463. void hva_hw_dump_regs(struct hva_dev *hva, struct seq_file *s)
  464. {
  465. struct device *dev = hva_to_dev(hva);
  466. mutex_lock(&hva->protect_mutex);
  467. if (pm_runtime_get_sync(dev) < 0) {
  468. seq_puts(s, "Cannot wake up IP\n");
  469. pm_runtime_put_noidle(dev);
  470. mutex_unlock(&hva->protect_mutex);
  471. return;
  472. }
  473. seq_printf(s, "Registers:\nReg @ = 0x%p\n", hva->regs);
  474. DUMP(HVA_HIF_REG_RST);
  475. DUMP(HVA_HIF_REG_RST_ACK);
  476. DUMP(HVA_HIF_REG_MIF_CFG);
  477. DUMP(HVA_HIF_REG_HEC_MIF_CFG);
  478. DUMP(HVA_HIF_REG_CFL);
  479. DUMP(HVA_HIF_REG_SFL);
  480. DUMP(HVA_HIF_REG_LMI_ERR);
  481. DUMP(HVA_HIF_REG_EMI_ERR);
  482. DUMP(HVA_HIF_REG_HEC_MIF_ERR);
  483. DUMP(HVA_HIF_REG_HEC_STS);
  484. DUMP(HVA_HIF_REG_HVC_STS);
  485. DUMP(HVA_HIF_REG_HJE_STS);
  486. DUMP(HVA_HIF_REG_CNT);
  487. DUMP(HVA_HIF_REG_HEC_CHKSYN_DIS);
  488. DUMP(HVA_HIF_REG_CLK_GATING);
  489. DUMP(HVA_HIF_REG_VERSION);
  490. pm_runtime_put_autosuspend(dev);
  491. mutex_unlock(&hva->protect_mutex);
  492. }
  493. #endif