mtk_iommu_v1.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * Copyright (c) 2015-2016 MediaTek Inc.
  3. * Author: Honghui Zhang <honghui.zhang@mediatek.com>
  4. *
  5. * Based on driver/iommu/mtk_iommu.c
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/bootmem.h>
  17. #include <linux/bug.h>
  18. #include <linux/clk.h>
  19. #include <linux/component.h>
  20. #include <linux/device.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/dma-iommu.h>
  23. #include <linux/err.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/iommu.h>
  27. #include <linux/iopoll.h>
  28. #include <linux/kmemleak.h>
  29. #include <linux/list.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_iommu.h>
  32. #include <linux/of_irq.h>
  33. #include <linux/of_platform.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/slab.h>
  36. #include <linux/spinlock.h>
  37. #include <asm/barrier.h>
  38. #include <asm/dma-iommu.h>
  39. #include <linux/module.h>
  40. #include <dt-bindings/memory/mt2701-larb-port.h>
  41. #include <soc/mediatek/smi.h>
  42. #include "mtk_iommu.h"
  43. #define REG_MMU_PT_BASE_ADDR 0x000
  44. #define F_ALL_INVLD 0x2
  45. #define F_MMU_INV_RANGE 0x1
  46. #define F_INVLD_EN0 BIT(0)
  47. #define F_INVLD_EN1 BIT(1)
  48. #define F_MMU_FAULT_VA_MSK 0xfffff000
  49. #define MTK_PROTECT_PA_ALIGN 128
  50. #define REG_MMU_CTRL_REG 0x210
  51. #define F_MMU_CTRL_COHERENT_EN BIT(8)
  52. #define REG_MMU_IVRP_PADDR 0x214
  53. #define REG_MMU_INT_CONTROL 0x220
  54. #define F_INT_TRANSLATION_FAULT BIT(0)
  55. #define F_INT_MAIN_MULTI_HIT_FAULT BIT(1)
  56. #define F_INT_INVALID_PA_FAULT BIT(2)
  57. #define F_INT_ENTRY_REPLACEMENT_FAULT BIT(3)
  58. #define F_INT_TABLE_WALK_FAULT BIT(4)
  59. #define F_INT_TLB_MISS_FAULT BIT(5)
  60. #define F_INT_PFH_DMA_FIFO_OVERFLOW BIT(6)
  61. #define F_INT_MISS_DMA_FIFO_OVERFLOW BIT(7)
  62. #define F_MMU_TF_PROTECT_SEL(prot) (((prot) & 0x3) << 5)
  63. #define F_INT_CLR_BIT BIT(12)
  64. #define REG_MMU_FAULT_ST 0x224
  65. #define REG_MMU_FAULT_VA 0x228
  66. #define REG_MMU_INVLD_PA 0x22C
  67. #define REG_MMU_INT_ID 0x388
  68. #define REG_MMU_INVALIDATE 0x5c0
  69. #define REG_MMU_INVLD_START_A 0x5c4
  70. #define REG_MMU_INVLD_END_A 0x5c8
  71. #define REG_MMU_INV_SEL 0x5d8
  72. #define REG_MMU_STANDARD_AXI_MODE 0x5e8
  73. #define REG_MMU_DCM 0x5f0
  74. #define F_MMU_DCM_ON BIT(1)
  75. #define REG_MMU_CPE_DONE 0x60c
  76. #define F_DESC_VALID 0x2
  77. #define F_DESC_NONSEC BIT(3)
  78. #define MT2701_M4U_TF_LARB(TF) (6 - (((TF) >> 13) & 0x7))
  79. #define MT2701_M4U_TF_PORT(TF) (((TF) >> 8) & 0xF)
  80. /* MTK generation one iommu HW only support 4K size mapping */
  81. #define MT2701_IOMMU_PAGE_SHIFT 12
  82. #define MT2701_IOMMU_PAGE_SIZE (1UL << MT2701_IOMMU_PAGE_SHIFT)
  83. /*
  84. * MTK m4u support 4GB iova address space, and only support 4K page
  85. * mapping. So the pagetable size should be exactly as 4M.
  86. */
  87. #define M2701_IOMMU_PGT_SIZE SZ_4M
  88. struct mtk_iommu_domain {
  89. spinlock_t pgtlock; /* lock for page table */
  90. struct iommu_domain domain;
  91. u32 *pgt_va;
  92. dma_addr_t pgt_pa;
  93. struct mtk_iommu_data *data;
  94. };
  95. static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
  96. {
  97. return container_of(dom, struct mtk_iommu_domain, domain);
  98. }
  99. static const int mt2701_m4u_in_larb[] = {
  100. LARB0_PORT_OFFSET, LARB1_PORT_OFFSET,
  101. LARB2_PORT_OFFSET, LARB3_PORT_OFFSET
  102. };
  103. static inline int mt2701_m4u_to_larb(int id)
  104. {
  105. int i;
  106. for (i = ARRAY_SIZE(mt2701_m4u_in_larb) - 1; i >= 0; i--)
  107. if ((id) >= mt2701_m4u_in_larb[i])
  108. return i;
  109. return 0;
  110. }
  111. static inline int mt2701_m4u_to_port(int id)
  112. {
  113. int larb = mt2701_m4u_to_larb(id);
  114. return id - mt2701_m4u_in_larb[larb];
  115. }
  116. static void mtk_iommu_tlb_flush_all(struct mtk_iommu_data *data)
  117. {
  118. writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
  119. data->base + REG_MMU_INV_SEL);
  120. writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
  121. wmb(); /* Make sure the tlb flush all done */
  122. }
  123. static void mtk_iommu_tlb_flush_range(struct mtk_iommu_data *data,
  124. unsigned long iova, size_t size)
  125. {
  126. int ret;
  127. u32 tmp;
  128. writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
  129. data->base + REG_MMU_INV_SEL);
  130. writel_relaxed(iova & F_MMU_FAULT_VA_MSK,
  131. data->base + REG_MMU_INVLD_START_A);
  132. writel_relaxed((iova + size - 1) & F_MMU_FAULT_VA_MSK,
  133. data->base + REG_MMU_INVLD_END_A);
  134. writel_relaxed(F_MMU_INV_RANGE, data->base + REG_MMU_INVALIDATE);
  135. ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE,
  136. tmp, tmp != 0, 10, 100000);
  137. if (ret) {
  138. dev_warn(data->dev,
  139. "Partial TLB flush timed out, falling back to full flush\n");
  140. mtk_iommu_tlb_flush_all(data);
  141. }
  142. /* Clear the CPE status */
  143. writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
  144. }
  145. static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
  146. {
  147. struct mtk_iommu_data *data = dev_id;
  148. struct mtk_iommu_domain *dom = data->m4u_dom;
  149. u32 int_state, regval, fault_iova, fault_pa;
  150. unsigned int fault_larb, fault_port;
  151. /* Read error information from registers */
  152. int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST);
  153. fault_iova = readl_relaxed(data->base + REG_MMU_FAULT_VA);
  154. fault_iova &= F_MMU_FAULT_VA_MSK;
  155. fault_pa = readl_relaxed(data->base + REG_MMU_INVLD_PA);
  156. regval = readl_relaxed(data->base + REG_MMU_INT_ID);
  157. fault_larb = MT2701_M4U_TF_LARB(regval);
  158. fault_port = MT2701_M4U_TF_PORT(regval);
  159. /*
  160. * MTK v1 iommu HW could not determine whether the fault is read or
  161. * write fault, report as read fault.
  162. */
  163. if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
  164. IOMMU_FAULT_READ))
  165. dev_err_ratelimited(data->dev,
  166. "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d\n",
  167. int_state, fault_iova, fault_pa,
  168. fault_larb, fault_port);
  169. /* Interrupt clear */
  170. regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL);
  171. regval |= F_INT_CLR_BIT;
  172. writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL);
  173. mtk_iommu_tlb_flush_all(data);
  174. return IRQ_HANDLED;
  175. }
  176. static void mtk_iommu_config(struct mtk_iommu_data *data,
  177. struct device *dev, bool enable)
  178. {
  179. struct mtk_smi_larb_iommu *larb_mmu;
  180. unsigned int larbid, portid;
  181. struct iommu_fwspec *fwspec = dev->iommu_fwspec;
  182. int i;
  183. for (i = 0; i < fwspec->num_ids; ++i) {
  184. larbid = mt2701_m4u_to_larb(fwspec->ids[i]);
  185. portid = mt2701_m4u_to_port(fwspec->ids[i]);
  186. larb_mmu = &data->smi_imu.larb_imu[larbid];
  187. dev_dbg(dev, "%s iommu port: %d\n",
  188. enable ? "enable" : "disable", portid);
  189. if (enable)
  190. larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
  191. else
  192. larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
  193. }
  194. }
  195. static int mtk_iommu_domain_finalise(struct mtk_iommu_data *data)
  196. {
  197. struct mtk_iommu_domain *dom = data->m4u_dom;
  198. spin_lock_init(&dom->pgtlock);
  199. dom->pgt_va = dma_zalloc_coherent(data->dev,
  200. M2701_IOMMU_PGT_SIZE,
  201. &dom->pgt_pa, GFP_KERNEL);
  202. if (!dom->pgt_va)
  203. return -ENOMEM;
  204. writel(dom->pgt_pa, data->base + REG_MMU_PT_BASE_ADDR);
  205. dom->data = data;
  206. return 0;
  207. }
  208. static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
  209. {
  210. struct mtk_iommu_domain *dom;
  211. if (type != IOMMU_DOMAIN_UNMANAGED)
  212. return NULL;
  213. dom = kzalloc(sizeof(*dom), GFP_KERNEL);
  214. if (!dom)
  215. return NULL;
  216. return &dom->domain;
  217. }
  218. static void mtk_iommu_domain_free(struct iommu_domain *domain)
  219. {
  220. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  221. struct mtk_iommu_data *data = dom->data;
  222. dma_free_coherent(data->dev, M2701_IOMMU_PGT_SIZE,
  223. dom->pgt_va, dom->pgt_pa);
  224. kfree(to_mtk_domain(domain));
  225. }
  226. static int mtk_iommu_attach_device(struct iommu_domain *domain,
  227. struct device *dev)
  228. {
  229. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  230. struct mtk_iommu_data *data = dev->iommu_fwspec->iommu_priv;
  231. int ret;
  232. if (!data)
  233. return -ENODEV;
  234. if (!data->m4u_dom) {
  235. data->m4u_dom = dom;
  236. ret = mtk_iommu_domain_finalise(data);
  237. if (ret) {
  238. data->m4u_dom = NULL;
  239. return ret;
  240. }
  241. }
  242. mtk_iommu_config(data, dev, true);
  243. return 0;
  244. }
  245. static void mtk_iommu_detach_device(struct iommu_domain *domain,
  246. struct device *dev)
  247. {
  248. struct mtk_iommu_data *data = dev->iommu_fwspec->iommu_priv;
  249. if (!data)
  250. return;
  251. mtk_iommu_config(data, dev, false);
  252. }
  253. static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
  254. phys_addr_t paddr, size_t size, int prot)
  255. {
  256. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  257. unsigned int page_num = size >> MT2701_IOMMU_PAGE_SHIFT;
  258. unsigned long flags;
  259. unsigned int i;
  260. u32 *pgt_base_iova = dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT);
  261. u32 pabase = (u32)paddr;
  262. int map_size = 0;
  263. spin_lock_irqsave(&dom->pgtlock, flags);
  264. for (i = 0; i < page_num; i++) {
  265. if (pgt_base_iova[i]) {
  266. memset(pgt_base_iova, 0, i * sizeof(u32));
  267. break;
  268. }
  269. pgt_base_iova[i] = pabase | F_DESC_VALID | F_DESC_NONSEC;
  270. pabase += MT2701_IOMMU_PAGE_SIZE;
  271. map_size += MT2701_IOMMU_PAGE_SIZE;
  272. }
  273. spin_unlock_irqrestore(&dom->pgtlock, flags);
  274. mtk_iommu_tlb_flush_range(dom->data, iova, size);
  275. return map_size == size ? 0 : -EEXIST;
  276. }
  277. static size_t mtk_iommu_unmap(struct iommu_domain *domain,
  278. unsigned long iova, size_t size)
  279. {
  280. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  281. unsigned long flags;
  282. u32 *pgt_base_iova = dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT);
  283. unsigned int page_num = size >> MT2701_IOMMU_PAGE_SHIFT;
  284. spin_lock_irqsave(&dom->pgtlock, flags);
  285. memset(pgt_base_iova, 0, page_num * sizeof(u32));
  286. spin_unlock_irqrestore(&dom->pgtlock, flags);
  287. mtk_iommu_tlb_flush_range(dom->data, iova, size);
  288. return size;
  289. }
  290. static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
  291. dma_addr_t iova)
  292. {
  293. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  294. unsigned long flags;
  295. phys_addr_t pa;
  296. spin_lock_irqsave(&dom->pgtlock, flags);
  297. pa = *(dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT));
  298. pa = pa & (~(MT2701_IOMMU_PAGE_SIZE - 1));
  299. spin_unlock_irqrestore(&dom->pgtlock, flags);
  300. return pa;
  301. }
  302. static struct iommu_ops mtk_iommu_ops;
  303. /*
  304. * MTK generation one iommu HW only support one iommu domain, and all the client
  305. * sharing the same iova address space.
  306. */
  307. static int mtk_iommu_create_mapping(struct device *dev,
  308. struct of_phandle_args *args)
  309. {
  310. struct mtk_iommu_data *data;
  311. struct platform_device *m4updev;
  312. struct dma_iommu_mapping *mtk_mapping;
  313. struct device *m4udev;
  314. int ret;
  315. if (args->args_count != 1) {
  316. dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
  317. args->args_count);
  318. return -EINVAL;
  319. }
  320. if (!dev->iommu_fwspec) {
  321. ret = iommu_fwspec_init(dev, &args->np->fwnode, &mtk_iommu_ops);
  322. if (ret)
  323. return ret;
  324. } else if (dev->iommu_fwspec->ops != &mtk_iommu_ops) {
  325. return -EINVAL;
  326. }
  327. if (!dev->iommu_fwspec->iommu_priv) {
  328. /* Get the m4u device */
  329. m4updev = of_find_device_by_node(args->np);
  330. if (WARN_ON(!m4updev))
  331. return -EINVAL;
  332. dev->iommu_fwspec->iommu_priv = platform_get_drvdata(m4updev);
  333. }
  334. ret = iommu_fwspec_add_ids(dev, args->args, 1);
  335. if (ret)
  336. return ret;
  337. data = dev->iommu_fwspec->iommu_priv;
  338. m4udev = data->dev;
  339. mtk_mapping = m4udev->archdata.iommu;
  340. if (!mtk_mapping) {
  341. /* MTK iommu support 4GB iova address space. */
  342. mtk_mapping = arm_iommu_create_mapping(&platform_bus_type,
  343. 0, 1ULL << 32);
  344. if (IS_ERR(mtk_mapping))
  345. return PTR_ERR(mtk_mapping);
  346. m4udev->archdata.iommu = mtk_mapping;
  347. }
  348. ret = arm_iommu_attach_device(dev, mtk_mapping);
  349. if (ret)
  350. goto err_release_mapping;
  351. return 0;
  352. err_release_mapping:
  353. arm_iommu_release_mapping(mtk_mapping);
  354. m4udev->archdata.iommu = NULL;
  355. return ret;
  356. }
  357. static int mtk_iommu_add_device(struct device *dev)
  358. {
  359. struct of_phandle_args iommu_spec;
  360. struct of_phandle_iterator it;
  361. struct mtk_iommu_data *data;
  362. struct iommu_group *group;
  363. int err;
  364. of_for_each_phandle(&it, err, dev->of_node, "iommus",
  365. "#iommu-cells", 0) {
  366. int count = of_phandle_iterator_args(&it, iommu_spec.args,
  367. MAX_PHANDLE_ARGS);
  368. iommu_spec.np = of_node_get(it.node);
  369. iommu_spec.args_count = count;
  370. mtk_iommu_create_mapping(dev, &iommu_spec);
  371. of_node_put(iommu_spec.np);
  372. }
  373. if (!dev->iommu_fwspec || dev->iommu_fwspec->ops != &mtk_iommu_ops)
  374. return -ENODEV; /* Not a iommu client device */
  375. data = dev->iommu_fwspec->iommu_priv;
  376. iommu_device_link(&data->iommu, dev);
  377. group = iommu_group_get_for_dev(dev);
  378. if (IS_ERR(group))
  379. return PTR_ERR(group);
  380. iommu_group_put(group);
  381. return 0;
  382. }
  383. static void mtk_iommu_remove_device(struct device *dev)
  384. {
  385. struct mtk_iommu_data *data;
  386. if (!dev->iommu_fwspec || dev->iommu_fwspec->ops != &mtk_iommu_ops)
  387. return;
  388. data = dev->iommu_fwspec->iommu_priv;
  389. iommu_device_unlink(&data->iommu, dev);
  390. iommu_group_remove_device(dev);
  391. iommu_fwspec_free(dev);
  392. }
  393. static struct iommu_group *mtk_iommu_device_group(struct device *dev)
  394. {
  395. struct mtk_iommu_data *data = dev->iommu_fwspec->iommu_priv;
  396. if (!data)
  397. return ERR_PTR(-ENODEV);
  398. /* All the client devices are in the same m4u iommu-group */
  399. if (!data->m4u_group) {
  400. data->m4u_group = iommu_group_alloc();
  401. if (IS_ERR(data->m4u_group))
  402. dev_err(dev, "Failed to allocate M4U IOMMU group\n");
  403. } else {
  404. iommu_group_ref_get(data->m4u_group);
  405. }
  406. return data->m4u_group;
  407. }
  408. static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
  409. {
  410. u32 regval;
  411. int ret;
  412. ret = clk_prepare_enable(data->bclk);
  413. if (ret) {
  414. dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
  415. return ret;
  416. }
  417. regval = F_MMU_CTRL_COHERENT_EN | F_MMU_TF_PROTECT_SEL(2);
  418. writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
  419. regval = F_INT_TRANSLATION_FAULT |
  420. F_INT_MAIN_MULTI_HIT_FAULT |
  421. F_INT_INVALID_PA_FAULT |
  422. F_INT_ENTRY_REPLACEMENT_FAULT |
  423. F_INT_TABLE_WALK_FAULT |
  424. F_INT_TLB_MISS_FAULT |
  425. F_INT_PFH_DMA_FIFO_OVERFLOW |
  426. F_INT_MISS_DMA_FIFO_OVERFLOW;
  427. writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL);
  428. /* protect memory,hw will write here while translation fault */
  429. writel_relaxed(data->protect_base,
  430. data->base + REG_MMU_IVRP_PADDR);
  431. writel_relaxed(F_MMU_DCM_ON, data->base + REG_MMU_DCM);
  432. if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
  433. dev_name(data->dev), (void *)data)) {
  434. writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
  435. clk_disable_unprepare(data->bclk);
  436. dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
  437. return -ENODEV;
  438. }
  439. return 0;
  440. }
  441. static struct iommu_ops mtk_iommu_ops = {
  442. .domain_alloc = mtk_iommu_domain_alloc,
  443. .domain_free = mtk_iommu_domain_free,
  444. .attach_dev = mtk_iommu_attach_device,
  445. .detach_dev = mtk_iommu_detach_device,
  446. .map = mtk_iommu_map,
  447. .unmap = mtk_iommu_unmap,
  448. .map_sg = default_iommu_map_sg,
  449. .iova_to_phys = mtk_iommu_iova_to_phys,
  450. .add_device = mtk_iommu_add_device,
  451. .remove_device = mtk_iommu_remove_device,
  452. .device_group = mtk_iommu_device_group,
  453. .pgsize_bitmap = ~0UL << MT2701_IOMMU_PAGE_SHIFT,
  454. };
  455. static const struct of_device_id mtk_iommu_of_ids[] = {
  456. { .compatible = "mediatek,mt2701-m4u", },
  457. {}
  458. };
  459. static const struct component_master_ops mtk_iommu_com_ops = {
  460. .bind = mtk_iommu_bind,
  461. .unbind = mtk_iommu_unbind,
  462. };
  463. static int mtk_iommu_probe(struct platform_device *pdev)
  464. {
  465. struct mtk_iommu_data *data;
  466. struct device *dev = &pdev->dev;
  467. struct resource *res;
  468. struct component_match *match = NULL;
  469. struct of_phandle_args larb_spec;
  470. struct of_phandle_iterator it;
  471. void *protect;
  472. int larb_nr, ret, err;
  473. data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
  474. if (!data)
  475. return -ENOMEM;
  476. data->dev = dev;
  477. /* Protect memory. HW will access here while translation fault.*/
  478. protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2,
  479. GFP_KERNEL | GFP_DMA);
  480. if (!protect)
  481. return -ENOMEM;
  482. data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
  483. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  484. data->base = devm_ioremap_resource(dev, res);
  485. if (IS_ERR(data->base))
  486. return PTR_ERR(data->base);
  487. data->irq = platform_get_irq(pdev, 0);
  488. if (data->irq < 0)
  489. return data->irq;
  490. data->bclk = devm_clk_get(dev, "bclk");
  491. if (IS_ERR(data->bclk))
  492. return PTR_ERR(data->bclk);
  493. larb_nr = 0;
  494. of_for_each_phandle(&it, err, dev->of_node,
  495. "mediatek,larbs", NULL, 0) {
  496. struct platform_device *plarbdev;
  497. int count = of_phandle_iterator_args(&it, larb_spec.args,
  498. MAX_PHANDLE_ARGS);
  499. if (count)
  500. continue;
  501. larb_spec.np = of_node_get(it.node);
  502. if (!of_device_is_available(larb_spec.np))
  503. continue;
  504. plarbdev = of_find_device_by_node(larb_spec.np);
  505. if (!plarbdev) {
  506. plarbdev = of_platform_device_create(
  507. larb_spec.np, NULL,
  508. platform_bus_type.dev_root);
  509. if (!plarbdev) {
  510. of_node_put(larb_spec.np);
  511. return -EPROBE_DEFER;
  512. }
  513. }
  514. data->smi_imu.larb_imu[larb_nr].dev = &plarbdev->dev;
  515. component_match_add_release(dev, &match, release_of,
  516. compare_of, larb_spec.np);
  517. larb_nr++;
  518. }
  519. data->smi_imu.larb_nr = larb_nr;
  520. platform_set_drvdata(pdev, data);
  521. ret = mtk_iommu_hw_init(data);
  522. if (ret)
  523. return ret;
  524. ret = iommu_device_sysfs_add(&data->iommu, &pdev->dev, NULL,
  525. dev_name(&pdev->dev));
  526. if (ret)
  527. return ret;
  528. iommu_device_set_ops(&data->iommu, &mtk_iommu_ops);
  529. ret = iommu_device_register(&data->iommu);
  530. if (ret)
  531. return ret;
  532. if (!iommu_present(&platform_bus_type))
  533. bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
  534. return component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
  535. }
  536. static int mtk_iommu_remove(struct platform_device *pdev)
  537. {
  538. struct mtk_iommu_data *data = platform_get_drvdata(pdev);
  539. iommu_device_sysfs_remove(&data->iommu);
  540. iommu_device_unregister(&data->iommu);
  541. if (iommu_present(&platform_bus_type))
  542. bus_set_iommu(&platform_bus_type, NULL);
  543. clk_disable_unprepare(data->bclk);
  544. devm_free_irq(&pdev->dev, data->irq, data);
  545. component_master_del(&pdev->dev, &mtk_iommu_com_ops);
  546. return 0;
  547. }
  548. static int __maybe_unused mtk_iommu_suspend(struct device *dev)
  549. {
  550. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  551. struct mtk_iommu_suspend_reg *reg = &data->reg;
  552. void __iomem *base = data->base;
  553. reg->standard_axi_mode = readl_relaxed(base +
  554. REG_MMU_STANDARD_AXI_MODE);
  555. reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM);
  556. reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
  557. reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL);
  558. return 0;
  559. }
  560. static int __maybe_unused mtk_iommu_resume(struct device *dev)
  561. {
  562. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  563. struct mtk_iommu_suspend_reg *reg = &data->reg;
  564. void __iomem *base = data->base;
  565. writel_relaxed(data->m4u_dom->pgt_pa, base + REG_MMU_PT_BASE_ADDR);
  566. writel_relaxed(reg->standard_axi_mode,
  567. base + REG_MMU_STANDARD_AXI_MODE);
  568. writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM);
  569. writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
  570. writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL);
  571. writel_relaxed(data->protect_base, base + REG_MMU_IVRP_PADDR);
  572. return 0;
  573. }
  574. static const struct dev_pm_ops mtk_iommu_pm_ops = {
  575. SET_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume)
  576. };
  577. static struct platform_driver mtk_iommu_driver = {
  578. .probe = mtk_iommu_probe,
  579. .remove = mtk_iommu_remove,
  580. .driver = {
  581. .name = "mtk-iommu-v1",
  582. .of_match_table = mtk_iommu_of_ids,
  583. .pm = &mtk_iommu_pm_ops,
  584. }
  585. };
  586. static int __init m4u_init(void)
  587. {
  588. return platform_driver_register(&mtk_iommu_driver);
  589. }
  590. static void __exit m4u_exit(void)
  591. {
  592. return platform_driver_unregister(&mtk_iommu_driver);
  593. }
  594. subsys_initcall(m4u_init);
  595. module_exit(m4u_exit);
  596. MODULE_DESCRIPTION("IOMMU API for MTK architected m4u v1 implementations");
  597. MODULE_AUTHOR("Honghui Zhang <honghui.zhang@mediatek.com>");
  598. MODULE_LICENSE("GPL v2");