io-pgtable-arm.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157
  1. /*
  2. * CPU-agnostic ARM page table allocator.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * Copyright (C) 2014 ARM Limited
  17. *
  18. * Author: Will Deacon <will.deacon@arm.com>
  19. */
  20. #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
  21. #include <linux/atomic.h>
  22. #include <linux/iommu.h>
  23. #include <linux/kernel.h>
  24. #include <linux/sizes.h>
  25. #include <linux/slab.h>
  26. #include <linux/types.h>
  27. #include <linux/dma-mapping.h>
  28. #include <asm/barrier.h>
  29. #include "io-pgtable.h"
  30. #define ARM_LPAE_MAX_ADDR_BITS 48
  31. #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
  32. #define ARM_LPAE_MAX_LEVELS 4
  33. /* Struct accessors */
  34. #define io_pgtable_to_data(x) \
  35. container_of((x), struct arm_lpae_io_pgtable, iop)
  36. #define io_pgtable_ops_to_data(x) \
  37. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  38. /*
  39. * For consistency with the architecture, we always consider
  40. * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
  41. */
  42. #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
  43. /*
  44. * Calculate the right shift amount to get to the portion describing level l
  45. * in a virtual address mapped by the pagetable in d.
  46. */
  47. #define ARM_LPAE_LVL_SHIFT(l,d) \
  48. ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
  49. * (d)->bits_per_level) + (d)->pg_shift)
  50. #define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift)
  51. #define ARM_LPAE_PAGES_PER_PGD(d) \
  52. DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
  53. /*
  54. * Calculate the index at level l used to map virtual address a using the
  55. * pagetable in d.
  56. */
  57. #define ARM_LPAE_PGD_IDX(l,d) \
  58. ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
  59. #define ARM_LPAE_LVL_IDX(a,l,d) \
  60. (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
  61. ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
  62. /* Calculate the block/page mapping size at level l for pagetable in d. */
  63. #define ARM_LPAE_BLOCK_SIZE(l,d) \
  64. (1ULL << (ilog2(sizeof(arm_lpae_iopte)) + \
  65. ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
  66. /* Page table bits */
  67. #define ARM_LPAE_PTE_TYPE_SHIFT 0
  68. #define ARM_LPAE_PTE_TYPE_MASK 0x3
  69. #define ARM_LPAE_PTE_TYPE_BLOCK 1
  70. #define ARM_LPAE_PTE_TYPE_TABLE 3
  71. #define ARM_LPAE_PTE_TYPE_PAGE 3
  72. #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
  73. #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
  74. #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
  75. #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
  76. #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
  77. #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
  78. #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
  79. #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
  80. #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
  81. /* Ignore the contiguous bit for block splitting */
  82. #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
  83. #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
  84. ARM_LPAE_PTE_ATTR_HI_MASK)
  85. /* Software bit for solving coherency races */
  86. #define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55)
  87. /* Stage-1 PTE */
  88. #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
  89. #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
  90. #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
  91. #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
  92. /* Stage-2 PTE */
  93. #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
  94. #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
  95. #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
  96. #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
  97. #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
  98. #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
  99. /* Register bits */
  100. #define ARM_32_LPAE_TCR_EAE (1 << 31)
  101. #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
  102. #define ARM_LPAE_TCR_EPD1 (1 << 23)
  103. #define ARM_LPAE_TCR_TG0_4K (0 << 14)
  104. #define ARM_LPAE_TCR_TG0_64K (1 << 14)
  105. #define ARM_LPAE_TCR_TG0_16K (2 << 14)
  106. #define ARM_LPAE_TCR_SH0_SHIFT 12
  107. #define ARM_LPAE_TCR_SH0_MASK 0x3
  108. #define ARM_LPAE_TCR_SH_NS 0
  109. #define ARM_LPAE_TCR_SH_OS 2
  110. #define ARM_LPAE_TCR_SH_IS 3
  111. #define ARM_LPAE_TCR_ORGN0_SHIFT 10
  112. #define ARM_LPAE_TCR_IRGN0_SHIFT 8
  113. #define ARM_LPAE_TCR_RGN_MASK 0x3
  114. #define ARM_LPAE_TCR_RGN_NC 0
  115. #define ARM_LPAE_TCR_RGN_WBWA 1
  116. #define ARM_LPAE_TCR_RGN_WT 2
  117. #define ARM_LPAE_TCR_RGN_WB 3
  118. #define ARM_LPAE_TCR_SL0_SHIFT 6
  119. #define ARM_LPAE_TCR_SL0_MASK 0x3
  120. #define ARM_LPAE_TCR_T0SZ_SHIFT 0
  121. #define ARM_LPAE_TCR_SZ_MASK 0xf
  122. #define ARM_LPAE_TCR_PS_SHIFT 16
  123. #define ARM_LPAE_TCR_PS_MASK 0x7
  124. #define ARM_LPAE_TCR_IPS_SHIFT 32
  125. #define ARM_LPAE_TCR_IPS_MASK 0x7
  126. #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
  127. #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
  128. #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
  129. #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
  130. #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
  131. #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
  132. #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
  133. #define ARM_LPAE_MAIR_ATTR_MASK 0xff
  134. #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
  135. #define ARM_LPAE_MAIR_ATTR_NC 0x44
  136. #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
  137. #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
  138. #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
  139. #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
  140. /* IOPTE accessors */
  141. #define iopte_deref(pte,d) \
  142. (__va((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1) \
  143. & ~(ARM_LPAE_GRANULE(d) - 1ULL)))
  144. #define iopte_type(pte,l) \
  145. (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
  146. #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
  147. #define iopte_leaf(pte,l) \
  148. (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
  149. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
  150. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
  151. #define iopte_to_pfn(pte,d) \
  152. (((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)) >> (d)->pg_shift)
  153. #define pfn_to_iopte(pfn,d) \
  154. (((pfn) << (d)->pg_shift) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1))
  155. struct arm_lpae_io_pgtable {
  156. struct io_pgtable iop;
  157. int levels;
  158. size_t pgd_size;
  159. unsigned long pg_shift;
  160. unsigned long bits_per_level;
  161. void *pgd;
  162. };
  163. typedef u64 arm_lpae_iopte;
  164. static bool selftest_running = false;
  165. static dma_addr_t __arm_lpae_dma_addr(void *pages)
  166. {
  167. return (dma_addr_t)virt_to_phys(pages);
  168. }
  169. static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
  170. struct io_pgtable_cfg *cfg)
  171. {
  172. struct device *dev = cfg->iommu_dev;
  173. dma_addr_t dma;
  174. void *pages = alloc_pages_exact(size, gfp | __GFP_ZERO);
  175. if (!pages)
  176. return NULL;
  177. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA)) {
  178. dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
  179. if (dma_mapping_error(dev, dma))
  180. goto out_free;
  181. /*
  182. * We depend on the IOMMU being able to work with any physical
  183. * address directly, so if the DMA layer suggests otherwise by
  184. * translating or truncating them, that bodes very badly...
  185. */
  186. if (dma != virt_to_phys(pages))
  187. goto out_unmap;
  188. }
  189. return pages;
  190. out_unmap:
  191. dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
  192. dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
  193. out_free:
  194. free_pages_exact(pages, size);
  195. return NULL;
  196. }
  197. static void __arm_lpae_free_pages(void *pages, size_t size,
  198. struct io_pgtable_cfg *cfg)
  199. {
  200. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
  201. dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
  202. size, DMA_TO_DEVICE);
  203. free_pages_exact(pages, size);
  204. }
  205. static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep,
  206. struct io_pgtable_cfg *cfg)
  207. {
  208. dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
  209. sizeof(*ptep), DMA_TO_DEVICE);
  210. }
  211. static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
  212. struct io_pgtable_cfg *cfg)
  213. {
  214. *ptep = pte;
  215. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
  216. __arm_lpae_sync_pte(ptep, cfg);
  217. }
  218. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  219. unsigned long iova, size_t size, int lvl,
  220. arm_lpae_iopte *ptep);
  221. static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  222. phys_addr_t paddr, arm_lpae_iopte prot,
  223. int lvl, arm_lpae_iopte *ptep)
  224. {
  225. arm_lpae_iopte pte = prot;
  226. if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
  227. pte |= ARM_LPAE_PTE_NS;
  228. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  229. pte |= ARM_LPAE_PTE_TYPE_PAGE;
  230. else
  231. pte |= ARM_LPAE_PTE_TYPE_BLOCK;
  232. pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
  233. pte |= pfn_to_iopte(paddr >> data->pg_shift, data);
  234. __arm_lpae_set_pte(ptep, pte, &data->iop.cfg);
  235. }
  236. static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  237. unsigned long iova, phys_addr_t paddr,
  238. arm_lpae_iopte prot, int lvl,
  239. arm_lpae_iopte *ptep)
  240. {
  241. arm_lpae_iopte pte = *ptep;
  242. if (iopte_leaf(pte, lvl)) {
  243. /* We require an unmap first */
  244. WARN_ON(!selftest_running);
  245. return -EEXIST;
  246. } else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
  247. /*
  248. * We need to unmap and free the old table before
  249. * overwriting it with a block entry.
  250. */
  251. arm_lpae_iopte *tblp;
  252. size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  253. tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
  254. if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz))
  255. return -EINVAL;
  256. }
  257. __arm_lpae_init_pte(data, paddr, prot, lvl, ptep);
  258. return 0;
  259. }
  260. static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
  261. arm_lpae_iopte *ptep,
  262. arm_lpae_iopte curr,
  263. struct io_pgtable_cfg *cfg)
  264. {
  265. arm_lpae_iopte old, new;
  266. new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE;
  267. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  268. new |= ARM_LPAE_PTE_NSTABLE;
  269. /*
  270. * Ensure the table itself is visible before its PTE can be.
  271. * Whilst we could get away with cmpxchg64_release below, this
  272. * doesn't have any ordering semantics when !CONFIG_SMP.
  273. */
  274. dma_wmb();
  275. old = cmpxchg64_relaxed(ptep, curr, new);
  276. if ((cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) ||
  277. (old & ARM_LPAE_PTE_SW_SYNC))
  278. return old;
  279. /* Even if it's not ours, there's no point waiting; just kick it */
  280. __arm_lpae_sync_pte(ptep, cfg);
  281. if (old == curr)
  282. WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
  283. return old;
  284. }
  285. static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
  286. phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
  287. int lvl, arm_lpae_iopte *ptep)
  288. {
  289. arm_lpae_iopte *cptep, pte;
  290. size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  291. size_t tblsz = ARM_LPAE_GRANULE(data);
  292. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  293. /* Find our entry at the current level */
  294. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  295. /* If we can install a leaf entry at this level, then do so */
  296. if (size == block_size && (size & cfg->pgsize_bitmap))
  297. return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
  298. /* We can't allocate tables at the final level */
  299. if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
  300. return -EINVAL;
  301. /* Grab a pointer to the next level */
  302. pte = READ_ONCE(*ptep);
  303. if (!pte) {
  304. cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg);
  305. if (!cptep)
  306. return -ENOMEM;
  307. pte = arm_lpae_install_table(cptep, ptep, 0, cfg);
  308. if (pte)
  309. __arm_lpae_free_pages(cptep, tblsz, cfg);
  310. } else if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) &&
  311. !(pte & ARM_LPAE_PTE_SW_SYNC)) {
  312. __arm_lpae_sync_pte(ptep, cfg);
  313. }
  314. if (pte && !iopte_leaf(pte, lvl)) {
  315. cptep = iopte_deref(pte, data);
  316. } else if (pte) {
  317. /* We require an unmap first */
  318. WARN_ON(!selftest_running);
  319. return -EEXIST;
  320. }
  321. /* Rinse, repeat */
  322. return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
  323. }
  324. static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
  325. int prot)
  326. {
  327. arm_lpae_iopte pte;
  328. if (data->iop.fmt == ARM_64_LPAE_S1 ||
  329. data->iop.fmt == ARM_32_LPAE_S1) {
  330. pte = ARM_LPAE_PTE_nG;
  331. if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
  332. pte |= ARM_LPAE_PTE_AP_RDONLY;
  333. if (!(prot & IOMMU_PRIV))
  334. pte |= ARM_LPAE_PTE_AP_UNPRIV;
  335. if (prot & IOMMU_MMIO)
  336. pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
  337. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  338. else if (prot & IOMMU_CACHE)
  339. pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
  340. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  341. } else {
  342. pte = ARM_LPAE_PTE_HAP_FAULT;
  343. if (prot & IOMMU_READ)
  344. pte |= ARM_LPAE_PTE_HAP_READ;
  345. if (prot & IOMMU_WRITE)
  346. pte |= ARM_LPAE_PTE_HAP_WRITE;
  347. if (prot & IOMMU_MMIO)
  348. pte |= ARM_LPAE_PTE_MEMATTR_DEV;
  349. else if (prot & IOMMU_CACHE)
  350. pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
  351. else
  352. pte |= ARM_LPAE_PTE_MEMATTR_NC;
  353. }
  354. if (prot & IOMMU_NOEXEC)
  355. pte |= ARM_LPAE_PTE_XN;
  356. return pte;
  357. }
  358. static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
  359. phys_addr_t paddr, size_t size, int iommu_prot)
  360. {
  361. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  362. arm_lpae_iopte *ptep = data->pgd;
  363. int ret, lvl = ARM_LPAE_START_LVL(data);
  364. arm_lpae_iopte prot;
  365. /* If no access, then nothing to do */
  366. if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
  367. return 0;
  368. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) ||
  369. paddr >= (1ULL << data->iop.cfg.oas)))
  370. return -ERANGE;
  371. prot = arm_lpae_prot_to_pte(data, iommu_prot);
  372. ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
  373. /*
  374. * Synchronise all PTE updates for the new mapping before there's
  375. * a chance for anything to kick off a table walk for the new iova.
  376. */
  377. wmb();
  378. return ret;
  379. }
  380. static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
  381. arm_lpae_iopte *ptep)
  382. {
  383. arm_lpae_iopte *start, *end;
  384. unsigned long table_size;
  385. if (lvl == ARM_LPAE_START_LVL(data))
  386. table_size = data->pgd_size;
  387. else
  388. table_size = ARM_LPAE_GRANULE(data);
  389. start = ptep;
  390. /* Only leaf entries at the last level */
  391. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  392. end = ptep;
  393. else
  394. end = (void *)ptep + table_size;
  395. while (ptep != end) {
  396. arm_lpae_iopte pte = *ptep++;
  397. if (!pte || iopte_leaf(pte, lvl))
  398. continue;
  399. __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
  400. }
  401. __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
  402. }
  403. static void arm_lpae_free_pgtable(struct io_pgtable *iop)
  404. {
  405. struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
  406. __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
  407. kfree(data);
  408. }
  409. static int arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
  410. unsigned long iova, size_t size,
  411. arm_lpae_iopte blk_pte, int lvl,
  412. arm_lpae_iopte *ptep)
  413. {
  414. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  415. arm_lpae_iopte pte, *tablep;
  416. phys_addr_t blk_paddr;
  417. size_t tablesz = ARM_LPAE_GRANULE(data);
  418. size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  419. int i, unmap_idx = -1;
  420. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  421. return 0;
  422. tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
  423. if (!tablep)
  424. return 0; /* Bytes unmapped */
  425. if (size == split_sz)
  426. unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data);
  427. blk_paddr = iopte_to_pfn(blk_pte, data) << data->pg_shift;
  428. pte = iopte_prot(blk_pte);
  429. for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) {
  430. /* Unmap! */
  431. if (i == unmap_idx)
  432. continue;
  433. __arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]);
  434. }
  435. pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg);
  436. if (pte != blk_pte) {
  437. __arm_lpae_free_pages(tablep, tablesz, cfg);
  438. /*
  439. * We may race against someone unmapping another part of this
  440. * block, but anything else is invalid. We can't misinterpret
  441. * a page entry here since we're never at the last level.
  442. */
  443. if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE)
  444. return 0;
  445. tablep = iopte_deref(pte, data);
  446. } else if (unmap_idx >= 0) {
  447. io_pgtable_tlb_add_flush(&data->iop, iova, size, size, true);
  448. return size;
  449. }
  450. return __arm_lpae_unmap(data, iova, size, lvl, tablep);
  451. }
  452. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  453. unsigned long iova, size_t size, int lvl,
  454. arm_lpae_iopte *ptep)
  455. {
  456. arm_lpae_iopte pte;
  457. struct io_pgtable *iop = &data->iop;
  458. /* Something went horribly wrong and we ran out of page table */
  459. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  460. return 0;
  461. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  462. pte = READ_ONCE(*ptep);
  463. if (WARN_ON(!pte))
  464. return 0;
  465. /* If the size matches this level, we're in the right place */
  466. if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
  467. __arm_lpae_set_pte(ptep, 0, &iop->cfg);
  468. if (!iopte_leaf(pte, lvl)) {
  469. /* Also flush any partial walks */
  470. io_pgtable_tlb_add_flush(iop, iova, size,
  471. ARM_LPAE_GRANULE(data), false);
  472. io_pgtable_tlb_sync(iop);
  473. ptep = iopte_deref(pte, data);
  474. __arm_lpae_free_pgtable(data, lvl + 1, ptep);
  475. } else {
  476. io_pgtable_tlb_add_flush(iop, iova, size, size, true);
  477. }
  478. return size;
  479. } else if (iopte_leaf(pte, lvl)) {
  480. /*
  481. * Insert a table at the next level to map the old region,
  482. * minus the part we want to unmap
  483. */
  484. return arm_lpae_split_blk_unmap(data, iova, size, pte,
  485. lvl + 1, ptep);
  486. }
  487. /* Keep on walkin' */
  488. ptep = iopte_deref(pte, data);
  489. return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
  490. }
  491. static int arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  492. size_t size)
  493. {
  494. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  495. arm_lpae_iopte *ptep = data->pgd;
  496. int lvl = ARM_LPAE_START_LVL(data);
  497. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias)))
  498. return 0;
  499. return __arm_lpae_unmap(data, iova, size, lvl, ptep);
  500. }
  501. static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
  502. unsigned long iova)
  503. {
  504. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  505. arm_lpae_iopte pte, *ptep = data->pgd;
  506. int lvl = ARM_LPAE_START_LVL(data);
  507. do {
  508. /* Valid IOPTE pointer? */
  509. if (!ptep)
  510. return 0;
  511. /* Grab the IOPTE we're interested in */
  512. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  513. pte = READ_ONCE(*ptep);
  514. /* Valid entry? */
  515. if (!pte)
  516. return 0;
  517. /* Leaf entry? */
  518. if (iopte_leaf(pte,lvl))
  519. goto found_translation;
  520. /* Take it to the next level */
  521. ptep = iopte_deref(pte, data);
  522. } while (++lvl < ARM_LPAE_MAX_LEVELS);
  523. /* Ran out of page tables to walk */
  524. return 0;
  525. found_translation:
  526. iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
  527. return ((phys_addr_t)iopte_to_pfn(pte,data) << data->pg_shift) | iova;
  528. }
  529. static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
  530. {
  531. unsigned long granule;
  532. /*
  533. * We need to restrict the supported page sizes to match the
  534. * translation regime for a particular granule. Aim to match
  535. * the CPU page size if possible, otherwise prefer smaller sizes.
  536. * While we're at it, restrict the block sizes to match the
  537. * chosen granule.
  538. */
  539. if (cfg->pgsize_bitmap & PAGE_SIZE)
  540. granule = PAGE_SIZE;
  541. else if (cfg->pgsize_bitmap & ~PAGE_MASK)
  542. granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
  543. else if (cfg->pgsize_bitmap & PAGE_MASK)
  544. granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
  545. else
  546. granule = 0;
  547. switch (granule) {
  548. case SZ_4K:
  549. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  550. break;
  551. case SZ_16K:
  552. cfg->pgsize_bitmap &= (SZ_16K | SZ_32M);
  553. break;
  554. case SZ_64K:
  555. cfg->pgsize_bitmap &= (SZ_64K | SZ_512M);
  556. break;
  557. default:
  558. cfg->pgsize_bitmap = 0;
  559. }
  560. }
  561. static struct arm_lpae_io_pgtable *
  562. arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
  563. {
  564. unsigned long va_bits, pgd_bits;
  565. struct arm_lpae_io_pgtable *data;
  566. arm_lpae_restrict_pgsizes(cfg);
  567. if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
  568. return NULL;
  569. if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
  570. return NULL;
  571. if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
  572. return NULL;
  573. if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
  574. dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
  575. return NULL;
  576. }
  577. data = kmalloc(sizeof(*data), GFP_KERNEL);
  578. if (!data)
  579. return NULL;
  580. data->pg_shift = __ffs(cfg->pgsize_bitmap);
  581. data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
  582. va_bits = cfg->ias - data->pg_shift;
  583. data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
  584. /* Calculate the actual size of our pgd (without concatenation) */
  585. pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
  586. data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
  587. data->iop.ops = (struct io_pgtable_ops) {
  588. .map = arm_lpae_map,
  589. .unmap = arm_lpae_unmap,
  590. .iova_to_phys = arm_lpae_iova_to_phys,
  591. };
  592. return data;
  593. }
  594. static struct io_pgtable *
  595. arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  596. {
  597. u64 reg;
  598. struct arm_lpae_io_pgtable *data;
  599. if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | IO_PGTABLE_QUIRK_NO_DMA))
  600. return NULL;
  601. data = arm_lpae_alloc_pgtable(cfg);
  602. if (!data)
  603. return NULL;
  604. /* TCR */
  605. reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  606. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  607. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  608. switch (ARM_LPAE_GRANULE(data)) {
  609. case SZ_4K:
  610. reg |= ARM_LPAE_TCR_TG0_4K;
  611. break;
  612. case SZ_16K:
  613. reg |= ARM_LPAE_TCR_TG0_16K;
  614. break;
  615. case SZ_64K:
  616. reg |= ARM_LPAE_TCR_TG0_64K;
  617. break;
  618. }
  619. switch (cfg->oas) {
  620. case 32:
  621. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  622. break;
  623. case 36:
  624. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  625. break;
  626. case 40:
  627. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  628. break;
  629. case 42:
  630. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  631. break;
  632. case 44:
  633. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  634. break;
  635. case 48:
  636. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  637. break;
  638. default:
  639. goto out_free_data;
  640. }
  641. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  642. /* Disable speculative walks through TTBR1 */
  643. reg |= ARM_LPAE_TCR_EPD1;
  644. cfg->arm_lpae_s1_cfg.tcr = reg;
  645. /* MAIRs */
  646. reg = (ARM_LPAE_MAIR_ATTR_NC
  647. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
  648. (ARM_LPAE_MAIR_ATTR_WBRWA
  649. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
  650. (ARM_LPAE_MAIR_ATTR_DEVICE
  651. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
  652. cfg->arm_lpae_s1_cfg.mair[0] = reg;
  653. cfg->arm_lpae_s1_cfg.mair[1] = 0;
  654. /* Looking good; allocate a pgd */
  655. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  656. if (!data->pgd)
  657. goto out_free_data;
  658. /* Ensure the empty pgd is visible before any actual TTBR write */
  659. wmb();
  660. /* TTBRs */
  661. cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
  662. cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
  663. return &data->iop;
  664. out_free_data:
  665. kfree(data);
  666. return NULL;
  667. }
  668. static struct io_pgtable *
  669. arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  670. {
  671. u64 reg, sl;
  672. struct arm_lpae_io_pgtable *data;
  673. /* The NS quirk doesn't apply at stage 2 */
  674. if (cfg->quirks & ~IO_PGTABLE_QUIRK_NO_DMA)
  675. return NULL;
  676. data = arm_lpae_alloc_pgtable(cfg);
  677. if (!data)
  678. return NULL;
  679. /*
  680. * Concatenate PGDs at level 1 if possible in order to reduce
  681. * the depth of the stage-2 walk.
  682. */
  683. if (data->levels == ARM_LPAE_MAX_LEVELS) {
  684. unsigned long pgd_pages;
  685. pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
  686. if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
  687. data->pgd_size = pgd_pages << data->pg_shift;
  688. data->levels--;
  689. }
  690. }
  691. /* VTCR */
  692. reg = ARM_64_LPAE_S2_TCR_RES1 |
  693. (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  694. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  695. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  696. sl = ARM_LPAE_START_LVL(data);
  697. switch (ARM_LPAE_GRANULE(data)) {
  698. case SZ_4K:
  699. reg |= ARM_LPAE_TCR_TG0_4K;
  700. sl++; /* SL0 format is different for 4K granule size */
  701. break;
  702. case SZ_16K:
  703. reg |= ARM_LPAE_TCR_TG0_16K;
  704. break;
  705. case SZ_64K:
  706. reg |= ARM_LPAE_TCR_TG0_64K;
  707. break;
  708. }
  709. switch (cfg->oas) {
  710. case 32:
  711. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
  712. break;
  713. case 36:
  714. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
  715. break;
  716. case 40:
  717. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
  718. break;
  719. case 42:
  720. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
  721. break;
  722. case 44:
  723. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
  724. break;
  725. case 48:
  726. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
  727. break;
  728. default:
  729. goto out_free_data;
  730. }
  731. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  732. reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
  733. cfg->arm_lpae_s2_cfg.vtcr = reg;
  734. /* Allocate pgd pages */
  735. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  736. if (!data->pgd)
  737. goto out_free_data;
  738. /* Ensure the empty pgd is visible before any actual TTBR write */
  739. wmb();
  740. /* VTTBR */
  741. cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
  742. return &data->iop;
  743. out_free_data:
  744. kfree(data);
  745. return NULL;
  746. }
  747. static struct io_pgtable *
  748. arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  749. {
  750. struct io_pgtable *iop;
  751. if (cfg->ias > 32 || cfg->oas > 40)
  752. return NULL;
  753. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  754. iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
  755. if (iop) {
  756. cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
  757. cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
  758. }
  759. return iop;
  760. }
  761. static struct io_pgtable *
  762. arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  763. {
  764. struct io_pgtable *iop;
  765. if (cfg->ias > 40 || cfg->oas > 40)
  766. return NULL;
  767. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  768. iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
  769. if (iop)
  770. cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
  771. return iop;
  772. }
  773. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
  774. .alloc = arm_64_lpae_alloc_pgtable_s1,
  775. .free = arm_lpae_free_pgtable,
  776. };
  777. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
  778. .alloc = arm_64_lpae_alloc_pgtable_s2,
  779. .free = arm_lpae_free_pgtable,
  780. };
  781. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
  782. .alloc = arm_32_lpae_alloc_pgtable_s1,
  783. .free = arm_lpae_free_pgtable,
  784. };
  785. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
  786. .alloc = arm_32_lpae_alloc_pgtable_s2,
  787. .free = arm_lpae_free_pgtable,
  788. };
  789. #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
  790. static struct io_pgtable_cfg *cfg_cookie;
  791. static void dummy_tlb_flush_all(void *cookie)
  792. {
  793. WARN_ON(cookie != cfg_cookie);
  794. }
  795. static void dummy_tlb_add_flush(unsigned long iova, size_t size,
  796. size_t granule, bool leaf, void *cookie)
  797. {
  798. WARN_ON(cookie != cfg_cookie);
  799. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  800. }
  801. static void dummy_tlb_sync(void *cookie)
  802. {
  803. WARN_ON(cookie != cfg_cookie);
  804. }
  805. static const struct iommu_gather_ops dummy_tlb_ops __initconst = {
  806. .tlb_flush_all = dummy_tlb_flush_all,
  807. .tlb_add_flush = dummy_tlb_add_flush,
  808. .tlb_sync = dummy_tlb_sync,
  809. };
  810. static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
  811. {
  812. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  813. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  814. pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
  815. cfg->pgsize_bitmap, cfg->ias);
  816. pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
  817. data->levels, data->pgd_size, data->pg_shift,
  818. data->bits_per_level, data->pgd);
  819. }
  820. #define __FAIL(ops, i) ({ \
  821. WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
  822. arm_lpae_dump_ops(ops); \
  823. selftest_running = false; \
  824. -EFAULT; \
  825. })
  826. static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
  827. {
  828. static const enum io_pgtable_fmt fmts[] = {
  829. ARM_64_LPAE_S1,
  830. ARM_64_LPAE_S2,
  831. };
  832. int i, j;
  833. unsigned long iova;
  834. size_t size;
  835. struct io_pgtable_ops *ops;
  836. selftest_running = true;
  837. for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
  838. cfg_cookie = cfg;
  839. ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
  840. if (!ops) {
  841. pr_err("selftest: failed to allocate io pgtable ops\n");
  842. return -ENOMEM;
  843. }
  844. /*
  845. * Initial sanity checks.
  846. * Empty page tables shouldn't provide any translations.
  847. */
  848. if (ops->iova_to_phys(ops, 42))
  849. return __FAIL(ops, i);
  850. if (ops->iova_to_phys(ops, SZ_1G + 42))
  851. return __FAIL(ops, i);
  852. if (ops->iova_to_phys(ops, SZ_2G + 42))
  853. return __FAIL(ops, i);
  854. /*
  855. * Distinct mappings of different granule sizes.
  856. */
  857. iova = 0;
  858. for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
  859. size = 1UL << j;
  860. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  861. IOMMU_WRITE |
  862. IOMMU_NOEXEC |
  863. IOMMU_CACHE))
  864. return __FAIL(ops, i);
  865. /* Overlapping mappings */
  866. if (!ops->map(ops, iova, iova + size, size,
  867. IOMMU_READ | IOMMU_NOEXEC))
  868. return __FAIL(ops, i);
  869. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  870. return __FAIL(ops, i);
  871. iova += SZ_1G;
  872. }
  873. /* Partial unmap */
  874. size = 1UL << __ffs(cfg->pgsize_bitmap);
  875. if (ops->unmap(ops, SZ_1G + size, size) != size)
  876. return __FAIL(ops, i);
  877. /* Remap of partial unmap */
  878. if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
  879. return __FAIL(ops, i);
  880. if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
  881. return __FAIL(ops, i);
  882. /* Full unmap */
  883. iova = 0;
  884. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  885. while (j != BITS_PER_LONG) {
  886. size = 1UL << j;
  887. if (ops->unmap(ops, iova, size) != size)
  888. return __FAIL(ops, i);
  889. if (ops->iova_to_phys(ops, iova + 42))
  890. return __FAIL(ops, i);
  891. /* Remap full block */
  892. if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
  893. return __FAIL(ops, i);
  894. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  895. return __FAIL(ops, i);
  896. iova += SZ_1G;
  897. j++;
  898. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  899. }
  900. free_io_pgtable_ops(ops);
  901. }
  902. selftest_running = false;
  903. return 0;
  904. }
  905. static int __init arm_lpae_do_selftests(void)
  906. {
  907. static const unsigned long pgsize[] = {
  908. SZ_4K | SZ_2M | SZ_1G,
  909. SZ_16K | SZ_32M,
  910. SZ_64K | SZ_512M,
  911. };
  912. static const unsigned int ias[] = {
  913. 32, 36, 40, 42, 44, 48,
  914. };
  915. int i, j, pass = 0, fail = 0;
  916. struct io_pgtable_cfg cfg = {
  917. .tlb = &dummy_tlb_ops,
  918. .oas = 48,
  919. .quirks = IO_PGTABLE_QUIRK_NO_DMA,
  920. };
  921. for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
  922. for (j = 0; j < ARRAY_SIZE(ias); ++j) {
  923. cfg.pgsize_bitmap = pgsize[i];
  924. cfg.ias = ias[j];
  925. pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
  926. pgsize[i], ias[j]);
  927. if (arm_lpae_run_tests(&cfg))
  928. fail++;
  929. else
  930. pass++;
  931. }
  932. }
  933. pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
  934. return fail ? -EFAULT : 0;
  935. }
  936. subsys_initcall(arm_lpae_do_selftests);
  937. #endif