mma7455_core.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * IIO accel core driver for Freescale MMA7455L 3-axis 10-bit accelerometer
  3. * Copyright 2015 Joachim Eastwood <manabian@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * UNSUPPORTED hardware features:
  10. * - 8-bit mode with different scales
  11. * - INT1/INT2 interrupts
  12. * - Offset calibration
  13. * - Events
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/iio/iio.h>
  17. #include <linux/iio/sysfs.h>
  18. #include <linux/iio/buffer.h>
  19. #include <linux/iio/trigger.h>
  20. #include <linux/iio/trigger_consumer.h>
  21. #include <linux/iio/triggered_buffer.h>
  22. #include <linux/module.h>
  23. #include <linux/regmap.h>
  24. #include "mma7455.h"
  25. #define MMA7455_REG_XOUTL 0x00
  26. #define MMA7455_REG_XOUTH 0x01
  27. #define MMA7455_REG_YOUTL 0x02
  28. #define MMA7455_REG_YOUTH 0x03
  29. #define MMA7455_REG_ZOUTL 0x04
  30. #define MMA7455_REG_ZOUTH 0x05
  31. #define MMA7455_REG_STATUS 0x09
  32. #define MMA7455_STATUS_DRDY BIT(0)
  33. #define MMA7455_REG_WHOAMI 0x0f
  34. #define MMA7455_WHOAMI_ID 0x55
  35. #define MMA7455_REG_MCTL 0x16
  36. #define MMA7455_MCTL_MODE_STANDBY 0x00
  37. #define MMA7455_MCTL_MODE_MEASURE 0x01
  38. #define MMA7455_REG_CTL1 0x18
  39. #define MMA7455_CTL1_DFBW_MASK BIT(7)
  40. #define MMA7455_CTL1_DFBW_125HZ BIT(7)
  41. #define MMA7455_CTL1_DFBW_62_5HZ 0
  42. #define MMA7455_REG_TW 0x1e
  43. /*
  44. * When MMA7455 is used in 10-bit it has a fullscale of -8g
  45. * corresponding to raw value -512. The userspace interface
  46. * uses m/s^2 and we declare micro units.
  47. * So scale factor is given by:
  48. * g * 8 * 1e6 / 512 = 153228.90625, with g = 9.80665
  49. */
  50. #define MMA7455_10BIT_SCALE 153229
  51. struct mma7455_data {
  52. struct regmap *regmap;
  53. /*
  54. * Used to reorganize data. Will ensure correct alignment of
  55. * the timestamp if present
  56. */
  57. struct {
  58. __le16 channels[3];
  59. s64 ts __aligned(8);
  60. } scan;
  61. };
  62. static int mma7455_drdy(struct mma7455_data *mma7455)
  63. {
  64. struct device *dev = regmap_get_device(mma7455->regmap);
  65. unsigned int reg;
  66. int tries = 3;
  67. int ret;
  68. while (tries-- > 0) {
  69. ret = regmap_read(mma7455->regmap, MMA7455_REG_STATUS, &reg);
  70. if (ret)
  71. return ret;
  72. if (reg & MMA7455_STATUS_DRDY)
  73. return 0;
  74. msleep(20);
  75. }
  76. dev_warn(dev, "data not ready\n");
  77. return -EIO;
  78. }
  79. static irqreturn_t mma7455_trigger_handler(int irq, void *p)
  80. {
  81. struct iio_poll_func *pf = p;
  82. struct iio_dev *indio_dev = pf->indio_dev;
  83. struct mma7455_data *mma7455 = iio_priv(indio_dev);
  84. int ret;
  85. ret = mma7455_drdy(mma7455);
  86. if (ret)
  87. goto done;
  88. ret = regmap_bulk_read(mma7455->regmap, MMA7455_REG_XOUTL,
  89. mma7455->scan.channels,
  90. sizeof(mma7455->scan.channels));
  91. if (ret)
  92. goto done;
  93. iio_push_to_buffers_with_timestamp(indio_dev, &mma7455->scan,
  94. iio_get_time_ns(indio_dev));
  95. done:
  96. iio_trigger_notify_done(indio_dev->trig);
  97. return IRQ_HANDLED;
  98. }
  99. static int mma7455_read_raw(struct iio_dev *indio_dev,
  100. struct iio_chan_spec const *chan,
  101. int *val, int *val2, long mask)
  102. {
  103. struct mma7455_data *mma7455 = iio_priv(indio_dev);
  104. unsigned int reg;
  105. __le16 data;
  106. int ret;
  107. switch (mask) {
  108. case IIO_CHAN_INFO_RAW:
  109. if (iio_buffer_enabled(indio_dev))
  110. return -EBUSY;
  111. ret = mma7455_drdy(mma7455);
  112. if (ret)
  113. return ret;
  114. ret = regmap_bulk_read(mma7455->regmap, chan->address, &data,
  115. sizeof(data));
  116. if (ret)
  117. return ret;
  118. *val = sign_extend32(le16_to_cpu(data), 9);
  119. return IIO_VAL_INT;
  120. case IIO_CHAN_INFO_SCALE:
  121. *val = 0;
  122. *val2 = MMA7455_10BIT_SCALE;
  123. return IIO_VAL_INT_PLUS_MICRO;
  124. case IIO_CHAN_INFO_SAMP_FREQ:
  125. ret = regmap_read(mma7455->regmap, MMA7455_REG_CTL1, &reg);
  126. if (ret)
  127. return ret;
  128. if (reg & MMA7455_CTL1_DFBW_MASK)
  129. *val = 250;
  130. else
  131. *val = 125;
  132. return IIO_VAL_INT;
  133. }
  134. return -EINVAL;
  135. }
  136. static int mma7455_write_raw(struct iio_dev *indio_dev,
  137. struct iio_chan_spec const *chan,
  138. int val, int val2, long mask)
  139. {
  140. struct mma7455_data *mma7455 = iio_priv(indio_dev);
  141. int i;
  142. switch (mask) {
  143. case IIO_CHAN_INFO_SAMP_FREQ:
  144. if (val == 250 && val2 == 0)
  145. i = MMA7455_CTL1_DFBW_125HZ;
  146. else if (val == 125 && val2 == 0)
  147. i = MMA7455_CTL1_DFBW_62_5HZ;
  148. else
  149. return -EINVAL;
  150. return regmap_update_bits(mma7455->regmap, MMA7455_REG_CTL1,
  151. MMA7455_CTL1_DFBW_MASK, i);
  152. case IIO_CHAN_INFO_SCALE:
  153. /* In 10-bit mode there is only one scale available */
  154. if (val == 0 && val2 == MMA7455_10BIT_SCALE)
  155. return 0;
  156. break;
  157. }
  158. return -EINVAL;
  159. }
  160. static IIO_CONST_ATTR(sampling_frequency_available, "125 250");
  161. static struct attribute *mma7455_attributes[] = {
  162. &iio_const_attr_sampling_frequency_available.dev_attr.attr,
  163. NULL
  164. };
  165. static const struct attribute_group mma7455_group = {
  166. .attrs = mma7455_attributes,
  167. };
  168. static const struct iio_info mma7455_info = {
  169. .attrs = &mma7455_group,
  170. .read_raw = mma7455_read_raw,
  171. .write_raw = mma7455_write_raw,
  172. .driver_module = THIS_MODULE,
  173. };
  174. #define MMA7455_CHANNEL(axis, idx) { \
  175. .type = IIO_ACCEL, \
  176. .modified = 1, \
  177. .address = MMA7455_REG_##axis##OUTL,\
  178. .channel2 = IIO_MOD_##axis, \
  179. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  180. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
  181. BIT(IIO_CHAN_INFO_SCALE), \
  182. .scan_index = idx, \
  183. .scan_type = { \
  184. .sign = 's', \
  185. .realbits = 10, \
  186. .storagebits = 16, \
  187. .endianness = IIO_LE, \
  188. }, \
  189. }
  190. static const struct iio_chan_spec mma7455_channels[] = {
  191. MMA7455_CHANNEL(X, 0),
  192. MMA7455_CHANNEL(Y, 1),
  193. MMA7455_CHANNEL(Z, 2),
  194. IIO_CHAN_SOFT_TIMESTAMP(3),
  195. };
  196. static const unsigned long mma7455_scan_masks[] = {0x7, 0};
  197. const struct regmap_config mma7455_core_regmap = {
  198. .reg_bits = 8,
  199. .val_bits = 8,
  200. .max_register = MMA7455_REG_TW,
  201. };
  202. EXPORT_SYMBOL_GPL(mma7455_core_regmap);
  203. int mma7455_core_probe(struct device *dev, struct regmap *regmap,
  204. const char *name)
  205. {
  206. struct mma7455_data *mma7455;
  207. struct iio_dev *indio_dev;
  208. unsigned int reg;
  209. int ret;
  210. ret = regmap_read(regmap, MMA7455_REG_WHOAMI, &reg);
  211. if (ret) {
  212. dev_err(dev, "unable to read reg\n");
  213. return ret;
  214. }
  215. if (reg != MMA7455_WHOAMI_ID) {
  216. dev_err(dev, "device id mismatch\n");
  217. return -ENODEV;
  218. }
  219. indio_dev = devm_iio_device_alloc(dev, sizeof(*mma7455));
  220. if (!indio_dev)
  221. return -ENOMEM;
  222. dev_set_drvdata(dev, indio_dev);
  223. mma7455 = iio_priv(indio_dev);
  224. mma7455->regmap = regmap;
  225. indio_dev->info = &mma7455_info;
  226. indio_dev->name = name;
  227. indio_dev->dev.parent = dev;
  228. indio_dev->modes = INDIO_DIRECT_MODE;
  229. indio_dev->channels = mma7455_channels;
  230. indio_dev->num_channels = ARRAY_SIZE(mma7455_channels);
  231. indio_dev->available_scan_masks = mma7455_scan_masks;
  232. regmap_write(mma7455->regmap, MMA7455_REG_MCTL,
  233. MMA7455_MCTL_MODE_MEASURE);
  234. ret = iio_triggered_buffer_setup(indio_dev, NULL,
  235. mma7455_trigger_handler, NULL);
  236. if (ret) {
  237. dev_err(dev, "unable to setup triggered buffer\n");
  238. return ret;
  239. }
  240. ret = iio_device_register(indio_dev);
  241. if (ret) {
  242. dev_err(dev, "unable to register device\n");
  243. iio_triggered_buffer_cleanup(indio_dev);
  244. return ret;
  245. }
  246. return 0;
  247. }
  248. EXPORT_SYMBOL_GPL(mma7455_core_probe);
  249. int mma7455_core_remove(struct device *dev)
  250. {
  251. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  252. struct mma7455_data *mma7455 = iio_priv(indio_dev);
  253. iio_device_unregister(indio_dev);
  254. iio_triggered_buffer_cleanup(indio_dev);
  255. regmap_write(mma7455->regmap, MMA7455_REG_MCTL,
  256. MMA7455_MCTL_MODE_STANDBY);
  257. return 0;
  258. }
  259. EXPORT_SYMBOL_GPL(mma7455_core_remove);
  260. MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
  261. MODULE_DESCRIPTION("Freescale MMA7455L core accelerometer driver");
  262. MODULE_LICENSE("GPL v2");