mga_irq.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /* mga_irq.c -- IRQ handling for radeon -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  5. *
  6. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  7. * initial release of the Radeon 8500 driver under the XFree86 license.
  8. * This notice must be preserved.
  9. *
  10. * Permission is hereby granted, free of charge, to any person obtaining a
  11. * copy of this software and associated documentation files (the "Software"),
  12. * to deal in the Software without restriction, including without limitation
  13. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  14. * and/or sell copies of the Software, and to permit persons to whom the
  15. * Software is furnished to do so, subject to the following conditions:
  16. *
  17. * The above copyright notice and this permission notice (including the next
  18. * paragraph) shall be included in all copies or substantial portions of the
  19. * Software.
  20. *
  21. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  22. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  23. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  24. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  25. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  26. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  27. * DEALINGS IN THE SOFTWARE.
  28. *
  29. * Authors:
  30. * Keith Whitwell <keith@tungstengraphics.com>
  31. * Eric Anholt <anholt@FreeBSD.org>
  32. */
  33. #include <drm/drmP.h>
  34. #include <drm/mga_drm.h>
  35. #include "mga_drv.h"
  36. u32 mga_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  37. {
  38. const drm_mga_private_t *const dev_priv =
  39. (drm_mga_private_t *) dev->dev_private;
  40. if (pipe != 0)
  41. return 0;
  42. return atomic_read(&dev_priv->vbl_received);
  43. }
  44. irqreturn_t mga_driver_irq_handler(int irq, void *arg)
  45. {
  46. struct drm_device *dev = (struct drm_device *) arg;
  47. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  48. int status;
  49. int handled = 0;
  50. status = MGA_READ(MGA_STATUS);
  51. /* VBLANK interrupt */
  52. if (status & MGA_VLINEPEN) {
  53. MGA_WRITE(MGA_ICLEAR, MGA_VLINEICLR);
  54. atomic_inc(&dev_priv->vbl_received);
  55. drm_handle_vblank(dev, 0);
  56. handled = 1;
  57. }
  58. /* SOFTRAP interrupt */
  59. if (status & MGA_SOFTRAPEN) {
  60. const u32 prim_start = MGA_READ(MGA_PRIMADDRESS);
  61. const u32 prim_end = MGA_READ(MGA_PRIMEND);
  62. MGA_WRITE(MGA_ICLEAR, MGA_SOFTRAPICLR);
  63. /* In addition to clearing the interrupt-pending bit, we
  64. * have to write to MGA_PRIMEND to re-start the DMA operation.
  65. */
  66. if ((prim_start & ~0x03) != (prim_end & ~0x03))
  67. MGA_WRITE(MGA_PRIMEND, prim_end);
  68. atomic_inc(&dev_priv->last_fence_retired);
  69. wake_up(&dev_priv->fence_queue);
  70. handled = 1;
  71. }
  72. if (handled)
  73. return IRQ_HANDLED;
  74. return IRQ_NONE;
  75. }
  76. int mga_enable_vblank(struct drm_device *dev, unsigned int pipe)
  77. {
  78. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  79. if (pipe != 0) {
  80. DRM_ERROR("tried to enable vblank on non-existent crtc %u\n",
  81. pipe);
  82. return 0;
  83. }
  84. MGA_WRITE(MGA_IEN, MGA_VLINEIEN | MGA_SOFTRAPEN);
  85. return 0;
  86. }
  87. void mga_disable_vblank(struct drm_device *dev, unsigned int pipe)
  88. {
  89. if (pipe != 0) {
  90. DRM_ERROR("tried to disable vblank on non-existent crtc %u\n",
  91. pipe);
  92. }
  93. /* Do *NOT* disable the vertical refresh interrupt. MGA doesn't have
  94. * a nice hardware counter that tracks the number of refreshes when
  95. * the interrupt is disabled, and the kernel doesn't know the refresh
  96. * rate to calculate an estimate.
  97. */
  98. /* MGA_WRITE(MGA_IEN, MGA_VLINEIEN | MGA_SOFTRAPEN); */
  99. }
  100. int mga_driver_fence_wait(struct drm_device *dev, unsigned int *sequence)
  101. {
  102. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  103. unsigned int cur_fence;
  104. int ret = 0;
  105. /* Assume that the user has missed the current sequence number
  106. * by about a day rather than she wants to wait for years
  107. * using fences.
  108. */
  109. DRM_WAIT_ON(ret, dev_priv->fence_queue, 3 * HZ,
  110. (((cur_fence = atomic_read(&dev_priv->last_fence_retired))
  111. - *sequence) <= (1 << 23)));
  112. *sequence = cur_fence;
  113. return ret;
  114. }
  115. void mga_driver_irq_preinstall(struct drm_device *dev)
  116. {
  117. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  118. /* Disable *all* interrupts */
  119. MGA_WRITE(MGA_IEN, 0);
  120. /* Clear bits if they're already high */
  121. MGA_WRITE(MGA_ICLEAR, ~0);
  122. }
  123. int mga_driver_irq_postinstall(struct drm_device *dev)
  124. {
  125. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  126. init_waitqueue_head(&dev_priv->fence_queue);
  127. /* Turn on soft trap interrupt. Vertical blank interrupts are enabled
  128. * in mga_enable_vblank.
  129. */
  130. MGA_WRITE(MGA_IEN, MGA_SOFTRAPEN);
  131. return 0;
  132. }
  133. void mga_driver_irq_uninstall(struct drm_device *dev)
  134. {
  135. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  136. if (!dev_priv)
  137. return;
  138. /* Disable *all* interrupts */
  139. MGA_WRITE(MGA_IEN, 0);
  140. dev->irq_enabled = false;
  141. }