mtk_disp_dither.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * Copyright (c) 2019 MediaTek Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <drm/drmP.h>
  14. #include <linux/clk.h>
  15. #include <linux/component.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/soc/mediatek/mtk-cmdq.h>
  21. #include "mtk_drm_crtc.h"
  22. #include "mtk_drm_ddp_comp.h"
  23. #include "mtk_drm_drv.h"
  24. #include "mtk_log.h"
  25. #include "mtk_dump.h"
  26. #define DISP_DITHER_EN 0x0
  27. #define DISP_REG_DITHER_CFG 0x20
  28. #define DISP_REG_DITHER_SIZE 0x30
  29. #define DISP_DITHER_5 0x0114
  30. #define DISP_DITHER_7 0x011c
  31. #define DISP_DITHER_15 0x013c
  32. #define DISP_DITHER_16 0x0140
  33. #define DITHER_REG(idx) (0x100 + (idx)*4)
  34. #define DITHER_BYPASS_SHADOW BIT(0)
  35. #define DITHER_READ_WRK_REG BIT(2)
  36. #define DISP_DITHERING BIT(2)
  37. #define DITHER_LSB_ERR_SHIFT_R(x) (((x)&0x7) << 28)
  38. #define DITHER_OVFLW_BIT_R(x) (((x)&0x7) << 24)
  39. #define DITHER_ADD_LSHIFT_R(x) (((x)&0x7) << 20)
  40. #define DITHER_ADD_RSHIFT_R(x) (((x)&0x7) << 16)
  41. #define DITHER_NEW_BIT_MODE BIT(0)
  42. #define DITHER_LSB_ERR_SHIFT_B(x) (((x)&0x7) << 28)
  43. #define DITHER_OVFLW_BIT_B(x) (((x)&0x7) << 24)
  44. #define DITHER_ADD_LSHIFT_B(x) (((x)&0x7) << 20)
  45. #define DITHER_ADD_RSHIFT_B(x) (((x)&0x7) << 16)
  46. #define DITHER_LSB_ERR_SHIFT_G(x) (((x)&0x7) << 12)
  47. #define DITHER_OVFLW_BIT_G(x) (((x)&0x7) << 8)
  48. #define DITHER_ADD_LSHIFT_G(x) (((x)&0x7) << 4)
  49. #define DITHER_ADD_RSHIFT_G(x) (((x)&0x7) << 0)
  50. #define DITHER_TOTAL_MODULE_NUM (2)
  51. static unsigned int g_dither_relay_value[DITHER_TOTAL_MODULE_NUM];
  52. #define index_of_dither(module) ((module == DDP_COMPONENT_DITHER0) ? 0 : 1)
  53. static atomic_t g_dither_is_clock_on = ATOMIC_INIT(0);
  54. static DEFINE_SPINLOCK(g_dither_clock_lock);
  55. enum COLOR_IOCTL_CMD {
  56. DITHER_SELECT = 0,
  57. };
  58. struct mtk_disp_dither_data {
  59. bool support_shadow;
  60. };
  61. struct mtk_disp_dither {
  62. struct mtk_ddp_comp ddp_comp;
  63. struct drm_crtc *crtc;
  64. int pwr_sta;
  65. unsigned int cfg_reg;
  66. const struct mtk_disp_dither_data *data;
  67. };
  68. static void mtk_dither_config(struct mtk_ddp_comp *comp,
  69. struct mtk_ddp_config *cfg,
  70. struct cmdq_pkt *handle)
  71. {
  72. struct mtk_disp_dither *priv = dev_get_drvdata(comp->dev);
  73. unsigned int enable = 1;
  74. DDPINFO("%s: bbp = %u\n", __func__, cfg->bpc);
  75. DDPINFO("%s: width = %u height = %u\n", __func__, cfg->w, cfg->h);
  76. /* skip redundant config */
  77. if (priv->pwr_sta != 0)
  78. return;
  79. priv->pwr_sta = 1;
  80. if (cfg->bpc == 8) { /* 888 */
  81. cmdq_pkt_write(handle, comp->cmdq_base,
  82. comp->regs_pa + DITHER_REG(15),
  83. 0x20200001, ~0);
  84. cmdq_pkt_write(handle, comp->cmdq_base,
  85. comp->regs_pa + DITHER_REG(16),
  86. 0x20202020, ~0);
  87. } else if (cfg->bpc == 5) { /* 565 */
  88. cmdq_pkt_write(handle, comp->cmdq_base,
  89. comp->regs_pa + DITHER_REG(15),
  90. 0x50500001, ~0);
  91. cmdq_pkt_write(handle, comp->cmdq_base,
  92. comp->regs_pa + DITHER_REG(16),
  93. 0x50504040, ~0);
  94. } else if (cfg->bpc == 6) { /* 666 */
  95. cmdq_pkt_write(handle, comp->cmdq_base,
  96. comp->regs_pa + DITHER_REG(15),
  97. 0x40400001, ~0);
  98. cmdq_pkt_write(handle, comp->cmdq_base,
  99. comp->regs_pa + DITHER_REG(16),
  100. 0x40404040, ~0);
  101. } else if (cfg->bpc > 8) {
  102. /* High depth LCM, no need dither */
  103. DDPINFO("%s: High depth LCM (bpp = %u), no dither\n",
  104. __func__, cfg->bpc);
  105. } else {
  106. /* Invalid dither bpp, bypass dither */
  107. /* FIXME: this case would cause dither hang */
  108. DDPINFO("%s: Invalid dither bpp = %u\n",
  109. __func__, cfg->bpc);
  110. enable = 0;
  111. }
  112. if (enable == 1) {
  113. cmdq_pkt_write(handle, comp->cmdq_base,
  114. comp->regs_pa + DITHER_REG(5),
  115. 0x00000000, ~0);
  116. cmdq_pkt_write(handle, comp->cmdq_base,
  117. comp->regs_pa + DITHER_REG(6),
  118. 0x00003002, ~0);
  119. cmdq_pkt_write(handle, comp->cmdq_base,
  120. comp->regs_pa + DITHER_REG(7),
  121. 0x00000000, ~0);
  122. cmdq_pkt_write(handle, comp->cmdq_base,
  123. comp->regs_pa + DITHER_REG(8),
  124. 0x00000000, ~0);
  125. cmdq_pkt_write(handle, comp->cmdq_base,
  126. comp->regs_pa + DITHER_REG(9),
  127. 0x00000000, ~0);
  128. cmdq_pkt_write(handle, comp->cmdq_base,
  129. comp->regs_pa + DITHER_REG(10),
  130. 0x00000000, ~0);
  131. cmdq_pkt_write(handle, comp->cmdq_base,
  132. comp->regs_pa + DITHER_REG(11),
  133. 0x00000000, ~0);
  134. cmdq_pkt_write(handle, comp->cmdq_base,
  135. comp->regs_pa + DITHER_REG(12),
  136. 0x00000011, ~0);
  137. cmdq_pkt_write(handle, comp->cmdq_base,
  138. comp->regs_pa + DITHER_REG(13),
  139. 0x00000000, ~0);
  140. cmdq_pkt_write(handle, comp->cmdq_base,
  141. comp->regs_pa + DITHER_REG(14),
  142. 0x00000000, ~0);
  143. }
  144. priv->cfg_reg = enable << 1 | (priv->cfg_reg & ~(0x1 << 1));
  145. cmdq_pkt_write(handle, comp->cmdq_base,
  146. comp->regs_pa + DISP_DITHER_EN, enable, ~0);
  147. cmdq_pkt_write(handle, comp->cmdq_base,
  148. comp->regs_pa + DISP_REG_DITHER_CFG,
  149. enable << 1 |
  150. g_dither_relay_value[index_of_dither(comp->id)], 0x3);
  151. cmdq_pkt_write(handle, comp->cmdq_base,
  152. comp->regs_pa + DISP_REG_DITHER_SIZE,
  153. cfg->w << 16 | cfg->h, ~0);
  154. }
  155. static void mtk_dither_start(struct mtk_ddp_comp *comp,
  156. struct cmdq_pkt *handle)
  157. {
  158. struct mtk_disp_dither *priv = dev_get_drvdata(comp->dev);
  159. DDPINFO("%s\n", __func__);
  160. priv->pwr_sta = 1;
  161. }
  162. static void mtk_dither_stop(struct mtk_ddp_comp *comp,
  163. struct cmdq_pkt *handle)
  164. {
  165. struct mtk_disp_dither *priv = dev_get_drvdata(comp->dev);
  166. DDPINFO("%s\n", __func__);
  167. priv->pwr_sta = 0;
  168. }
  169. static void mtk_dither_bypass(struct mtk_ddp_comp *comp,
  170. struct cmdq_pkt *handle)
  171. {
  172. struct mtk_disp_dither *priv = dev_get_drvdata(comp->dev);
  173. DDPINFO("%s\n", __func__);
  174. g_dither_relay_value[index_of_dither(comp->id)] = 0x1;
  175. priv->cfg_reg = 0x1 | (priv->cfg_reg & ~0x1);
  176. cmdq_pkt_write(handle, comp->cmdq_base,
  177. comp->regs_pa + DISP_REG_DITHER_CFG,
  178. g_dither_relay_value[index_of_dither(comp->id)], 0x1);
  179. }
  180. static void mtk_dither_prepare(struct mtk_ddp_comp *comp)
  181. {
  182. #if defined(CONFIG_DRM_MTK_SHADOW_REGISTER_SUPPORT)
  183. struct mtk_disp_dither *priv = dev_get_drvdata(comp->dev);
  184. #endif
  185. mtk_ddp_comp_clk_prepare(comp);
  186. atomic_set(&g_dither_is_clock_on, 1);
  187. #if defined(CONFIG_DRM_MTK_SHADOW_REGISTER_SUPPORT)
  188. if (priv->data->support_shadow) {
  189. /* Enable shadow register and read shadow register */
  190. mtk_ddp_write_mask_cpu(comp, 0x0,
  191. DITHER_REG(0), DITHER_BYPASS_SHADOW);
  192. } else {
  193. /* Bypass shadow register and read shadow register */
  194. mtk_ddp_write_mask_cpu(comp, DITHER_BYPASS_SHADOW,
  195. DITHER_REG(0), DITHER_BYPASS_SHADOW);
  196. }
  197. #else
  198. #if defined(CONFIG_MACH_MT6873) || defined(CONFIG_MACH_MT6853) \
  199. || defined(CONFIG_MACH_MT6833)
  200. /* Bypass shadow register and read shadow register */
  201. mtk_ddp_write_mask_cpu(comp, DITHER_BYPASS_SHADOW,
  202. DITHER_REG(0), DITHER_BYPASS_SHADOW);
  203. #endif
  204. #endif
  205. }
  206. static void mtk_dither_unprepare(struct mtk_ddp_comp *comp)
  207. {
  208. unsigned long flags;
  209. DDPINFO("%s @ %d......... spin_lock_irqsave ++ ",
  210. __func__, __LINE__);
  211. spin_lock_irqsave(&g_dither_clock_lock, flags);
  212. DDPINFO("%s @ %d......... spin_lock_irqsave -- ",
  213. __func__, __LINE__);
  214. atomic_set(&g_dither_is_clock_on, 0);
  215. spin_unlock_irqrestore(&g_dither_clock_lock, flags);
  216. DDPINFO("%s @ %d......... spin_unlock_irqrestore ",
  217. __func__, __LINE__);
  218. mtk_ddp_comp_clk_unprepare(comp);
  219. }
  220. /* TODO */
  221. /* partial update
  222. * static int _dither_partial_update(struct mtk_ddp_comp *comp, void *arg,
  223. * struct cmdq_pkt *handle)
  224. * {
  225. * struct disp_rect *roi = (struct disp_rect *) arg;
  226. * int width = roi->width;
  227. * int height = roi->height;
  228. *
  229. * cmdq_pkt_write(handle, comp->cmdq_base,
  230. * comp->regs_pa + DISP_REG_DITHER_SIZE, width << 16 | height, ~0);
  231. * return 0;
  232. * }
  233. *
  234. * static int mtk_dither_io_cmd(struct mtk_ddp_comp *comp,
  235. * struct cmdq_pkt *handle,
  236. * enum mtk_ddp_io_cmd io_cmd,
  237. * void *params)
  238. * {
  239. * int ret = -1;
  240. * if (io_cmd == DDP_PARTIAL_UPDATE) {
  241. * _dither_partial_update(comp, params, handle);
  242. * ret = 0;
  243. * }
  244. * return ret;
  245. * }
  246. */
  247. void mtk_dither_select(struct mtk_ddp_comp *comp,
  248. struct cmdq_pkt *handle,
  249. unsigned int bpc)
  250. {
  251. unsigned int enable = 0x1;
  252. if (bpc == 8) { /* 888 */
  253. writel(0x20200001, comp->regs + DITHER_REG(15));
  254. writel(0x20202020, comp->regs + DITHER_REG(16));
  255. } else if (bpc == 5) { /* 565 */
  256. writel(0x50500001, comp->regs + DITHER_REG(15));
  257. writel(0x50504040, comp->regs + DITHER_REG(16));
  258. } else if (bpc == 6) { /* 666 */
  259. writel(0x40400001, comp->regs + DITHER_REG(15));
  260. writel(0x40404040, comp->regs + DITHER_REG(16));
  261. } else if (bpc > 8) {
  262. /* High depth LCM, no need dither */
  263. DDPINFO("%s: High depth LCM (bpp = %u), no dither\n",
  264. __func__, bpc);
  265. } else {
  266. /* Invalid dither bpp, bypass dither */
  267. /* FIXME: this case would cause dither hang */
  268. DDPINFO("%s: Invalid dither bpp = %u\n", __func__, bpc);
  269. enable = 0;
  270. }
  271. if (enable == 1) {
  272. writel(0x00000000, comp->regs + DITHER_REG(5));
  273. writel(0x00003002, comp->regs + DITHER_REG(6));
  274. writel(0x00000000, comp->regs + DITHER_REG(7));
  275. writel(0x00000000, comp->regs + DITHER_REG(8));
  276. writel(0x00000000, comp->regs + DITHER_REG(9));
  277. writel(0x00000000, comp->regs + DITHER_REG(10));
  278. writel(0x00000000, comp->regs + DITHER_REG(11));
  279. writel(0x00000011, comp->regs + DITHER_REG(12));
  280. writel(0x00000000, comp->regs + DITHER_REG(13));
  281. writel(0x00000000, comp->regs + DITHER_REG(14));
  282. }
  283. writel(enable, comp->regs + DISP_DITHER_EN);
  284. writel(enable << 1 | (~enable), comp->regs + DISP_REG_DITHER_CFG);
  285. }
  286. static int mtk_dither_user_cmd(struct mtk_ddp_comp *comp,
  287. struct cmdq_pkt *handle, unsigned int cmd, void *data)
  288. {
  289. DDPINFO("%s: cmd: %d\n", __func__, cmd);
  290. switch (cmd) {
  291. case DITHER_SELECT:
  292. {
  293. unsigned int bpc = *((unsigned int *)data);
  294. mtk_dither_select(comp, NULL, bpc);
  295. }
  296. break;
  297. default:
  298. DDPPR_ERR("%s: error cmd: %d\n", __func__, cmd);
  299. return -EINVAL;
  300. }
  301. return 0;
  302. }
  303. static const struct mtk_ddp_comp_funcs mtk_disp_dither_funcs = {
  304. .config = mtk_dither_config,
  305. .start = mtk_dither_start,
  306. .stop = mtk_dither_stop,
  307. .bypass = mtk_dither_bypass,
  308. .user_cmd = mtk_dither_user_cmd,
  309. .prepare = mtk_dither_prepare,
  310. .unprepare = mtk_dither_unprepare,
  311. /* partial update
  312. * .io_cmd = mtk_dither_io_cmd,
  313. */
  314. };
  315. static int mtk_disp_dither_bind(struct device *dev, struct device *master,
  316. void *data)
  317. {
  318. struct mtk_disp_dither *priv = dev_get_drvdata(dev);
  319. struct drm_device *drm_dev = data;
  320. int ret;
  321. DDPINFO("%s\n", __func__);
  322. ret = mtk_ddp_comp_register(drm_dev, &priv->ddp_comp);
  323. if (ret < 0) {
  324. dev_err(dev, "Failed to register component %s: %d\n",
  325. dev->of_node->full_name, ret);
  326. return ret;
  327. }
  328. return 0;
  329. }
  330. static void mtk_disp_dither_unbind(struct device *dev, struct device *master,
  331. void *data)
  332. {
  333. struct mtk_disp_dither *priv = dev_get_drvdata(dev);
  334. struct drm_device *drm_dev = data;
  335. mtk_ddp_comp_unregister(drm_dev, &priv->ddp_comp);
  336. }
  337. static const struct component_ops mtk_disp_dither_component_ops = {
  338. .bind = mtk_disp_dither_bind,
  339. .unbind = mtk_disp_dither_unbind,
  340. };
  341. void mtk_dither_dump(struct mtk_ddp_comp *comp)
  342. {
  343. void __iomem *baddr = comp->regs;
  344. DDPDUMP("== %s REGS ==\n", mtk_dump_comp_str(comp));
  345. mtk_cust_dump_reg(baddr, 0x0, 0x20, 0x30, -1);
  346. mtk_cust_dump_reg(baddr, 0x24, 0x28, -1, -1);
  347. }
  348. static int mtk_disp_dither_probe(struct platform_device *pdev)
  349. {
  350. struct device *dev = &pdev->dev;
  351. struct mtk_disp_dither *priv;
  352. enum mtk_ddp_comp_id comp_id;
  353. int ret;
  354. DDPINFO("%s+\n", __func__);
  355. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  356. if (priv == NULL)
  357. return -ENOMEM;
  358. comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DISP_DITHER);
  359. if ((int)comp_id < 0) {
  360. DDPPR_ERR("Failed to identify by alias: %d\n", comp_id);
  361. return comp_id;
  362. }
  363. ret = mtk_ddp_comp_init(dev, dev->of_node, &priv->ddp_comp, comp_id,
  364. &mtk_disp_dither_funcs);
  365. if (ret != 0) {
  366. DDPPR_ERR("Failed to initialize component: %d\n", ret);
  367. return ret;
  368. }
  369. priv->pwr_sta = 0;
  370. priv->cfg_reg = 0x80000100;
  371. platform_set_drvdata(pdev, priv);
  372. pm_runtime_enable(dev);
  373. ret = component_add(dev, &mtk_disp_dither_component_ops);
  374. if (ret != 0) {
  375. dev_err(dev, "Failed to add component: %d\n", ret);
  376. pm_runtime_disable(dev);
  377. }
  378. DDPINFO("%s-\n", __func__);
  379. return ret;
  380. }
  381. static int mtk_disp_dither_remove(struct platform_device *pdev)
  382. {
  383. component_del(&pdev->dev, &mtk_disp_dither_component_ops);
  384. pm_runtime_disable(&pdev->dev);
  385. return 0;
  386. }
  387. static const struct mtk_disp_dither_data mt6779_dither_driver_data = {
  388. .support_shadow = false,
  389. };
  390. static const struct mtk_disp_dither_data mt6885_dither_driver_data = {
  391. .support_shadow = false,
  392. };
  393. static const struct mtk_disp_dither_data mt6873_dither_driver_data = {
  394. .support_shadow = false,
  395. };
  396. static const struct mtk_disp_dither_data mt6853_dither_driver_data = {
  397. .support_shadow = false,
  398. };
  399. static const struct mtk_disp_dither_data mt6833_dither_driver_data = {
  400. .support_shadow = false,
  401. };
  402. static const struct of_device_id mtk_disp_dither_driver_dt_match[] = {
  403. { .compatible = "mediatek,mt6779-disp-dither",
  404. .data = &mt6779_dither_driver_data},
  405. { .compatible = "mediatek,mt6885-disp-dither",
  406. .data = &mt6885_dither_driver_data},
  407. { .compatible = "mediatek,mt6873-disp-dither",
  408. .data = &mt6873_dither_driver_data},
  409. { .compatible = "mediatek,mt6853-disp-dither",
  410. .data = &mt6853_dither_driver_data},
  411. { .compatible = "mediatek,mt6833-disp-dither",
  412. .data = &mt6833_dither_driver_data},
  413. {},
  414. };
  415. MODULE_DEVICE_TABLE(of, mtk_disp_dither_driver_dt_match);
  416. struct platform_driver mtk_disp_dither_driver = {
  417. .probe = mtk_disp_dither_probe,
  418. .remove = mtk_disp_dither_remove,
  419. .driver = {
  420. .name = "mediatek-disp-dither",
  421. .owner = THIS_MODULE,
  422. .of_match_table = mtk_disp_dither_driver_dt_match,
  423. },
  424. };
  425. void dither_test(const char *cmd, char *debug_output, struct mtk_ddp_comp *comp)
  426. {
  427. unsigned int bpc;
  428. debug_output[0] = '\0';
  429. DDPINFO("%s: %s\n", __func__, cmd);
  430. if (strncmp(cmd, "sel:", 4) == 0) {
  431. if (cmd[4] == '0') {
  432. bpc = 0;
  433. mtk_dither_user_cmd(comp, NULL, DITHER_SELECT, &bpc);
  434. DDPINFO("bpc = 0\n");
  435. } else if (cmd[4] == '1') {
  436. bpc = 5;
  437. mtk_dither_user_cmd(comp, NULL, DITHER_SELECT, &bpc);
  438. DDPINFO("bpc = 5\n");
  439. } else if (cmd[4] == '2') {
  440. bpc = 6;
  441. mtk_dither_user_cmd(comp, NULL, DITHER_SELECT, &bpc);
  442. DDPINFO("bpc = 6\n");
  443. } else if (cmd[4] == '3') {
  444. bpc = 7;
  445. mtk_dither_user_cmd(comp, NULL, DITHER_SELECT, &bpc);
  446. DDPINFO("bpc = 7\n");
  447. } else {
  448. DDPINFO("unknown bpc\n");
  449. }
  450. }
  451. }