exynos_drm_gsc.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Eunchul Kim <chulspro.kim@samsung.com>
  5. * Jinyoung Jeon <jy0.jeon@samsung.com>
  6. * Sangmin Lee <lsmin.lee@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/clk.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <linux/regmap.h>
  20. #include <drm/drmP.h>
  21. #include <drm/exynos_drm.h>
  22. #include "regs-gsc.h"
  23. #include "exynos_drm_drv.h"
  24. #include "exynos_drm_ipp.h"
  25. #include "exynos_drm_gsc.h"
  26. /*
  27. * GSC stands for General SCaler and
  28. * supports image scaler/rotator and input/output DMA operations.
  29. * input DMA reads image data from the memory.
  30. * output DMA writes image data to memory.
  31. * GSC supports image rotation and image effect functions.
  32. *
  33. * M2M operation : supports crop/scale/rotation/csc so on.
  34. * Memory ----> GSC H/W ----> Memory.
  35. * Writeback operation : supports cloned screen with FIMD.
  36. * FIMD ----> GSC H/W ----> Memory.
  37. * Output operation : supports direct display using local path.
  38. * Memory ----> GSC H/W ----> FIMD, Mixer.
  39. */
  40. /*
  41. * TODO
  42. * 1. check suspend/resume api if needed.
  43. * 2. need to check use case platform_device_id.
  44. * 3. check src/dst size with, height.
  45. * 4. added check_prepare api for right register.
  46. * 5. need to add supported list in prop_list.
  47. * 6. check prescaler/scaler optimization.
  48. */
  49. #define GSC_MAX_DEVS 4
  50. #define GSC_MAX_SRC 4
  51. #define GSC_MAX_DST 16
  52. #define GSC_RESET_TIMEOUT 50
  53. #define GSC_BUF_STOP 1
  54. #define GSC_BUF_START 2
  55. #define GSC_REG_SZ 16
  56. #define GSC_WIDTH_ITU_709 1280
  57. #define GSC_SC_UP_MAX_RATIO 65536
  58. #define GSC_SC_DOWN_RATIO_7_8 74898
  59. #define GSC_SC_DOWN_RATIO_6_8 87381
  60. #define GSC_SC_DOWN_RATIO_5_8 104857
  61. #define GSC_SC_DOWN_RATIO_4_8 131072
  62. #define GSC_SC_DOWN_RATIO_3_8 174762
  63. #define GSC_SC_DOWN_RATIO_2_8 262144
  64. #define GSC_REFRESH_MIN 12
  65. #define GSC_REFRESH_MAX 60
  66. #define GSC_CROP_MAX 8192
  67. #define GSC_CROP_MIN 32
  68. #define GSC_SCALE_MAX 4224
  69. #define GSC_SCALE_MIN 32
  70. #define GSC_COEF_RATIO 7
  71. #define GSC_COEF_PHASE 9
  72. #define GSC_COEF_ATTR 16
  73. #define GSC_COEF_H_8T 8
  74. #define GSC_COEF_V_4T 4
  75. #define GSC_COEF_DEPTH 3
  76. #define get_gsc_context(dev) platform_get_drvdata(to_platform_device(dev))
  77. #define get_ctx_from_ippdrv(ippdrv) container_of(ippdrv,\
  78. struct gsc_context, ippdrv);
  79. #define gsc_read(offset) readl(ctx->regs + (offset))
  80. #define gsc_write(cfg, offset) writel(cfg, ctx->regs + (offset))
  81. /*
  82. * A structure of scaler.
  83. *
  84. * @range: narrow, wide.
  85. * @pre_shfactor: pre sclaer shift factor.
  86. * @pre_hratio: horizontal ratio of the prescaler.
  87. * @pre_vratio: vertical ratio of the prescaler.
  88. * @main_hratio: the main scaler's horizontal ratio.
  89. * @main_vratio: the main scaler's vertical ratio.
  90. */
  91. struct gsc_scaler {
  92. bool range;
  93. u32 pre_shfactor;
  94. u32 pre_hratio;
  95. u32 pre_vratio;
  96. unsigned long main_hratio;
  97. unsigned long main_vratio;
  98. };
  99. /*
  100. * A structure of scaler capability.
  101. *
  102. * find user manual 49.2 features.
  103. * @tile_w: tile mode or rotation width.
  104. * @tile_h: tile mode or rotation height.
  105. * @w: other cases width.
  106. * @h: other cases height.
  107. */
  108. struct gsc_capability {
  109. /* tile or rotation */
  110. u32 tile_w;
  111. u32 tile_h;
  112. /* other cases */
  113. u32 w;
  114. u32 h;
  115. };
  116. /*
  117. * A structure of gsc context.
  118. *
  119. * @ippdrv: prepare initialization using ippdrv.
  120. * @regs_res: register resources.
  121. * @regs: memory mapped io registers.
  122. * @sysreg: handle to SYSREG block regmap.
  123. * @lock: locking of operations.
  124. * @gsc_clk: gsc gate clock.
  125. * @sc: scaler infomations.
  126. * @id: gsc id.
  127. * @irq: irq number.
  128. * @rotation: supports rotation of src.
  129. * @suspended: qos operations.
  130. */
  131. struct gsc_context {
  132. struct exynos_drm_ippdrv ippdrv;
  133. struct resource *regs_res;
  134. void __iomem *regs;
  135. struct regmap *sysreg;
  136. struct mutex lock;
  137. struct clk *gsc_clk;
  138. struct gsc_scaler sc;
  139. int id;
  140. int irq;
  141. bool rotation;
  142. bool suspended;
  143. };
  144. /* 8-tap Filter Coefficient */
  145. static const int h_coef_8t[GSC_COEF_RATIO][GSC_COEF_ATTR][GSC_COEF_H_8T] = {
  146. { /* Ratio <= 65536 (~8:8) */
  147. { 0, 0, 0, 128, 0, 0, 0, 0 },
  148. { -1, 2, -6, 127, 7, -2, 1, 0 },
  149. { -1, 4, -12, 125, 16, -5, 1, 0 },
  150. { -1, 5, -15, 120, 25, -8, 2, 0 },
  151. { -1, 6, -18, 114, 35, -10, 3, -1 },
  152. { -1, 6, -20, 107, 46, -13, 4, -1 },
  153. { -2, 7, -21, 99, 57, -16, 5, -1 },
  154. { -1, 6, -20, 89, 68, -18, 5, -1 },
  155. { -1, 6, -20, 79, 79, -20, 6, -1 },
  156. { -1, 5, -18, 68, 89, -20, 6, -1 },
  157. { -1, 5, -16, 57, 99, -21, 7, -2 },
  158. { -1, 4, -13, 46, 107, -20, 6, -1 },
  159. { -1, 3, -10, 35, 114, -18, 6, -1 },
  160. { 0, 2, -8, 25, 120, -15, 5, -1 },
  161. { 0, 1, -5, 16, 125, -12, 4, -1 },
  162. { 0, 1, -2, 7, 127, -6, 2, -1 }
  163. }, { /* 65536 < Ratio <= 74898 (~8:7) */
  164. { 3, -8, 14, 111, 13, -8, 3, 0 },
  165. { 2, -6, 7, 112, 21, -10, 3, -1 },
  166. { 2, -4, 1, 110, 28, -12, 4, -1 },
  167. { 1, -2, -3, 106, 36, -13, 4, -1 },
  168. { 1, -1, -7, 103, 44, -15, 4, -1 },
  169. { 1, 1, -11, 97, 53, -16, 4, -1 },
  170. { 0, 2, -13, 91, 61, -16, 4, -1 },
  171. { 0, 3, -15, 85, 69, -17, 4, -1 },
  172. { 0, 3, -16, 77, 77, -16, 3, 0 },
  173. { -1, 4, -17, 69, 85, -15, 3, 0 },
  174. { -1, 4, -16, 61, 91, -13, 2, 0 },
  175. { -1, 4, -16, 53, 97, -11, 1, 1 },
  176. { -1, 4, -15, 44, 103, -7, -1, 1 },
  177. { -1, 4, -13, 36, 106, -3, -2, 1 },
  178. { -1, 4, -12, 28, 110, 1, -4, 2 },
  179. { -1, 3, -10, 21, 112, 7, -6, 2 }
  180. }, { /* 74898 < Ratio <= 87381 (~8:6) */
  181. { 2, -11, 25, 96, 25, -11, 2, 0 },
  182. { 2, -10, 19, 96, 31, -12, 2, 0 },
  183. { 2, -9, 14, 94, 37, -12, 2, 0 },
  184. { 2, -8, 10, 92, 43, -12, 1, 0 },
  185. { 2, -7, 5, 90, 49, -12, 1, 0 },
  186. { 2, -5, 1, 86, 55, -12, 0, 1 },
  187. { 2, -4, -2, 82, 61, -11, -1, 1 },
  188. { 1, -3, -5, 77, 67, -9, -1, 1 },
  189. { 1, -2, -7, 72, 72, -7, -2, 1 },
  190. { 1, -1, -9, 67, 77, -5, -3, 1 },
  191. { 1, -1, -11, 61, 82, -2, -4, 2 },
  192. { 1, 0, -12, 55, 86, 1, -5, 2 },
  193. { 0, 1, -12, 49, 90, 5, -7, 2 },
  194. { 0, 1, -12, 43, 92, 10, -8, 2 },
  195. { 0, 2, -12, 37, 94, 14, -9, 2 },
  196. { 0, 2, -12, 31, 96, 19, -10, 2 }
  197. }, { /* 87381 < Ratio <= 104857 (~8:5) */
  198. { -1, -8, 33, 80, 33, -8, -1, 0 },
  199. { -1, -8, 28, 80, 37, -7, -2, 1 },
  200. { 0, -8, 24, 79, 41, -7, -2, 1 },
  201. { 0, -8, 20, 78, 46, -6, -3, 1 },
  202. { 0, -8, 16, 76, 50, -4, -3, 1 },
  203. { 0, -7, 13, 74, 54, -3, -4, 1 },
  204. { 1, -7, 10, 71, 58, -1, -5, 1 },
  205. { 1, -6, 6, 68, 62, 1, -5, 1 },
  206. { 1, -6, 4, 65, 65, 4, -6, 1 },
  207. { 1, -5, 1, 62, 68, 6, -6, 1 },
  208. { 1, -5, -1, 58, 71, 10, -7, 1 },
  209. { 1, -4, -3, 54, 74, 13, -7, 0 },
  210. { 1, -3, -4, 50, 76, 16, -8, 0 },
  211. { 1, -3, -6, 46, 78, 20, -8, 0 },
  212. { 1, -2, -7, 41, 79, 24, -8, 0 },
  213. { 1, -2, -7, 37, 80, 28, -8, -1 }
  214. }, { /* 104857 < Ratio <= 131072 (~8:4) */
  215. { -3, 0, 35, 64, 35, 0, -3, 0 },
  216. { -3, -1, 32, 64, 38, 1, -3, 0 },
  217. { -2, -2, 29, 63, 41, 2, -3, 0 },
  218. { -2, -3, 27, 63, 43, 4, -4, 0 },
  219. { -2, -3, 24, 61, 46, 6, -4, 0 },
  220. { -2, -3, 21, 60, 49, 7, -4, 0 },
  221. { -1, -4, 19, 59, 51, 9, -4, -1 },
  222. { -1, -4, 16, 57, 53, 12, -4, -1 },
  223. { -1, -4, 14, 55, 55, 14, -4, -1 },
  224. { -1, -4, 12, 53, 57, 16, -4, -1 },
  225. { -1, -4, 9, 51, 59, 19, -4, -1 },
  226. { 0, -4, 7, 49, 60, 21, -3, -2 },
  227. { 0, -4, 6, 46, 61, 24, -3, -2 },
  228. { 0, -4, 4, 43, 63, 27, -3, -2 },
  229. { 0, -3, 2, 41, 63, 29, -2, -2 },
  230. { 0, -3, 1, 38, 64, 32, -1, -3 }
  231. }, { /* 131072 < Ratio <= 174762 (~8:3) */
  232. { -1, 8, 33, 48, 33, 8, -1, 0 },
  233. { -1, 7, 31, 49, 35, 9, -1, -1 },
  234. { -1, 6, 30, 49, 36, 10, -1, -1 },
  235. { -1, 5, 28, 48, 38, 12, -1, -1 },
  236. { -1, 4, 26, 48, 39, 13, 0, -1 },
  237. { -1, 3, 24, 47, 41, 15, 0, -1 },
  238. { -1, 2, 23, 47, 42, 16, 0, -1 },
  239. { -1, 2, 21, 45, 43, 18, 1, -1 },
  240. { -1, 1, 19, 45, 45, 19, 1, -1 },
  241. { -1, 1, 18, 43, 45, 21, 2, -1 },
  242. { -1, 0, 16, 42, 47, 23, 2, -1 },
  243. { -1, 0, 15, 41, 47, 24, 3, -1 },
  244. { -1, 0, 13, 39, 48, 26, 4, -1 },
  245. { -1, -1, 12, 38, 48, 28, 5, -1 },
  246. { -1, -1, 10, 36, 49, 30, 6, -1 },
  247. { -1, -1, 9, 35, 49, 31, 7, -1 }
  248. }, { /* 174762 < Ratio <= 262144 (~8:2) */
  249. { 2, 13, 30, 38, 30, 13, 2, 0 },
  250. { 2, 12, 29, 38, 30, 14, 3, 0 },
  251. { 2, 11, 28, 38, 31, 15, 3, 0 },
  252. { 2, 10, 26, 38, 32, 16, 4, 0 },
  253. { 1, 10, 26, 37, 33, 17, 4, 0 },
  254. { 1, 9, 24, 37, 34, 18, 5, 0 },
  255. { 1, 8, 24, 37, 34, 19, 5, 0 },
  256. { 1, 7, 22, 36, 35, 20, 6, 1 },
  257. { 1, 6, 21, 36, 36, 21, 6, 1 },
  258. { 1, 6, 20, 35, 36, 22, 7, 1 },
  259. { 0, 5, 19, 34, 37, 24, 8, 1 },
  260. { 0, 5, 18, 34, 37, 24, 9, 1 },
  261. { 0, 4, 17, 33, 37, 26, 10, 1 },
  262. { 0, 4, 16, 32, 38, 26, 10, 2 },
  263. { 0, 3, 15, 31, 38, 28, 11, 2 },
  264. { 0, 3, 14, 30, 38, 29, 12, 2 }
  265. }
  266. };
  267. /* 4-tap Filter Coefficient */
  268. static const int v_coef_4t[GSC_COEF_RATIO][GSC_COEF_ATTR][GSC_COEF_V_4T] = {
  269. { /* Ratio <= 65536 (~8:8) */
  270. { 0, 128, 0, 0 },
  271. { -4, 127, 5, 0 },
  272. { -6, 124, 11, -1 },
  273. { -8, 118, 19, -1 },
  274. { -8, 111, 27, -2 },
  275. { -8, 102, 37, -3 },
  276. { -8, 92, 48, -4 },
  277. { -7, 81, 59, -5 },
  278. { -6, 70, 70, -6 },
  279. { -5, 59, 81, -7 },
  280. { -4, 48, 92, -8 },
  281. { -3, 37, 102, -8 },
  282. { -2, 27, 111, -8 },
  283. { -1, 19, 118, -8 },
  284. { -1, 11, 124, -6 },
  285. { 0, 5, 127, -4 }
  286. }, { /* 65536 < Ratio <= 74898 (~8:7) */
  287. { 8, 112, 8, 0 },
  288. { 4, 111, 14, -1 },
  289. { 1, 109, 20, -2 },
  290. { -2, 105, 27, -2 },
  291. { -3, 100, 34, -3 },
  292. { -5, 93, 43, -3 },
  293. { -5, 86, 51, -4 },
  294. { -5, 77, 60, -4 },
  295. { -5, 69, 69, -5 },
  296. { -4, 60, 77, -5 },
  297. { -4, 51, 86, -5 },
  298. { -3, 43, 93, -5 },
  299. { -3, 34, 100, -3 },
  300. { -2, 27, 105, -2 },
  301. { -2, 20, 109, 1 },
  302. { -1, 14, 111, 4 }
  303. }, { /* 74898 < Ratio <= 87381 (~8:6) */
  304. { 16, 96, 16, 0 },
  305. { 12, 97, 21, -2 },
  306. { 8, 96, 26, -2 },
  307. { 5, 93, 32, -2 },
  308. { 2, 89, 39, -2 },
  309. { 0, 84, 46, -2 },
  310. { -1, 79, 53, -3 },
  311. { -2, 73, 59, -2 },
  312. { -2, 66, 66, -2 },
  313. { -2, 59, 73, -2 },
  314. { -3, 53, 79, -1 },
  315. { -2, 46, 84, 0 },
  316. { -2, 39, 89, 2 },
  317. { -2, 32, 93, 5 },
  318. { -2, 26, 96, 8 },
  319. { -2, 21, 97, 12 }
  320. }, { /* 87381 < Ratio <= 104857 (~8:5) */
  321. { 22, 84, 22, 0 },
  322. { 18, 85, 26, -1 },
  323. { 14, 84, 31, -1 },
  324. { 11, 82, 36, -1 },
  325. { 8, 79, 42, -1 },
  326. { 6, 76, 47, -1 },
  327. { 4, 72, 52, 0 },
  328. { 2, 68, 58, 0 },
  329. { 1, 63, 63, 1 },
  330. { 0, 58, 68, 2 },
  331. { 0, 52, 72, 4 },
  332. { -1, 47, 76, 6 },
  333. { -1, 42, 79, 8 },
  334. { -1, 36, 82, 11 },
  335. { -1, 31, 84, 14 },
  336. { -1, 26, 85, 18 }
  337. }, { /* 104857 < Ratio <= 131072 (~8:4) */
  338. { 26, 76, 26, 0 },
  339. { 22, 76, 30, 0 },
  340. { 19, 75, 34, 0 },
  341. { 16, 73, 38, 1 },
  342. { 13, 71, 43, 1 },
  343. { 10, 69, 47, 2 },
  344. { 8, 66, 51, 3 },
  345. { 6, 63, 55, 4 },
  346. { 5, 59, 59, 5 },
  347. { 4, 55, 63, 6 },
  348. { 3, 51, 66, 8 },
  349. { 2, 47, 69, 10 },
  350. { 1, 43, 71, 13 },
  351. { 1, 38, 73, 16 },
  352. { 0, 34, 75, 19 },
  353. { 0, 30, 76, 22 }
  354. }, { /* 131072 < Ratio <= 174762 (~8:3) */
  355. { 29, 70, 29, 0 },
  356. { 26, 68, 32, 2 },
  357. { 23, 67, 36, 2 },
  358. { 20, 66, 39, 3 },
  359. { 17, 65, 43, 3 },
  360. { 15, 63, 46, 4 },
  361. { 12, 61, 50, 5 },
  362. { 10, 58, 53, 7 },
  363. { 8, 56, 56, 8 },
  364. { 7, 53, 58, 10 },
  365. { 5, 50, 61, 12 },
  366. { 4, 46, 63, 15 },
  367. { 3, 43, 65, 17 },
  368. { 3, 39, 66, 20 },
  369. { 2, 36, 67, 23 },
  370. { 2, 32, 68, 26 }
  371. }, { /* 174762 < Ratio <= 262144 (~8:2) */
  372. { 32, 64, 32, 0 },
  373. { 28, 63, 34, 3 },
  374. { 25, 62, 37, 4 },
  375. { 22, 62, 40, 4 },
  376. { 19, 61, 43, 5 },
  377. { 17, 59, 46, 6 },
  378. { 15, 58, 48, 7 },
  379. { 13, 55, 51, 9 },
  380. { 11, 53, 53, 11 },
  381. { 9, 51, 55, 13 },
  382. { 7, 48, 58, 15 },
  383. { 6, 46, 59, 17 },
  384. { 5, 43, 61, 19 },
  385. { 4, 40, 62, 22 },
  386. { 4, 37, 62, 25 },
  387. { 3, 34, 63, 28 }
  388. }
  389. };
  390. static int gsc_sw_reset(struct gsc_context *ctx)
  391. {
  392. u32 cfg;
  393. int count = GSC_RESET_TIMEOUT;
  394. /* s/w reset */
  395. cfg = (GSC_SW_RESET_SRESET);
  396. gsc_write(cfg, GSC_SW_RESET);
  397. /* wait s/w reset complete */
  398. while (count--) {
  399. cfg = gsc_read(GSC_SW_RESET);
  400. if (!cfg)
  401. break;
  402. usleep_range(1000, 2000);
  403. }
  404. if (cfg) {
  405. DRM_ERROR("failed to reset gsc h/w.\n");
  406. return -EBUSY;
  407. }
  408. /* reset sequence */
  409. cfg = gsc_read(GSC_IN_BASE_ADDR_Y_MASK);
  410. cfg |= (GSC_IN_BASE_ADDR_MASK |
  411. GSC_IN_BASE_ADDR_PINGPONG(0));
  412. gsc_write(cfg, GSC_IN_BASE_ADDR_Y_MASK);
  413. gsc_write(cfg, GSC_IN_BASE_ADDR_CB_MASK);
  414. gsc_write(cfg, GSC_IN_BASE_ADDR_CR_MASK);
  415. cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
  416. cfg |= (GSC_OUT_BASE_ADDR_MASK |
  417. GSC_OUT_BASE_ADDR_PINGPONG(0));
  418. gsc_write(cfg, GSC_OUT_BASE_ADDR_Y_MASK);
  419. gsc_write(cfg, GSC_OUT_BASE_ADDR_CB_MASK);
  420. gsc_write(cfg, GSC_OUT_BASE_ADDR_CR_MASK);
  421. return 0;
  422. }
  423. static void gsc_set_gscblk_fimd_wb(struct gsc_context *ctx, bool enable)
  424. {
  425. unsigned int gscblk_cfg;
  426. if (!ctx->sysreg)
  427. return;
  428. regmap_read(ctx->sysreg, SYSREG_GSCBLK_CFG1, &gscblk_cfg);
  429. if (enable)
  430. gscblk_cfg |= GSC_BLK_DISP1WB_DEST(ctx->id) |
  431. GSC_BLK_GSCL_WB_IN_SRC_SEL(ctx->id) |
  432. GSC_BLK_SW_RESET_WB_DEST(ctx->id);
  433. else
  434. gscblk_cfg |= GSC_BLK_PXLASYNC_LO_MASK_WB(ctx->id);
  435. regmap_write(ctx->sysreg, SYSREG_GSCBLK_CFG1, gscblk_cfg);
  436. }
  437. static void gsc_handle_irq(struct gsc_context *ctx, bool enable,
  438. bool overflow, bool done)
  439. {
  440. u32 cfg;
  441. DRM_DEBUG_KMS("enable[%d]overflow[%d]level[%d]\n",
  442. enable, overflow, done);
  443. cfg = gsc_read(GSC_IRQ);
  444. cfg |= (GSC_IRQ_OR_MASK | GSC_IRQ_FRMDONE_MASK);
  445. if (enable)
  446. cfg |= GSC_IRQ_ENABLE;
  447. else
  448. cfg &= ~GSC_IRQ_ENABLE;
  449. if (overflow)
  450. cfg &= ~GSC_IRQ_OR_MASK;
  451. else
  452. cfg |= GSC_IRQ_OR_MASK;
  453. if (done)
  454. cfg &= ~GSC_IRQ_FRMDONE_MASK;
  455. else
  456. cfg |= GSC_IRQ_FRMDONE_MASK;
  457. gsc_write(cfg, GSC_IRQ);
  458. }
  459. static int gsc_src_set_fmt(struct device *dev, u32 fmt)
  460. {
  461. struct gsc_context *ctx = get_gsc_context(dev);
  462. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  463. u32 cfg;
  464. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  465. cfg = gsc_read(GSC_IN_CON);
  466. cfg &= ~(GSC_IN_RGB_TYPE_MASK | GSC_IN_YUV422_1P_ORDER_MASK |
  467. GSC_IN_CHROMA_ORDER_MASK | GSC_IN_FORMAT_MASK |
  468. GSC_IN_TILE_TYPE_MASK | GSC_IN_TILE_MODE |
  469. GSC_IN_CHROM_STRIDE_SEL_MASK | GSC_IN_RB_SWAP_MASK);
  470. switch (fmt) {
  471. case DRM_FORMAT_RGB565:
  472. cfg |= GSC_IN_RGB565;
  473. break;
  474. case DRM_FORMAT_XRGB8888:
  475. cfg |= GSC_IN_XRGB8888;
  476. break;
  477. case DRM_FORMAT_BGRX8888:
  478. cfg |= (GSC_IN_XRGB8888 | GSC_IN_RB_SWAP);
  479. break;
  480. case DRM_FORMAT_YUYV:
  481. cfg |= (GSC_IN_YUV422_1P |
  482. GSC_IN_YUV422_1P_ORDER_LSB_Y |
  483. GSC_IN_CHROMA_ORDER_CBCR);
  484. break;
  485. case DRM_FORMAT_YVYU:
  486. cfg |= (GSC_IN_YUV422_1P |
  487. GSC_IN_YUV422_1P_ORDER_LSB_Y |
  488. GSC_IN_CHROMA_ORDER_CRCB);
  489. break;
  490. case DRM_FORMAT_UYVY:
  491. cfg |= (GSC_IN_YUV422_1P |
  492. GSC_IN_YUV422_1P_OEDER_LSB_C |
  493. GSC_IN_CHROMA_ORDER_CBCR);
  494. break;
  495. case DRM_FORMAT_VYUY:
  496. cfg |= (GSC_IN_YUV422_1P |
  497. GSC_IN_YUV422_1P_OEDER_LSB_C |
  498. GSC_IN_CHROMA_ORDER_CRCB);
  499. break;
  500. case DRM_FORMAT_NV21:
  501. cfg |= (GSC_IN_CHROMA_ORDER_CRCB | GSC_IN_YUV420_2P);
  502. break;
  503. case DRM_FORMAT_NV61:
  504. cfg |= (GSC_IN_CHROMA_ORDER_CRCB | GSC_IN_YUV422_2P);
  505. break;
  506. case DRM_FORMAT_YUV422:
  507. cfg |= GSC_IN_YUV422_3P;
  508. break;
  509. case DRM_FORMAT_YUV420:
  510. cfg |= (GSC_IN_CHROMA_ORDER_CBCR | GSC_IN_YUV420_3P);
  511. break;
  512. case DRM_FORMAT_YVU420:
  513. cfg |= (GSC_IN_CHROMA_ORDER_CRCB | GSC_IN_YUV420_3P);
  514. break;
  515. case DRM_FORMAT_NV12:
  516. cfg |= (GSC_IN_CHROMA_ORDER_CBCR | GSC_IN_YUV420_2P);
  517. break;
  518. case DRM_FORMAT_NV16:
  519. cfg |= (GSC_IN_CHROMA_ORDER_CBCR | GSC_IN_YUV422_2P);
  520. break;
  521. default:
  522. dev_err(ippdrv->dev, "invalid target yuv order 0x%x.\n", fmt);
  523. return -EINVAL;
  524. }
  525. gsc_write(cfg, GSC_IN_CON);
  526. return 0;
  527. }
  528. static int gsc_src_set_transf(struct device *dev,
  529. enum drm_exynos_degree degree,
  530. enum drm_exynos_flip flip, bool *swap)
  531. {
  532. struct gsc_context *ctx = get_gsc_context(dev);
  533. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  534. u32 cfg;
  535. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  536. cfg = gsc_read(GSC_IN_CON);
  537. cfg &= ~GSC_IN_ROT_MASK;
  538. switch (degree) {
  539. case EXYNOS_DRM_DEGREE_0:
  540. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  541. cfg |= GSC_IN_ROT_XFLIP;
  542. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  543. cfg |= GSC_IN_ROT_YFLIP;
  544. break;
  545. case EXYNOS_DRM_DEGREE_90:
  546. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  547. cfg |= GSC_IN_ROT_90_XFLIP;
  548. else if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  549. cfg |= GSC_IN_ROT_90_YFLIP;
  550. else
  551. cfg |= GSC_IN_ROT_90;
  552. break;
  553. case EXYNOS_DRM_DEGREE_180:
  554. cfg |= GSC_IN_ROT_180;
  555. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  556. cfg &= ~GSC_IN_ROT_XFLIP;
  557. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  558. cfg &= ~GSC_IN_ROT_YFLIP;
  559. break;
  560. case EXYNOS_DRM_DEGREE_270:
  561. cfg |= GSC_IN_ROT_270;
  562. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  563. cfg &= ~GSC_IN_ROT_XFLIP;
  564. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  565. cfg &= ~GSC_IN_ROT_YFLIP;
  566. break;
  567. default:
  568. dev_err(ippdrv->dev, "invalid degree value %d.\n", degree);
  569. return -EINVAL;
  570. }
  571. gsc_write(cfg, GSC_IN_CON);
  572. ctx->rotation = (cfg & GSC_IN_ROT_90) ? 1 : 0;
  573. *swap = ctx->rotation;
  574. return 0;
  575. }
  576. static int gsc_src_set_size(struct device *dev, int swap,
  577. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  578. {
  579. struct gsc_context *ctx = get_gsc_context(dev);
  580. struct drm_exynos_pos img_pos = *pos;
  581. struct gsc_scaler *sc = &ctx->sc;
  582. u32 cfg;
  583. DRM_DEBUG_KMS("swap[%d]x[%d]y[%d]w[%d]h[%d]\n",
  584. swap, pos->x, pos->y, pos->w, pos->h);
  585. if (swap) {
  586. img_pos.w = pos->h;
  587. img_pos.h = pos->w;
  588. }
  589. /* pixel offset */
  590. cfg = (GSC_SRCIMG_OFFSET_X(img_pos.x) |
  591. GSC_SRCIMG_OFFSET_Y(img_pos.y));
  592. gsc_write(cfg, GSC_SRCIMG_OFFSET);
  593. /* cropped size */
  594. cfg = (GSC_CROPPED_WIDTH(img_pos.w) |
  595. GSC_CROPPED_HEIGHT(img_pos.h));
  596. gsc_write(cfg, GSC_CROPPED_SIZE);
  597. DRM_DEBUG_KMS("hsize[%d]vsize[%d]\n", sz->hsize, sz->vsize);
  598. /* original size */
  599. cfg = gsc_read(GSC_SRCIMG_SIZE);
  600. cfg &= ~(GSC_SRCIMG_HEIGHT_MASK |
  601. GSC_SRCIMG_WIDTH_MASK);
  602. cfg |= (GSC_SRCIMG_WIDTH(sz->hsize) |
  603. GSC_SRCIMG_HEIGHT(sz->vsize));
  604. gsc_write(cfg, GSC_SRCIMG_SIZE);
  605. cfg = gsc_read(GSC_IN_CON);
  606. cfg &= ~GSC_IN_RGB_TYPE_MASK;
  607. DRM_DEBUG_KMS("width[%d]range[%d]\n", pos->w, sc->range);
  608. if (pos->w >= GSC_WIDTH_ITU_709)
  609. if (sc->range)
  610. cfg |= GSC_IN_RGB_HD_WIDE;
  611. else
  612. cfg |= GSC_IN_RGB_HD_NARROW;
  613. else
  614. if (sc->range)
  615. cfg |= GSC_IN_RGB_SD_WIDE;
  616. else
  617. cfg |= GSC_IN_RGB_SD_NARROW;
  618. gsc_write(cfg, GSC_IN_CON);
  619. return 0;
  620. }
  621. static int gsc_src_set_buf_seq(struct gsc_context *ctx, u32 buf_id,
  622. enum drm_exynos_ipp_buf_type buf_type)
  623. {
  624. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  625. bool masked;
  626. u32 cfg;
  627. u32 mask = 0x00000001 << buf_id;
  628. DRM_DEBUG_KMS("buf_id[%d]buf_type[%d]\n", buf_id, buf_type);
  629. /* mask register set */
  630. cfg = gsc_read(GSC_IN_BASE_ADDR_Y_MASK);
  631. switch (buf_type) {
  632. case IPP_BUF_ENQUEUE:
  633. masked = false;
  634. break;
  635. case IPP_BUF_DEQUEUE:
  636. masked = true;
  637. break;
  638. default:
  639. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  640. return -EINVAL;
  641. }
  642. /* sequence id */
  643. cfg &= ~mask;
  644. cfg |= masked << buf_id;
  645. gsc_write(cfg, GSC_IN_BASE_ADDR_Y_MASK);
  646. gsc_write(cfg, GSC_IN_BASE_ADDR_CB_MASK);
  647. gsc_write(cfg, GSC_IN_BASE_ADDR_CR_MASK);
  648. return 0;
  649. }
  650. static int gsc_src_set_addr(struct device *dev,
  651. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  652. enum drm_exynos_ipp_buf_type buf_type)
  653. {
  654. struct gsc_context *ctx = get_gsc_context(dev);
  655. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  656. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  657. struct drm_exynos_ipp_property *property;
  658. if (!c_node) {
  659. DRM_ERROR("failed to get c_node.\n");
  660. return -EFAULT;
  661. }
  662. property = &c_node->property;
  663. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  664. property->prop_id, buf_id, buf_type);
  665. if (buf_id > GSC_MAX_SRC) {
  666. dev_info(ippdrv->dev, "invalid buf_id %d.\n", buf_id);
  667. return -EINVAL;
  668. }
  669. /* address register set */
  670. switch (buf_type) {
  671. case IPP_BUF_ENQUEUE:
  672. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  673. GSC_IN_BASE_ADDR_Y(buf_id));
  674. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  675. GSC_IN_BASE_ADDR_CB(buf_id));
  676. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  677. GSC_IN_BASE_ADDR_CR(buf_id));
  678. break;
  679. case IPP_BUF_DEQUEUE:
  680. gsc_write(0x0, GSC_IN_BASE_ADDR_Y(buf_id));
  681. gsc_write(0x0, GSC_IN_BASE_ADDR_CB(buf_id));
  682. gsc_write(0x0, GSC_IN_BASE_ADDR_CR(buf_id));
  683. break;
  684. default:
  685. /* bypass */
  686. break;
  687. }
  688. return gsc_src_set_buf_seq(ctx, buf_id, buf_type);
  689. }
  690. static struct exynos_drm_ipp_ops gsc_src_ops = {
  691. .set_fmt = gsc_src_set_fmt,
  692. .set_transf = gsc_src_set_transf,
  693. .set_size = gsc_src_set_size,
  694. .set_addr = gsc_src_set_addr,
  695. };
  696. static int gsc_dst_set_fmt(struct device *dev, u32 fmt)
  697. {
  698. struct gsc_context *ctx = get_gsc_context(dev);
  699. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  700. u32 cfg;
  701. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  702. cfg = gsc_read(GSC_OUT_CON);
  703. cfg &= ~(GSC_OUT_RGB_TYPE_MASK | GSC_OUT_YUV422_1P_ORDER_MASK |
  704. GSC_OUT_CHROMA_ORDER_MASK | GSC_OUT_FORMAT_MASK |
  705. GSC_OUT_CHROM_STRIDE_SEL_MASK | GSC_OUT_RB_SWAP_MASK |
  706. GSC_OUT_GLOBAL_ALPHA_MASK);
  707. switch (fmt) {
  708. case DRM_FORMAT_RGB565:
  709. cfg |= GSC_OUT_RGB565;
  710. break;
  711. case DRM_FORMAT_XRGB8888:
  712. cfg |= GSC_OUT_XRGB8888;
  713. break;
  714. case DRM_FORMAT_BGRX8888:
  715. cfg |= (GSC_OUT_XRGB8888 | GSC_OUT_RB_SWAP);
  716. break;
  717. case DRM_FORMAT_YUYV:
  718. cfg |= (GSC_OUT_YUV422_1P |
  719. GSC_OUT_YUV422_1P_ORDER_LSB_Y |
  720. GSC_OUT_CHROMA_ORDER_CBCR);
  721. break;
  722. case DRM_FORMAT_YVYU:
  723. cfg |= (GSC_OUT_YUV422_1P |
  724. GSC_OUT_YUV422_1P_ORDER_LSB_Y |
  725. GSC_OUT_CHROMA_ORDER_CRCB);
  726. break;
  727. case DRM_FORMAT_UYVY:
  728. cfg |= (GSC_OUT_YUV422_1P |
  729. GSC_OUT_YUV422_1P_OEDER_LSB_C |
  730. GSC_OUT_CHROMA_ORDER_CBCR);
  731. break;
  732. case DRM_FORMAT_VYUY:
  733. cfg |= (GSC_OUT_YUV422_1P |
  734. GSC_OUT_YUV422_1P_OEDER_LSB_C |
  735. GSC_OUT_CHROMA_ORDER_CRCB);
  736. break;
  737. case DRM_FORMAT_NV21:
  738. cfg |= (GSC_OUT_CHROMA_ORDER_CRCB | GSC_OUT_YUV420_2P);
  739. break;
  740. case DRM_FORMAT_NV61:
  741. cfg |= (GSC_OUT_CHROMA_ORDER_CRCB | GSC_OUT_YUV422_2P);
  742. break;
  743. case DRM_FORMAT_YUV422:
  744. cfg |= GSC_OUT_YUV422_3P;
  745. break;
  746. case DRM_FORMAT_YUV420:
  747. cfg |= (GSC_OUT_CHROMA_ORDER_CBCR | GSC_OUT_YUV420_3P);
  748. break;
  749. case DRM_FORMAT_YVU420:
  750. cfg |= (GSC_OUT_CHROMA_ORDER_CRCB | GSC_OUT_YUV420_3P);
  751. break;
  752. case DRM_FORMAT_NV12:
  753. cfg |= (GSC_OUT_CHROMA_ORDER_CBCR | GSC_OUT_YUV420_2P);
  754. break;
  755. case DRM_FORMAT_NV16:
  756. cfg |= (GSC_OUT_CHROMA_ORDER_CBCR | GSC_OUT_YUV422_2P);
  757. break;
  758. default:
  759. dev_err(ippdrv->dev, "invalid target yuv order 0x%x.\n", fmt);
  760. return -EINVAL;
  761. }
  762. gsc_write(cfg, GSC_OUT_CON);
  763. return 0;
  764. }
  765. static int gsc_dst_set_transf(struct device *dev,
  766. enum drm_exynos_degree degree,
  767. enum drm_exynos_flip flip, bool *swap)
  768. {
  769. struct gsc_context *ctx = get_gsc_context(dev);
  770. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  771. u32 cfg;
  772. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  773. cfg = gsc_read(GSC_IN_CON);
  774. cfg &= ~GSC_IN_ROT_MASK;
  775. switch (degree) {
  776. case EXYNOS_DRM_DEGREE_0:
  777. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  778. cfg |= GSC_IN_ROT_XFLIP;
  779. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  780. cfg |= GSC_IN_ROT_YFLIP;
  781. break;
  782. case EXYNOS_DRM_DEGREE_90:
  783. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  784. cfg |= GSC_IN_ROT_90_XFLIP;
  785. else if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  786. cfg |= GSC_IN_ROT_90_YFLIP;
  787. else
  788. cfg |= GSC_IN_ROT_90;
  789. break;
  790. case EXYNOS_DRM_DEGREE_180:
  791. cfg |= GSC_IN_ROT_180;
  792. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  793. cfg &= ~GSC_IN_ROT_XFLIP;
  794. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  795. cfg &= ~GSC_IN_ROT_YFLIP;
  796. break;
  797. case EXYNOS_DRM_DEGREE_270:
  798. cfg |= GSC_IN_ROT_270;
  799. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  800. cfg &= ~GSC_IN_ROT_XFLIP;
  801. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  802. cfg &= ~GSC_IN_ROT_YFLIP;
  803. break;
  804. default:
  805. dev_err(ippdrv->dev, "invalid degree value %d.\n", degree);
  806. return -EINVAL;
  807. }
  808. gsc_write(cfg, GSC_IN_CON);
  809. ctx->rotation = (cfg & GSC_IN_ROT_90) ? 1 : 0;
  810. *swap = ctx->rotation;
  811. return 0;
  812. }
  813. static int gsc_get_ratio_shift(u32 src, u32 dst, u32 *ratio)
  814. {
  815. DRM_DEBUG_KMS("src[%d]dst[%d]\n", src, dst);
  816. if (src >= dst * 8) {
  817. DRM_ERROR("failed to make ratio and shift.\n");
  818. return -EINVAL;
  819. } else if (src >= dst * 4)
  820. *ratio = 4;
  821. else if (src >= dst * 2)
  822. *ratio = 2;
  823. else
  824. *ratio = 1;
  825. return 0;
  826. }
  827. static void gsc_get_prescaler_shfactor(u32 hratio, u32 vratio, u32 *shfactor)
  828. {
  829. if (hratio == 4 && vratio == 4)
  830. *shfactor = 4;
  831. else if ((hratio == 4 && vratio == 2) ||
  832. (hratio == 2 && vratio == 4))
  833. *shfactor = 3;
  834. else if ((hratio == 4 && vratio == 1) ||
  835. (hratio == 1 && vratio == 4) ||
  836. (hratio == 2 && vratio == 2))
  837. *shfactor = 2;
  838. else if (hratio == 1 && vratio == 1)
  839. *shfactor = 0;
  840. else
  841. *shfactor = 1;
  842. }
  843. static int gsc_set_prescaler(struct gsc_context *ctx, struct gsc_scaler *sc,
  844. struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
  845. {
  846. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  847. u32 cfg;
  848. u32 src_w, src_h, dst_w, dst_h;
  849. int ret = 0;
  850. src_w = src->w;
  851. src_h = src->h;
  852. if (ctx->rotation) {
  853. dst_w = dst->h;
  854. dst_h = dst->w;
  855. } else {
  856. dst_w = dst->w;
  857. dst_h = dst->h;
  858. }
  859. ret = gsc_get_ratio_shift(src_w, dst_w, &sc->pre_hratio);
  860. if (ret) {
  861. dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
  862. return ret;
  863. }
  864. ret = gsc_get_ratio_shift(src_h, dst_h, &sc->pre_vratio);
  865. if (ret) {
  866. dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
  867. return ret;
  868. }
  869. DRM_DEBUG_KMS("pre_hratio[%d]pre_vratio[%d]\n",
  870. sc->pre_hratio, sc->pre_vratio);
  871. sc->main_hratio = (src_w << 16) / dst_w;
  872. sc->main_vratio = (src_h << 16) / dst_h;
  873. DRM_DEBUG_KMS("main_hratio[%ld]main_vratio[%ld]\n",
  874. sc->main_hratio, sc->main_vratio);
  875. gsc_get_prescaler_shfactor(sc->pre_hratio, sc->pre_vratio,
  876. &sc->pre_shfactor);
  877. DRM_DEBUG_KMS("pre_shfactor[%d]\n", sc->pre_shfactor);
  878. cfg = (GSC_PRESC_SHFACTOR(sc->pre_shfactor) |
  879. GSC_PRESC_H_RATIO(sc->pre_hratio) |
  880. GSC_PRESC_V_RATIO(sc->pre_vratio));
  881. gsc_write(cfg, GSC_PRE_SCALE_RATIO);
  882. return ret;
  883. }
  884. static void gsc_set_h_coef(struct gsc_context *ctx, unsigned long main_hratio)
  885. {
  886. int i, j, k, sc_ratio;
  887. if (main_hratio <= GSC_SC_UP_MAX_RATIO)
  888. sc_ratio = 0;
  889. else if (main_hratio <= GSC_SC_DOWN_RATIO_7_8)
  890. sc_ratio = 1;
  891. else if (main_hratio <= GSC_SC_DOWN_RATIO_6_8)
  892. sc_ratio = 2;
  893. else if (main_hratio <= GSC_SC_DOWN_RATIO_5_8)
  894. sc_ratio = 3;
  895. else if (main_hratio <= GSC_SC_DOWN_RATIO_4_8)
  896. sc_ratio = 4;
  897. else if (main_hratio <= GSC_SC_DOWN_RATIO_3_8)
  898. sc_ratio = 5;
  899. else
  900. sc_ratio = 6;
  901. for (i = 0; i < GSC_COEF_PHASE; i++)
  902. for (j = 0; j < GSC_COEF_H_8T; j++)
  903. for (k = 0; k < GSC_COEF_DEPTH; k++)
  904. gsc_write(h_coef_8t[sc_ratio][i][j],
  905. GSC_HCOEF(i, j, k));
  906. }
  907. static void gsc_set_v_coef(struct gsc_context *ctx, unsigned long main_vratio)
  908. {
  909. int i, j, k, sc_ratio;
  910. if (main_vratio <= GSC_SC_UP_MAX_RATIO)
  911. sc_ratio = 0;
  912. else if (main_vratio <= GSC_SC_DOWN_RATIO_7_8)
  913. sc_ratio = 1;
  914. else if (main_vratio <= GSC_SC_DOWN_RATIO_6_8)
  915. sc_ratio = 2;
  916. else if (main_vratio <= GSC_SC_DOWN_RATIO_5_8)
  917. sc_ratio = 3;
  918. else if (main_vratio <= GSC_SC_DOWN_RATIO_4_8)
  919. sc_ratio = 4;
  920. else if (main_vratio <= GSC_SC_DOWN_RATIO_3_8)
  921. sc_ratio = 5;
  922. else
  923. sc_ratio = 6;
  924. for (i = 0; i < GSC_COEF_PHASE; i++)
  925. for (j = 0; j < GSC_COEF_V_4T; j++)
  926. for (k = 0; k < GSC_COEF_DEPTH; k++)
  927. gsc_write(v_coef_4t[sc_ratio][i][j],
  928. GSC_VCOEF(i, j, k));
  929. }
  930. static void gsc_set_scaler(struct gsc_context *ctx, struct gsc_scaler *sc)
  931. {
  932. u32 cfg;
  933. DRM_DEBUG_KMS("main_hratio[%ld]main_vratio[%ld]\n",
  934. sc->main_hratio, sc->main_vratio);
  935. gsc_set_h_coef(ctx, sc->main_hratio);
  936. cfg = GSC_MAIN_H_RATIO_VALUE(sc->main_hratio);
  937. gsc_write(cfg, GSC_MAIN_H_RATIO);
  938. gsc_set_v_coef(ctx, sc->main_vratio);
  939. cfg = GSC_MAIN_V_RATIO_VALUE(sc->main_vratio);
  940. gsc_write(cfg, GSC_MAIN_V_RATIO);
  941. }
  942. static int gsc_dst_set_size(struct device *dev, int swap,
  943. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  944. {
  945. struct gsc_context *ctx = get_gsc_context(dev);
  946. struct drm_exynos_pos img_pos = *pos;
  947. struct gsc_scaler *sc = &ctx->sc;
  948. u32 cfg;
  949. DRM_DEBUG_KMS("swap[%d]x[%d]y[%d]w[%d]h[%d]\n",
  950. swap, pos->x, pos->y, pos->w, pos->h);
  951. if (swap) {
  952. img_pos.w = pos->h;
  953. img_pos.h = pos->w;
  954. }
  955. /* pixel offset */
  956. cfg = (GSC_DSTIMG_OFFSET_X(pos->x) |
  957. GSC_DSTIMG_OFFSET_Y(pos->y));
  958. gsc_write(cfg, GSC_DSTIMG_OFFSET);
  959. /* scaled size */
  960. cfg = (GSC_SCALED_WIDTH(img_pos.w) | GSC_SCALED_HEIGHT(img_pos.h));
  961. gsc_write(cfg, GSC_SCALED_SIZE);
  962. DRM_DEBUG_KMS("hsize[%d]vsize[%d]\n", sz->hsize, sz->vsize);
  963. /* original size */
  964. cfg = gsc_read(GSC_DSTIMG_SIZE);
  965. cfg &= ~(GSC_DSTIMG_HEIGHT_MASK |
  966. GSC_DSTIMG_WIDTH_MASK);
  967. cfg |= (GSC_DSTIMG_WIDTH(sz->hsize) |
  968. GSC_DSTIMG_HEIGHT(sz->vsize));
  969. gsc_write(cfg, GSC_DSTIMG_SIZE);
  970. cfg = gsc_read(GSC_OUT_CON);
  971. cfg &= ~GSC_OUT_RGB_TYPE_MASK;
  972. DRM_DEBUG_KMS("width[%d]range[%d]\n", pos->w, sc->range);
  973. if (pos->w >= GSC_WIDTH_ITU_709)
  974. if (sc->range)
  975. cfg |= GSC_OUT_RGB_HD_WIDE;
  976. else
  977. cfg |= GSC_OUT_RGB_HD_NARROW;
  978. else
  979. if (sc->range)
  980. cfg |= GSC_OUT_RGB_SD_WIDE;
  981. else
  982. cfg |= GSC_OUT_RGB_SD_NARROW;
  983. gsc_write(cfg, GSC_OUT_CON);
  984. return 0;
  985. }
  986. static int gsc_dst_get_buf_seq(struct gsc_context *ctx)
  987. {
  988. u32 cfg, i, buf_num = GSC_REG_SZ;
  989. u32 mask = 0x00000001;
  990. cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
  991. for (i = 0; i < GSC_REG_SZ; i++)
  992. if (cfg & (mask << i))
  993. buf_num--;
  994. DRM_DEBUG_KMS("buf_num[%d]\n", buf_num);
  995. return buf_num;
  996. }
  997. static int gsc_dst_set_buf_seq(struct gsc_context *ctx, u32 buf_id,
  998. enum drm_exynos_ipp_buf_type buf_type)
  999. {
  1000. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1001. bool masked;
  1002. u32 cfg;
  1003. u32 mask = 0x00000001 << buf_id;
  1004. int ret = 0;
  1005. DRM_DEBUG_KMS("buf_id[%d]buf_type[%d]\n", buf_id, buf_type);
  1006. mutex_lock(&ctx->lock);
  1007. /* mask register set */
  1008. cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
  1009. switch (buf_type) {
  1010. case IPP_BUF_ENQUEUE:
  1011. masked = false;
  1012. break;
  1013. case IPP_BUF_DEQUEUE:
  1014. masked = true;
  1015. break;
  1016. default:
  1017. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  1018. ret = -EINVAL;
  1019. goto err_unlock;
  1020. }
  1021. /* sequence id */
  1022. cfg &= ~mask;
  1023. cfg |= masked << buf_id;
  1024. gsc_write(cfg, GSC_OUT_BASE_ADDR_Y_MASK);
  1025. gsc_write(cfg, GSC_OUT_BASE_ADDR_CB_MASK);
  1026. gsc_write(cfg, GSC_OUT_BASE_ADDR_CR_MASK);
  1027. /* interrupt enable */
  1028. if (buf_type == IPP_BUF_ENQUEUE &&
  1029. gsc_dst_get_buf_seq(ctx) >= GSC_BUF_START)
  1030. gsc_handle_irq(ctx, true, false, true);
  1031. /* interrupt disable */
  1032. if (buf_type == IPP_BUF_DEQUEUE &&
  1033. gsc_dst_get_buf_seq(ctx) <= GSC_BUF_STOP)
  1034. gsc_handle_irq(ctx, false, false, true);
  1035. err_unlock:
  1036. mutex_unlock(&ctx->lock);
  1037. return ret;
  1038. }
  1039. static int gsc_dst_set_addr(struct device *dev,
  1040. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  1041. enum drm_exynos_ipp_buf_type buf_type)
  1042. {
  1043. struct gsc_context *ctx = get_gsc_context(dev);
  1044. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1045. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1046. struct drm_exynos_ipp_property *property;
  1047. if (!c_node) {
  1048. DRM_ERROR("failed to get c_node.\n");
  1049. return -EFAULT;
  1050. }
  1051. property = &c_node->property;
  1052. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  1053. property->prop_id, buf_id, buf_type);
  1054. if (buf_id > GSC_MAX_DST) {
  1055. dev_info(ippdrv->dev, "invalid buf_id %d.\n", buf_id);
  1056. return -EINVAL;
  1057. }
  1058. /* address register set */
  1059. switch (buf_type) {
  1060. case IPP_BUF_ENQUEUE:
  1061. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  1062. GSC_OUT_BASE_ADDR_Y(buf_id));
  1063. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1064. GSC_OUT_BASE_ADDR_CB(buf_id));
  1065. gsc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1066. GSC_OUT_BASE_ADDR_CR(buf_id));
  1067. break;
  1068. case IPP_BUF_DEQUEUE:
  1069. gsc_write(0x0, GSC_OUT_BASE_ADDR_Y(buf_id));
  1070. gsc_write(0x0, GSC_OUT_BASE_ADDR_CB(buf_id));
  1071. gsc_write(0x0, GSC_OUT_BASE_ADDR_CR(buf_id));
  1072. break;
  1073. default:
  1074. /* bypass */
  1075. break;
  1076. }
  1077. return gsc_dst_set_buf_seq(ctx, buf_id, buf_type);
  1078. }
  1079. static struct exynos_drm_ipp_ops gsc_dst_ops = {
  1080. .set_fmt = gsc_dst_set_fmt,
  1081. .set_transf = gsc_dst_set_transf,
  1082. .set_size = gsc_dst_set_size,
  1083. .set_addr = gsc_dst_set_addr,
  1084. };
  1085. static int gsc_clk_ctrl(struct gsc_context *ctx, bool enable)
  1086. {
  1087. DRM_DEBUG_KMS("enable[%d]\n", enable);
  1088. if (enable) {
  1089. clk_prepare_enable(ctx->gsc_clk);
  1090. ctx->suspended = false;
  1091. } else {
  1092. clk_disable_unprepare(ctx->gsc_clk);
  1093. ctx->suspended = true;
  1094. }
  1095. return 0;
  1096. }
  1097. static int gsc_get_src_buf_index(struct gsc_context *ctx)
  1098. {
  1099. u32 cfg, curr_index, i;
  1100. u32 buf_id = GSC_MAX_SRC;
  1101. int ret;
  1102. DRM_DEBUG_KMS("gsc id[%d]\n", ctx->id);
  1103. cfg = gsc_read(GSC_IN_BASE_ADDR_Y_MASK);
  1104. curr_index = GSC_IN_CURR_GET_INDEX(cfg);
  1105. for (i = curr_index; i < GSC_MAX_SRC; i++) {
  1106. if (!((cfg >> i) & 0x1)) {
  1107. buf_id = i;
  1108. break;
  1109. }
  1110. }
  1111. if (buf_id == GSC_MAX_SRC) {
  1112. DRM_ERROR("failed to get in buffer index.\n");
  1113. return -EINVAL;
  1114. }
  1115. ret = gsc_src_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE);
  1116. if (ret < 0) {
  1117. DRM_ERROR("failed to dequeue.\n");
  1118. return ret;
  1119. }
  1120. DRM_DEBUG_KMS("cfg[0x%x]curr_index[%d]buf_id[%d]\n", cfg,
  1121. curr_index, buf_id);
  1122. return buf_id;
  1123. }
  1124. static int gsc_get_dst_buf_index(struct gsc_context *ctx)
  1125. {
  1126. u32 cfg, curr_index, i;
  1127. u32 buf_id = GSC_MAX_DST;
  1128. int ret;
  1129. DRM_DEBUG_KMS("gsc id[%d]\n", ctx->id);
  1130. cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
  1131. curr_index = GSC_OUT_CURR_GET_INDEX(cfg);
  1132. for (i = curr_index; i < GSC_MAX_DST; i++) {
  1133. if (!((cfg >> i) & 0x1)) {
  1134. buf_id = i;
  1135. break;
  1136. }
  1137. }
  1138. if (buf_id == GSC_MAX_DST) {
  1139. DRM_ERROR("failed to get out buffer index.\n");
  1140. return -EINVAL;
  1141. }
  1142. ret = gsc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE);
  1143. if (ret < 0) {
  1144. DRM_ERROR("failed to dequeue.\n");
  1145. return ret;
  1146. }
  1147. DRM_DEBUG_KMS("cfg[0x%x]curr_index[%d]buf_id[%d]\n", cfg,
  1148. curr_index, buf_id);
  1149. return buf_id;
  1150. }
  1151. static irqreturn_t gsc_irq_handler(int irq, void *dev_id)
  1152. {
  1153. struct gsc_context *ctx = dev_id;
  1154. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1155. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1156. struct drm_exynos_ipp_event_work *event_work =
  1157. c_node->event_work;
  1158. u32 status;
  1159. int buf_id[EXYNOS_DRM_OPS_MAX];
  1160. DRM_DEBUG_KMS("gsc id[%d]\n", ctx->id);
  1161. status = gsc_read(GSC_IRQ);
  1162. if (status & GSC_IRQ_STATUS_OR_IRQ) {
  1163. dev_err(ippdrv->dev, "occurred overflow at %d, status 0x%x.\n",
  1164. ctx->id, status);
  1165. return IRQ_NONE;
  1166. }
  1167. if (status & GSC_IRQ_STATUS_OR_FRM_DONE) {
  1168. dev_dbg(ippdrv->dev, "occurred frame done at %d, status 0x%x.\n",
  1169. ctx->id, status);
  1170. buf_id[EXYNOS_DRM_OPS_SRC] = gsc_get_src_buf_index(ctx);
  1171. if (buf_id[EXYNOS_DRM_OPS_SRC] < 0)
  1172. return IRQ_HANDLED;
  1173. buf_id[EXYNOS_DRM_OPS_DST] = gsc_get_dst_buf_index(ctx);
  1174. if (buf_id[EXYNOS_DRM_OPS_DST] < 0)
  1175. return IRQ_HANDLED;
  1176. DRM_DEBUG_KMS("buf_id_src[%d]buf_id_dst[%d]\n",
  1177. buf_id[EXYNOS_DRM_OPS_SRC], buf_id[EXYNOS_DRM_OPS_DST]);
  1178. event_work->ippdrv = ippdrv;
  1179. event_work->buf_id[EXYNOS_DRM_OPS_SRC] =
  1180. buf_id[EXYNOS_DRM_OPS_SRC];
  1181. event_work->buf_id[EXYNOS_DRM_OPS_DST] =
  1182. buf_id[EXYNOS_DRM_OPS_DST];
  1183. queue_work(ippdrv->event_workq, &event_work->work);
  1184. }
  1185. return IRQ_HANDLED;
  1186. }
  1187. static int gsc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
  1188. {
  1189. struct drm_exynos_ipp_prop_list *prop_list = &ippdrv->prop_list;
  1190. prop_list->version = 1;
  1191. prop_list->writeback = 1;
  1192. prop_list->refresh_min = GSC_REFRESH_MIN;
  1193. prop_list->refresh_max = GSC_REFRESH_MAX;
  1194. prop_list->flip = (1 << EXYNOS_DRM_FLIP_VERTICAL) |
  1195. (1 << EXYNOS_DRM_FLIP_HORIZONTAL);
  1196. prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
  1197. (1 << EXYNOS_DRM_DEGREE_90) |
  1198. (1 << EXYNOS_DRM_DEGREE_180) |
  1199. (1 << EXYNOS_DRM_DEGREE_270);
  1200. prop_list->csc = 1;
  1201. prop_list->crop = 1;
  1202. prop_list->crop_max.hsize = GSC_CROP_MAX;
  1203. prop_list->crop_max.vsize = GSC_CROP_MAX;
  1204. prop_list->crop_min.hsize = GSC_CROP_MIN;
  1205. prop_list->crop_min.vsize = GSC_CROP_MIN;
  1206. prop_list->scale = 1;
  1207. prop_list->scale_max.hsize = GSC_SCALE_MAX;
  1208. prop_list->scale_max.vsize = GSC_SCALE_MAX;
  1209. prop_list->scale_min.hsize = GSC_SCALE_MIN;
  1210. prop_list->scale_min.vsize = GSC_SCALE_MIN;
  1211. return 0;
  1212. }
  1213. static inline bool gsc_check_drm_flip(enum drm_exynos_flip flip)
  1214. {
  1215. switch (flip) {
  1216. case EXYNOS_DRM_FLIP_NONE:
  1217. case EXYNOS_DRM_FLIP_VERTICAL:
  1218. case EXYNOS_DRM_FLIP_HORIZONTAL:
  1219. case EXYNOS_DRM_FLIP_BOTH:
  1220. return true;
  1221. default:
  1222. DRM_DEBUG_KMS("invalid flip\n");
  1223. return false;
  1224. }
  1225. }
  1226. static int gsc_ippdrv_check_property(struct device *dev,
  1227. struct drm_exynos_ipp_property *property)
  1228. {
  1229. struct gsc_context *ctx = get_gsc_context(dev);
  1230. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1231. struct drm_exynos_ipp_prop_list *pp = &ippdrv->prop_list;
  1232. struct drm_exynos_ipp_config *config;
  1233. struct drm_exynos_pos *pos;
  1234. struct drm_exynos_sz *sz;
  1235. bool swap;
  1236. int i;
  1237. for_each_ipp_ops(i) {
  1238. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1239. (property->cmd == IPP_CMD_WB))
  1240. continue;
  1241. config = &property->config[i];
  1242. pos = &config->pos;
  1243. sz = &config->sz;
  1244. /* check for flip */
  1245. if (!gsc_check_drm_flip(config->flip)) {
  1246. DRM_ERROR("invalid flip.\n");
  1247. goto err_property;
  1248. }
  1249. /* check for degree */
  1250. switch (config->degree) {
  1251. case EXYNOS_DRM_DEGREE_90:
  1252. case EXYNOS_DRM_DEGREE_270:
  1253. swap = true;
  1254. break;
  1255. case EXYNOS_DRM_DEGREE_0:
  1256. case EXYNOS_DRM_DEGREE_180:
  1257. swap = false;
  1258. break;
  1259. default:
  1260. DRM_ERROR("invalid degree.\n");
  1261. goto err_property;
  1262. }
  1263. /* check for buffer bound */
  1264. if ((pos->x + pos->w > sz->hsize) ||
  1265. (pos->y + pos->h > sz->vsize)) {
  1266. DRM_ERROR("out of buf bound.\n");
  1267. goto err_property;
  1268. }
  1269. /* check for crop */
  1270. if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
  1271. if (swap) {
  1272. if ((pos->h < pp->crop_min.hsize) ||
  1273. (sz->vsize > pp->crop_max.hsize) ||
  1274. (pos->w < pp->crop_min.vsize) ||
  1275. (sz->hsize > pp->crop_max.vsize)) {
  1276. DRM_ERROR("out of crop size.\n");
  1277. goto err_property;
  1278. }
  1279. } else {
  1280. if ((pos->w < pp->crop_min.hsize) ||
  1281. (sz->hsize > pp->crop_max.hsize) ||
  1282. (pos->h < pp->crop_min.vsize) ||
  1283. (sz->vsize > pp->crop_max.vsize)) {
  1284. DRM_ERROR("out of crop size.\n");
  1285. goto err_property;
  1286. }
  1287. }
  1288. }
  1289. /* check for scale */
  1290. if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
  1291. if (swap) {
  1292. if ((pos->h < pp->scale_min.hsize) ||
  1293. (sz->vsize > pp->scale_max.hsize) ||
  1294. (pos->w < pp->scale_min.vsize) ||
  1295. (sz->hsize > pp->scale_max.vsize)) {
  1296. DRM_ERROR("out of scale size.\n");
  1297. goto err_property;
  1298. }
  1299. } else {
  1300. if ((pos->w < pp->scale_min.hsize) ||
  1301. (sz->hsize > pp->scale_max.hsize) ||
  1302. (pos->h < pp->scale_min.vsize) ||
  1303. (sz->vsize > pp->scale_max.vsize)) {
  1304. DRM_ERROR("out of scale size.\n");
  1305. goto err_property;
  1306. }
  1307. }
  1308. }
  1309. }
  1310. return 0;
  1311. err_property:
  1312. for_each_ipp_ops(i) {
  1313. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1314. (property->cmd == IPP_CMD_WB))
  1315. continue;
  1316. config = &property->config[i];
  1317. pos = &config->pos;
  1318. sz = &config->sz;
  1319. DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
  1320. i ? "dst" : "src", config->flip, config->degree,
  1321. pos->x, pos->y, pos->w, pos->h,
  1322. sz->hsize, sz->vsize);
  1323. }
  1324. return -EINVAL;
  1325. }
  1326. static int gsc_ippdrv_reset(struct device *dev)
  1327. {
  1328. struct gsc_context *ctx = get_gsc_context(dev);
  1329. struct gsc_scaler *sc = &ctx->sc;
  1330. int ret;
  1331. /* reset h/w block */
  1332. ret = gsc_sw_reset(ctx);
  1333. if (ret < 0) {
  1334. dev_err(dev, "failed to reset hardware.\n");
  1335. return ret;
  1336. }
  1337. /* scaler setting */
  1338. memset(&ctx->sc, 0x0, sizeof(ctx->sc));
  1339. sc->range = true;
  1340. return 0;
  1341. }
  1342. static int gsc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1343. {
  1344. struct gsc_context *ctx = get_gsc_context(dev);
  1345. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1346. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1347. struct drm_exynos_ipp_property *property;
  1348. struct drm_exynos_ipp_config *config;
  1349. struct drm_exynos_pos img_pos[EXYNOS_DRM_OPS_MAX];
  1350. struct drm_exynos_ipp_set_wb set_wb;
  1351. u32 cfg;
  1352. int ret, i;
  1353. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1354. if (!c_node) {
  1355. DRM_ERROR("failed to get c_node.\n");
  1356. return -EINVAL;
  1357. }
  1358. property = &c_node->property;
  1359. gsc_handle_irq(ctx, true, false, true);
  1360. for_each_ipp_ops(i) {
  1361. config = &property->config[i];
  1362. img_pos[i] = config->pos;
  1363. }
  1364. switch (cmd) {
  1365. case IPP_CMD_M2M:
  1366. /* enable one shot */
  1367. cfg = gsc_read(GSC_ENABLE);
  1368. cfg &= ~(GSC_ENABLE_ON_CLEAR_MASK |
  1369. GSC_ENABLE_CLK_GATE_MODE_MASK);
  1370. cfg |= GSC_ENABLE_ON_CLEAR_ONESHOT;
  1371. gsc_write(cfg, GSC_ENABLE);
  1372. /* src dma memory */
  1373. cfg = gsc_read(GSC_IN_CON);
  1374. cfg &= ~(GSC_IN_PATH_MASK | GSC_IN_LOCAL_SEL_MASK);
  1375. cfg |= GSC_IN_PATH_MEMORY;
  1376. gsc_write(cfg, GSC_IN_CON);
  1377. /* dst dma memory */
  1378. cfg = gsc_read(GSC_OUT_CON);
  1379. cfg |= GSC_OUT_PATH_MEMORY;
  1380. gsc_write(cfg, GSC_OUT_CON);
  1381. break;
  1382. case IPP_CMD_WB:
  1383. set_wb.enable = 1;
  1384. set_wb.refresh = property->refresh_rate;
  1385. gsc_set_gscblk_fimd_wb(ctx, set_wb.enable);
  1386. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1387. /* src local path */
  1388. cfg = gsc_read(GSC_IN_CON);
  1389. cfg &= ~(GSC_IN_PATH_MASK | GSC_IN_LOCAL_SEL_MASK);
  1390. cfg |= (GSC_IN_PATH_LOCAL | GSC_IN_LOCAL_FIMD_WB);
  1391. gsc_write(cfg, GSC_IN_CON);
  1392. /* dst dma memory */
  1393. cfg = gsc_read(GSC_OUT_CON);
  1394. cfg |= GSC_OUT_PATH_MEMORY;
  1395. gsc_write(cfg, GSC_OUT_CON);
  1396. break;
  1397. case IPP_CMD_OUTPUT:
  1398. /* src dma memory */
  1399. cfg = gsc_read(GSC_IN_CON);
  1400. cfg &= ~(GSC_IN_PATH_MASK | GSC_IN_LOCAL_SEL_MASK);
  1401. cfg |= GSC_IN_PATH_MEMORY;
  1402. gsc_write(cfg, GSC_IN_CON);
  1403. /* dst local path */
  1404. cfg = gsc_read(GSC_OUT_CON);
  1405. cfg |= GSC_OUT_PATH_MEMORY;
  1406. gsc_write(cfg, GSC_OUT_CON);
  1407. break;
  1408. default:
  1409. ret = -EINVAL;
  1410. dev_err(dev, "invalid operations.\n");
  1411. return ret;
  1412. }
  1413. ret = gsc_set_prescaler(ctx, &ctx->sc,
  1414. &img_pos[EXYNOS_DRM_OPS_SRC],
  1415. &img_pos[EXYNOS_DRM_OPS_DST]);
  1416. if (ret) {
  1417. dev_err(dev, "failed to set prescaler.\n");
  1418. return ret;
  1419. }
  1420. gsc_set_scaler(ctx, &ctx->sc);
  1421. cfg = gsc_read(GSC_ENABLE);
  1422. cfg |= GSC_ENABLE_ON;
  1423. gsc_write(cfg, GSC_ENABLE);
  1424. return 0;
  1425. }
  1426. static void gsc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1427. {
  1428. struct gsc_context *ctx = get_gsc_context(dev);
  1429. struct drm_exynos_ipp_set_wb set_wb = {0, 0};
  1430. u32 cfg;
  1431. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1432. switch (cmd) {
  1433. case IPP_CMD_M2M:
  1434. /* bypass */
  1435. break;
  1436. case IPP_CMD_WB:
  1437. gsc_set_gscblk_fimd_wb(ctx, set_wb.enable);
  1438. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1439. break;
  1440. case IPP_CMD_OUTPUT:
  1441. default:
  1442. dev_err(dev, "invalid operations.\n");
  1443. break;
  1444. }
  1445. gsc_handle_irq(ctx, false, false, true);
  1446. /* reset sequence */
  1447. gsc_write(0xff, GSC_OUT_BASE_ADDR_Y_MASK);
  1448. gsc_write(0xff, GSC_OUT_BASE_ADDR_CB_MASK);
  1449. gsc_write(0xff, GSC_OUT_BASE_ADDR_CR_MASK);
  1450. cfg = gsc_read(GSC_ENABLE);
  1451. cfg &= ~GSC_ENABLE_ON;
  1452. gsc_write(cfg, GSC_ENABLE);
  1453. }
  1454. static int gsc_probe(struct platform_device *pdev)
  1455. {
  1456. struct device *dev = &pdev->dev;
  1457. struct gsc_context *ctx;
  1458. struct resource *res;
  1459. struct exynos_drm_ippdrv *ippdrv;
  1460. int ret;
  1461. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  1462. if (!ctx)
  1463. return -ENOMEM;
  1464. if (dev->of_node) {
  1465. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  1466. "samsung,sysreg");
  1467. if (IS_ERR(ctx->sysreg)) {
  1468. dev_warn(dev, "failed to get system register.\n");
  1469. ctx->sysreg = NULL;
  1470. }
  1471. }
  1472. /* clock control */
  1473. ctx->gsc_clk = devm_clk_get(dev, "gscl");
  1474. if (IS_ERR(ctx->gsc_clk)) {
  1475. dev_err(dev, "failed to get gsc clock.\n");
  1476. return PTR_ERR(ctx->gsc_clk);
  1477. }
  1478. /* resource memory */
  1479. ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1480. ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
  1481. if (IS_ERR(ctx->regs))
  1482. return PTR_ERR(ctx->regs);
  1483. /* resource irq */
  1484. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1485. if (!res) {
  1486. dev_err(dev, "failed to request irq resource.\n");
  1487. return -ENOENT;
  1488. }
  1489. ctx->irq = res->start;
  1490. ret = devm_request_threaded_irq(dev, ctx->irq, NULL, gsc_irq_handler,
  1491. IRQF_ONESHOT, "drm_gsc", ctx);
  1492. if (ret < 0) {
  1493. dev_err(dev, "failed to request irq.\n");
  1494. return ret;
  1495. }
  1496. /* context initailization */
  1497. ctx->id = pdev->id;
  1498. ippdrv = &ctx->ippdrv;
  1499. ippdrv->dev = dev;
  1500. ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &gsc_src_ops;
  1501. ippdrv->ops[EXYNOS_DRM_OPS_DST] = &gsc_dst_ops;
  1502. ippdrv->check_property = gsc_ippdrv_check_property;
  1503. ippdrv->reset = gsc_ippdrv_reset;
  1504. ippdrv->start = gsc_ippdrv_start;
  1505. ippdrv->stop = gsc_ippdrv_stop;
  1506. ret = gsc_init_prop_list(ippdrv);
  1507. if (ret < 0) {
  1508. dev_err(dev, "failed to init property list.\n");
  1509. return ret;
  1510. }
  1511. DRM_DEBUG_KMS("id[%d]ippdrv[%pK]\n", ctx->id, ippdrv);
  1512. mutex_init(&ctx->lock);
  1513. platform_set_drvdata(pdev, ctx);
  1514. pm_runtime_enable(dev);
  1515. ret = exynos_drm_ippdrv_register(ippdrv);
  1516. if (ret < 0) {
  1517. dev_err(dev, "failed to register drm gsc device.\n");
  1518. goto err_ippdrv_register;
  1519. }
  1520. dev_info(dev, "drm gsc registered successfully.\n");
  1521. return 0;
  1522. err_ippdrv_register:
  1523. pm_runtime_disable(dev);
  1524. return ret;
  1525. }
  1526. static int gsc_remove(struct platform_device *pdev)
  1527. {
  1528. struct device *dev = &pdev->dev;
  1529. struct gsc_context *ctx = get_gsc_context(dev);
  1530. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1531. exynos_drm_ippdrv_unregister(ippdrv);
  1532. mutex_destroy(&ctx->lock);
  1533. pm_runtime_set_suspended(dev);
  1534. pm_runtime_disable(dev);
  1535. return 0;
  1536. }
  1537. static int __maybe_unused gsc_runtime_suspend(struct device *dev)
  1538. {
  1539. struct gsc_context *ctx = get_gsc_context(dev);
  1540. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1541. return gsc_clk_ctrl(ctx, false);
  1542. }
  1543. static int __maybe_unused gsc_runtime_resume(struct device *dev)
  1544. {
  1545. struct gsc_context *ctx = get_gsc_context(dev);
  1546. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1547. return gsc_clk_ctrl(ctx, true);
  1548. }
  1549. static const struct dev_pm_ops gsc_pm_ops = {
  1550. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1551. pm_runtime_force_resume)
  1552. SET_RUNTIME_PM_OPS(gsc_runtime_suspend, gsc_runtime_resume, NULL)
  1553. };
  1554. static const struct of_device_id exynos_drm_gsc_of_match[] = {
  1555. { .compatible = "samsung,exynos5-gsc" },
  1556. { },
  1557. };
  1558. MODULE_DEVICE_TABLE(of, exynos_drm_gsc_of_match);
  1559. struct platform_driver gsc_driver = {
  1560. .probe = gsc_probe,
  1561. .remove = gsc_remove,
  1562. .driver = {
  1563. .name = "exynos-drm-gsc",
  1564. .owner = THIS_MODULE,
  1565. .pm = &gsc_pm_ops,
  1566. .of_match_table = of_match_ptr(exynos_drm_gsc_of_match),
  1567. },
  1568. };