exynos_drm_fimd.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fb.h"
  30. #include "exynos_drm_crtc.h"
  31. #include "exynos_drm_plane.h"
  32. #include "exynos_drm_iommu.h"
  33. /*
  34. * FIMD stands for Fully Interactive Mobile Display and
  35. * as a display controller, it transfers contents drawn on memory
  36. * to a LCD Panel through Display Interfaces such as RGB or
  37. * CPU Interface.
  38. */
  39. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  40. /* position control register for hardware window 0, 2 ~ 4.*/
  41. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  42. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  43. /*
  44. * size control register for hardware windows 0 and alpha control register
  45. * for hardware windows 1 ~ 4
  46. */
  47. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  48. /* size control register for hardware windows 1 ~ 2. */
  49. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  50. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  51. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  52. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  53. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  54. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  55. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  56. /* color key control register for hardware window 1 ~ 4. */
  57. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  58. /* color key value register for hardware window 1 ~ 4. */
  59. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  60. /* I80 trigger control register */
  61. #define TRIGCON 0x1A4
  62. #define TRGMODE_ENABLE (1 << 0)
  63. #define SWTRGCMD_ENABLE (1 << 1)
  64. /* Exynos3250, 3472, 5260 5410, 5420 and 5422 only supported. */
  65. #define HWTRGEN_ENABLE (1 << 3)
  66. #define HWTRGMASK_ENABLE (1 << 4)
  67. /* Exynos3250, 3472, 5260, 5420 and 5422 only supported. */
  68. #define HWTRIGEN_PER_ENABLE (1 << 31)
  69. /* display mode change control register except exynos4 */
  70. #define VIDOUT_CON 0x000
  71. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  72. /* I80 interface control for main LDI register */
  73. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  74. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  75. #define LCD_CS_SETUP(x) ((x) << 16)
  76. #define LCD_WR_SETUP(x) ((x) << 12)
  77. #define LCD_WR_ACTIVE(x) ((x) << 8)
  78. #define LCD_WR_HOLD(x) ((x) << 4)
  79. #define I80IFEN_ENABLE (1 << 0)
  80. /* FIMD has totally five hardware windows. */
  81. #define WINDOWS_NR 5
  82. /* HW trigger flag on i80 panel. */
  83. #define I80_HW_TRG (1 << 1)
  84. struct fimd_driver_data {
  85. unsigned int timing_base;
  86. unsigned int lcdblk_offset;
  87. unsigned int lcdblk_vt_shift;
  88. unsigned int lcdblk_bypass_shift;
  89. unsigned int lcdblk_mic_bypass_shift;
  90. unsigned int trg_type;
  91. unsigned int has_shadowcon:1;
  92. unsigned int has_clksel:1;
  93. unsigned int has_limited_fmt:1;
  94. unsigned int has_vidoutcon:1;
  95. unsigned int has_vtsel:1;
  96. unsigned int has_mic_bypass:1;
  97. unsigned int has_dp_clk:1;
  98. unsigned int has_hw_trigger:1;
  99. unsigned int has_trigger_per_te:1;
  100. };
  101. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  102. .timing_base = 0x0,
  103. .has_clksel = 1,
  104. .has_limited_fmt = 1,
  105. };
  106. static struct fimd_driver_data exynos3_fimd_driver_data = {
  107. .timing_base = 0x20000,
  108. .lcdblk_offset = 0x210,
  109. .lcdblk_bypass_shift = 1,
  110. .has_shadowcon = 1,
  111. .has_vidoutcon = 1,
  112. };
  113. static struct fimd_driver_data exynos4_fimd_driver_data = {
  114. .timing_base = 0x0,
  115. .lcdblk_offset = 0x210,
  116. .lcdblk_vt_shift = 10,
  117. .lcdblk_bypass_shift = 1,
  118. .has_shadowcon = 1,
  119. .has_vtsel = 1,
  120. };
  121. static struct fimd_driver_data exynos5_fimd_driver_data = {
  122. .timing_base = 0x20000,
  123. .lcdblk_offset = 0x214,
  124. .lcdblk_vt_shift = 24,
  125. .lcdblk_bypass_shift = 15,
  126. .has_shadowcon = 1,
  127. .has_vidoutcon = 1,
  128. .has_vtsel = 1,
  129. .has_dp_clk = 1,
  130. };
  131. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  132. .timing_base = 0x20000,
  133. .lcdblk_offset = 0x214,
  134. .lcdblk_vt_shift = 24,
  135. .lcdblk_bypass_shift = 15,
  136. .lcdblk_mic_bypass_shift = 11,
  137. .has_shadowcon = 1,
  138. .has_vidoutcon = 1,
  139. .has_vtsel = 1,
  140. .has_mic_bypass = 1,
  141. .has_dp_clk = 1,
  142. };
  143. struct fimd_context {
  144. struct device *dev;
  145. struct drm_device *drm_dev;
  146. struct exynos_drm_crtc *crtc;
  147. struct exynos_drm_plane planes[WINDOWS_NR];
  148. struct exynos_drm_plane_config configs[WINDOWS_NR];
  149. struct clk *bus_clk;
  150. struct clk *lcd_clk;
  151. void __iomem *regs;
  152. struct regmap *sysreg;
  153. unsigned long irq_flags;
  154. u32 vidcon0;
  155. u32 vidcon1;
  156. u32 vidout_con;
  157. u32 i80ifcon;
  158. bool i80_if;
  159. bool suspended;
  160. wait_queue_head_t wait_vsync_queue;
  161. atomic_t wait_vsync_event;
  162. atomic_t win_updated;
  163. atomic_t triggering;
  164. u32 clkdiv;
  165. const struct fimd_driver_data *driver_data;
  166. struct drm_encoder *encoder;
  167. struct exynos_drm_clk dp_clk;
  168. };
  169. static const struct of_device_id fimd_driver_dt_match[] = {
  170. { .compatible = "samsung,s3c6400-fimd",
  171. .data = &s3c64xx_fimd_driver_data },
  172. { .compatible = "samsung,exynos3250-fimd",
  173. .data = &exynos3_fimd_driver_data },
  174. { .compatible = "samsung,exynos4210-fimd",
  175. .data = &exynos4_fimd_driver_data },
  176. { .compatible = "samsung,exynos5250-fimd",
  177. .data = &exynos5_fimd_driver_data },
  178. { .compatible = "samsung,exynos5420-fimd",
  179. .data = &exynos5420_fimd_driver_data },
  180. {},
  181. };
  182. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  183. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  184. DRM_PLANE_TYPE_PRIMARY,
  185. DRM_PLANE_TYPE_OVERLAY,
  186. DRM_PLANE_TYPE_OVERLAY,
  187. DRM_PLANE_TYPE_OVERLAY,
  188. DRM_PLANE_TYPE_CURSOR,
  189. };
  190. static const uint32_t fimd_formats[] = {
  191. DRM_FORMAT_C8,
  192. DRM_FORMAT_XRGB1555,
  193. DRM_FORMAT_RGB565,
  194. DRM_FORMAT_XRGB8888,
  195. DRM_FORMAT_ARGB8888,
  196. };
  197. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  198. {
  199. struct fimd_context *ctx = crtc->ctx;
  200. u32 val;
  201. if (ctx->suspended)
  202. return -EPERM;
  203. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  204. val = readl(ctx->regs + VIDINTCON0);
  205. val |= VIDINTCON0_INT_ENABLE;
  206. if (ctx->i80_if) {
  207. val |= VIDINTCON0_INT_I80IFDONE;
  208. val |= VIDINTCON0_INT_SYSMAINCON;
  209. val &= ~VIDINTCON0_INT_SYSSUBCON;
  210. } else {
  211. val |= VIDINTCON0_INT_FRAME;
  212. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  213. val |= VIDINTCON0_FRAMESEL0_FRONTPORCH;
  214. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  215. val |= VIDINTCON0_FRAMESEL1_NONE;
  216. }
  217. writel(val, ctx->regs + VIDINTCON0);
  218. }
  219. return 0;
  220. }
  221. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  222. {
  223. struct fimd_context *ctx = crtc->ctx;
  224. u32 val;
  225. if (ctx->suspended)
  226. return;
  227. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  228. val = readl(ctx->regs + VIDINTCON0);
  229. val &= ~VIDINTCON0_INT_ENABLE;
  230. if (ctx->i80_if) {
  231. val &= ~VIDINTCON0_INT_I80IFDONE;
  232. val &= ~VIDINTCON0_INT_SYSMAINCON;
  233. val &= ~VIDINTCON0_INT_SYSSUBCON;
  234. } else
  235. val &= ~VIDINTCON0_INT_FRAME;
  236. writel(val, ctx->regs + VIDINTCON0);
  237. }
  238. }
  239. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  240. {
  241. struct fimd_context *ctx = crtc->ctx;
  242. if (ctx->suspended)
  243. return;
  244. atomic_set(&ctx->wait_vsync_event, 1);
  245. /*
  246. * wait for FIMD to signal VSYNC interrupt or return after
  247. * timeout which is set to 50ms (refresh rate of 20).
  248. */
  249. if (!wait_event_timeout(ctx->wait_vsync_queue,
  250. !atomic_read(&ctx->wait_vsync_event),
  251. HZ/20))
  252. DRM_DEBUG_KMS("vblank wait timed out.\n");
  253. }
  254. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  255. bool enable)
  256. {
  257. u32 val = readl(ctx->regs + WINCON(win));
  258. if (enable)
  259. val |= WINCONx_ENWIN;
  260. else
  261. val &= ~WINCONx_ENWIN;
  262. writel(val, ctx->regs + WINCON(win));
  263. }
  264. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  265. unsigned int win,
  266. bool enable)
  267. {
  268. u32 val = readl(ctx->regs + SHADOWCON);
  269. if (enable)
  270. val |= SHADOWCON_CHx_ENABLE(win);
  271. else
  272. val &= ~SHADOWCON_CHx_ENABLE(win);
  273. writel(val, ctx->regs + SHADOWCON);
  274. }
  275. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  276. {
  277. struct fimd_context *ctx = crtc->ctx;
  278. unsigned int win, ch_enabled = 0;
  279. DRM_DEBUG_KMS("%s\n", __FILE__);
  280. /* Hardware is in unknown state, so ensure it gets enabled properly */
  281. pm_runtime_get_sync(ctx->dev);
  282. clk_prepare_enable(ctx->bus_clk);
  283. clk_prepare_enable(ctx->lcd_clk);
  284. /* Check if any channel is enabled. */
  285. for (win = 0; win < WINDOWS_NR; win++) {
  286. u32 val = readl(ctx->regs + WINCON(win));
  287. if (val & WINCONx_ENWIN) {
  288. fimd_enable_video_output(ctx, win, false);
  289. if (ctx->driver_data->has_shadowcon)
  290. fimd_enable_shadow_channel_path(ctx, win,
  291. false);
  292. ch_enabled = 1;
  293. }
  294. }
  295. /* Wait for vsync, as disable channel takes effect at next vsync */
  296. if (ch_enabled) {
  297. ctx->suspended = false;
  298. fimd_enable_vblank(ctx->crtc);
  299. fimd_wait_for_vblank(ctx->crtc);
  300. fimd_disable_vblank(ctx->crtc);
  301. ctx->suspended = true;
  302. }
  303. clk_disable_unprepare(ctx->lcd_clk);
  304. clk_disable_unprepare(ctx->bus_clk);
  305. pm_runtime_put(ctx->dev);
  306. }
  307. static int fimd_atomic_check(struct exynos_drm_crtc *crtc,
  308. struct drm_crtc_state *state)
  309. {
  310. struct drm_display_mode *mode = &state->adjusted_mode;
  311. struct fimd_context *ctx = crtc->ctx;
  312. unsigned long ideal_clk, lcd_rate;
  313. u32 clkdiv;
  314. if (mode->clock == 0) {
  315. DRM_INFO("Mode has zero clock value.\n");
  316. return -EINVAL;
  317. }
  318. ideal_clk = mode->clock * 1000;
  319. if (ctx->i80_if) {
  320. /*
  321. * The frame done interrupt should be occurred prior to the
  322. * next TE signal.
  323. */
  324. ideal_clk *= 2;
  325. }
  326. lcd_rate = clk_get_rate(ctx->lcd_clk);
  327. if (2 * lcd_rate < ideal_clk) {
  328. DRM_INFO("sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
  329. lcd_rate, ideal_clk);
  330. return -EINVAL;
  331. }
  332. /* Find the clock divider value that gets us closest to ideal_clk */
  333. clkdiv = DIV_ROUND_CLOSEST(lcd_rate, ideal_clk);
  334. if (clkdiv >= 0x200) {
  335. DRM_INFO("requested pixel clock(%lu) too low\n", ideal_clk);
  336. return -EINVAL;
  337. }
  338. ctx->clkdiv = (clkdiv < 0x100) ? clkdiv : 0xff;
  339. return 0;
  340. }
  341. static void fimd_setup_trigger(struct fimd_context *ctx)
  342. {
  343. void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
  344. u32 trg_type = ctx->driver_data->trg_type;
  345. u32 val = readl(timing_base + TRIGCON);
  346. val &= ~(TRGMODE_ENABLE);
  347. if (trg_type == I80_HW_TRG) {
  348. if (ctx->driver_data->has_hw_trigger)
  349. val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
  350. if (ctx->driver_data->has_trigger_per_te)
  351. val |= HWTRIGEN_PER_ENABLE;
  352. } else {
  353. val |= TRGMODE_ENABLE;
  354. }
  355. writel(val, timing_base + TRIGCON);
  356. }
  357. static void fimd_commit(struct exynos_drm_crtc *crtc)
  358. {
  359. struct fimd_context *ctx = crtc->ctx;
  360. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  361. const struct fimd_driver_data *driver_data = ctx->driver_data;
  362. void *timing_base = ctx->regs + driver_data->timing_base;
  363. u32 val;
  364. if (ctx->suspended)
  365. return;
  366. /* nothing to do if we haven't set the mode yet */
  367. if (mode->htotal == 0 || mode->vtotal == 0)
  368. return;
  369. if (ctx->i80_if) {
  370. val = ctx->i80ifcon | I80IFEN_ENABLE;
  371. writel(val, timing_base + I80IFCONFAx(0));
  372. /* disable auto frame rate */
  373. writel(0, timing_base + I80IFCONFBx(0));
  374. /* set video type selection to I80 interface */
  375. if (driver_data->has_vtsel && ctx->sysreg &&
  376. regmap_update_bits(ctx->sysreg,
  377. driver_data->lcdblk_offset,
  378. 0x3 << driver_data->lcdblk_vt_shift,
  379. 0x1 << driver_data->lcdblk_vt_shift)) {
  380. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  381. return;
  382. }
  383. } else {
  384. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  385. u32 vidcon1;
  386. /* setup polarity values */
  387. vidcon1 = ctx->vidcon1;
  388. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  389. vidcon1 |= VIDCON1_INV_VSYNC;
  390. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  391. vidcon1 |= VIDCON1_INV_HSYNC;
  392. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  393. /* setup vertical timing values. */
  394. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  395. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  396. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  397. val = VIDTCON0_VBPD(vbpd - 1) |
  398. VIDTCON0_VFPD(vfpd - 1) |
  399. VIDTCON0_VSPW(vsync_len - 1);
  400. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  401. /* setup horizontal timing values. */
  402. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  403. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  404. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  405. val = VIDTCON1_HBPD(hbpd - 1) |
  406. VIDTCON1_HFPD(hfpd - 1) |
  407. VIDTCON1_HSPW(hsync_len - 1);
  408. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  409. }
  410. if (driver_data->has_vidoutcon)
  411. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  412. /* set bypass selection */
  413. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  414. driver_data->lcdblk_offset,
  415. 0x1 << driver_data->lcdblk_bypass_shift,
  416. 0x1 << driver_data->lcdblk_bypass_shift)) {
  417. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  418. return;
  419. }
  420. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  421. * bit should be cleared.
  422. */
  423. if (driver_data->has_mic_bypass && ctx->sysreg &&
  424. regmap_update_bits(ctx->sysreg,
  425. driver_data->lcdblk_offset,
  426. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  427. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  428. DRM_ERROR("Failed to update sysreg for bypass mic.\n");
  429. return;
  430. }
  431. /* setup horizontal and vertical display size. */
  432. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  433. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  434. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  435. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  436. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  437. fimd_setup_trigger(ctx);
  438. /*
  439. * fields of register with prefix '_F' would be updated
  440. * at vsync(same as dma start)
  441. */
  442. val = ctx->vidcon0;
  443. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  444. if (ctx->driver_data->has_clksel)
  445. val |= VIDCON0_CLKSEL_LCD;
  446. if (ctx->clkdiv > 1)
  447. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  448. writel(val, ctx->regs + VIDCON0);
  449. }
  450. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  451. uint32_t pixel_format, int width)
  452. {
  453. unsigned long val;
  454. val = WINCONx_ENWIN;
  455. /*
  456. * In case of s3c64xx, window 0 doesn't support alpha channel.
  457. * So the request format is ARGB8888 then change it to XRGB8888.
  458. */
  459. if (ctx->driver_data->has_limited_fmt && !win) {
  460. if (pixel_format == DRM_FORMAT_ARGB8888)
  461. pixel_format = DRM_FORMAT_XRGB8888;
  462. }
  463. switch (pixel_format) {
  464. case DRM_FORMAT_C8:
  465. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  466. val |= WINCONx_BURSTLEN_8WORD;
  467. val |= WINCONx_BYTSWP;
  468. break;
  469. case DRM_FORMAT_XRGB1555:
  470. val |= WINCON0_BPPMODE_16BPP_1555;
  471. val |= WINCONx_HAWSWP;
  472. val |= WINCONx_BURSTLEN_16WORD;
  473. break;
  474. case DRM_FORMAT_RGB565:
  475. val |= WINCON0_BPPMODE_16BPP_565;
  476. val |= WINCONx_HAWSWP;
  477. val |= WINCONx_BURSTLEN_16WORD;
  478. break;
  479. case DRM_FORMAT_XRGB8888:
  480. val |= WINCON0_BPPMODE_24BPP_888;
  481. val |= WINCONx_WSWP;
  482. val |= WINCONx_BURSTLEN_16WORD;
  483. break;
  484. case DRM_FORMAT_ARGB8888:
  485. default:
  486. val |= WINCON1_BPPMODE_25BPP_A1888
  487. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  488. val |= WINCONx_WSWP;
  489. val |= WINCONx_BURSTLEN_16WORD;
  490. break;
  491. }
  492. /*
  493. * Setting dma-burst to 16Word causes permanent tearing for very small
  494. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  495. * plane size is not recommended as plane size varies alot towards the
  496. * end of the screen and rapid movement causes unstable DMA, but it is
  497. * still better to change dma-burst than displaying garbage.
  498. */
  499. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  500. val &= ~WINCONx_BURSTLEN_MASK;
  501. val |= WINCONx_BURSTLEN_4WORD;
  502. }
  503. writel(val, ctx->regs + WINCON(win));
  504. /* hardware window 0 doesn't support alpha channel. */
  505. if (win != 0) {
  506. /* OSD alpha */
  507. val = VIDISD14C_ALPHA0_R(0xf) |
  508. VIDISD14C_ALPHA0_G(0xf) |
  509. VIDISD14C_ALPHA0_B(0xf) |
  510. VIDISD14C_ALPHA1_R(0xf) |
  511. VIDISD14C_ALPHA1_G(0xf) |
  512. VIDISD14C_ALPHA1_B(0xf);
  513. writel(val, ctx->regs + VIDOSD_C(win));
  514. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  515. VIDW_ALPHA_G(0xf);
  516. writel(val, ctx->regs + VIDWnALPHA0(win));
  517. writel(val, ctx->regs + VIDWnALPHA1(win));
  518. }
  519. }
  520. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  521. {
  522. unsigned int keycon0 = 0, keycon1 = 0;
  523. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  524. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  525. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  526. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  527. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  528. }
  529. /**
  530. * shadow_protect_win() - disable updating values from shadow registers at vsync
  531. *
  532. * @win: window to protect registers for
  533. * @protect: 1 to protect (disable updates)
  534. */
  535. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  536. unsigned int win, bool protect)
  537. {
  538. u32 reg, bits, val;
  539. /*
  540. * SHADOWCON/PRTCON register is used for enabling timing.
  541. *
  542. * for example, once only width value of a register is set,
  543. * if the dma is started then fimd hardware could malfunction so
  544. * with protect window setting, the register fields with prefix '_F'
  545. * wouldn't be updated at vsync also but updated once unprotect window
  546. * is set.
  547. */
  548. if (ctx->driver_data->has_shadowcon) {
  549. reg = SHADOWCON;
  550. bits = SHADOWCON_WINx_PROTECT(win);
  551. } else {
  552. reg = PRTCON;
  553. bits = PRTCON_PROTECT;
  554. }
  555. val = readl(ctx->regs + reg);
  556. if (protect)
  557. val |= bits;
  558. else
  559. val &= ~bits;
  560. writel(val, ctx->regs + reg);
  561. }
  562. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  563. {
  564. struct fimd_context *ctx = crtc->ctx;
  565. int i;
  566. if (ctx->suspended)
  567. return;
  568. for (i = 0; i < WINDOWS_NR; i++)
  569. fimd_shadow_protect_win(ctx, i, true);
  570. }
  571. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  572. {
  573. struct fimd_context *ctx = crtc->ctx;
  574. int i;
  575. if (ctx->suspended)
  576. return;
  577. for (i = 0; i < WINDOWS_NR; i++)
  578. fimd_shadow_protect_win(ctx, i, false);
  579. exynos_crtc_handle_event(crtc);
  580. }
  581. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  582. struct exynos_drm_plane *plane)
  583. {
  584. struct exynos_drm_plane_state *state =
  585. to_exynos_plane_state(plane->base.state);
  586. struct fimd_context *ctx = crtc->ctx;
  587. struct drm_framebuffer *fb = state->base.fb;
  588. dma_addr_t dma_addr;
  589. unsigned long val, size, offset;
  590. unsigned int last_x, last_y, buf_offsize, line_size;
  591. unsigned int win = plane->index;
  592. unsigned int cpp = fb->format->cpp[0];
  593. unsigned int pitch = fb->pitches[0];
  594. if (ctx->suspended)
  595. return;
  596. offset = state->src.x * cpp;
  597. offset += state->src.y * pitch;
  598. /* buffer start address */
  599. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  600. val = (unsigned long)dma_addr;
  601. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  602. /* buffer end address */
  603. size = pitch * state->crtc.h;
  604. val = (unsigned long)(dma_addr + size);
  605. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  606. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  607. (unsigned long)dma_addr, val, size);
  608. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  609. state->crtc.w, state->crtc.h);
  610. /* buffer size */
  611. buf_offsize = pitch - (state->crtc.w * cpp);
  612. line_size = state->crtc.w * cpp;
  613. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  614. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  615. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  616. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  617. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  618. /* OSD position */
  619. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  620. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  621. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  622. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  623. writel(val, ctx->regs + VIDOSD_A(win));
  624. last_x = state->crtc.x + state->crtc.w;
  625. if (last_x)
  626. last_x--;
  627. last_y = state->crtc.y + state->crtc.h;
  628. if (last_y)
  629. last_y--;
  630. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  631. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  632. writel(val, ctx->regs + VIDOSD_B(win));
  633. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  634. state->crtc.x, state->crtc.y, last_x, last_y);
  635. /* OSD size */
  636. if (win != 3 && win != 4) {
  637. u32 offset = VIDOSD_D(win);
  638. if (win == 0)
  639. offset = VIDOSD_C(win);
  640. val = state->crtc.w * state->crtc.h;
  641. writel(val, ctx->regs + offset);
  642. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  643. }
  644. fimd_win_set_pixfmt(ctx, win, fb->format->format, state->src.w);
  645. /* hardware window 0 doesn't support color key. */
  646. if (win != 0)
  647. fimd_win_set_colkey(ctx, win);
  648. fimd_enable_video_output(ctx, win, true);
  649. if (ctx->driver_data->has_shadowcon)
  650. fimd_enable_shadow_channel_path(ctx, win, true);
  651. if (ctx->i80_if)
  652. atomic_set(&ctx->win_updated, 1);
  653. }
  654. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  655. struct exynos_drm_plane *plane)
  656. {
  657. struct fimd_context *ctx = crtc->ctx;
  658. unsigned int win = plane->index;
  659. if (ctx->suspended)
  660. return;
  661. fimd_enable_video_output(ctx, win, false);
  662. if (ctx->driver_data->has_shadowcon)
  663. fimd_enable_shadow_channel_path(ctx, win, false);
  664. }
  665. static void fimd_enable(struct exynos_drm_crtc *crtc)
  666. {
  667. struct fimd_context *ctx = crtc->ctx;
  668. if (!ctx->suspended)
  669. return;
  670. ctx->suspended = false;
  671. pm_runtime_get_sync(ctx->dev);
  672. /* if vblank was enabled status, enable it again. */
  673. if (test_and_clear_bit(0, &ctx->irq_flags))
  674. fimd_enable_vblank(ctx->crtc);
  675. fimd_commit(ctx->crtc);
  676. }
  677. static void fimd_disable(struct exynos_drm_crtc *crtc)
  678. {
  679. struct fimd_context *ctx = crtc->ctx;
  680. int i;
  681. if (ctx->suspended)
  682. return;
  683. /*
  684. * We need to make sure that all windows are disabled before we
  685. * suspend that connector. Otherwise we might try to scan from
  686. * a destroyed buffer later.
  687. */
  688. for (i = 0; i < WINDOWS_NR; i++)
  689. fimd_disable_plane(crtc, &ctx->planes[i]);
  690. fimd_enable_vblank(crtc);
  691. fimd_wait_for_vblank(crtc);
  692. fimd_disable_vblank(crtc);
  693. writel(0, ctx->regs + VIDCON0);
  694. pm_runtime_put_sync(ctx->dev);
  695. ctx->suspended = true;
  696. }
  697. static void fimd_trigger(struct device *dev)
  698. {
  699. struct fimd_context *ctx = dev_get_drvdata(dev);
  700. const struct fimd_driver_data *driver_data = ctx->driver_data;
  701. void *timing_base = ctx->regs + driver_data->timing_base;
  702. u32 reg;
  703. /*
  704. * Skips triggering if in triggering state, because multiple triggering
  705. * requests can cause panel reset.
  706. */
  707. if (atomic_read(&ctx->triggering))
  708. return;
  709. /* Enters triggering mode */
  710. atomic_set(&ctx->triggering, 1);
  711. reg = readl(timing_base + TRIGCON);
  712. reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
  713. writel(reg, timing_base + TRIGCON);
  714. /*
  715. * Exits triggering mode if vblank is not enabled yet, because when the
  716. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  717. */
  718. if (!test_bit(0, &ctx->irq_flags))
  719. atomic_set(&ctx->triggering, 0);
  720. }
  721. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  722. {
  723. struct fimd_context *ctx = crtc->ctx;
  724. u32 trg_type = ctx->driver_data->trg_type;
  725. /* Checks the crtc is detached already from encoder */
  726. if (!ctx->drm_dev)
  727. return;
  728. if (trg_type == I80_HW_TRG)
  729. goto out;
  730. /*
  731. * If there is a page flip request, triggers and handles the page flip
  732. * event so that current fb can be updated into panel GRAM.
  733. */
  734. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  735. fimd_trigger(ctx->dev);
  736. out:
  737. /* Wakes up vsync event queue */
  738. if (atomic_read(&ctx->wait_vsync_event)) {
  739. atomic_set(&ctx->wait_vsync_event, 0);
  740. wake_up(&ctx->wait_vsync_queue);
  741. }
  742. if (test_bit(0, &ctx->irq_flags))
  743. drm_crtc_handle_vblank(&ctx->crtc->base);
  744. }
  745. static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
  746. {
  747. struct fimd_context *ctx = container_of(clk, struct fimd_context,
  748. dp_clk);
  749. u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  750. writel(val, ctx->regs + DP_MIE_CLKCON);
  751. }
  752. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  753. .enable = fimd_enable,
  754. .disable = fimd_disable,
  755. .enable_vblank = fimd_enable_vblank,
  756. .disable_vblank = fimd_disable_vblank,
  757. .atomic_begin = fimd_atomic_begin,
  758. .update_plane = fimd_update_plane,
  759. .disable_plane = fimd_disable_plane,
  760. .atomic_flush = fimd_atomic_flush,
  761. .atomic_check = fimd_atomic_check,
  762. .te_handler = fimd_te_handler,
  763. };
  764. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  765. {
  766. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  767. u32 val, clear_bit;
  768. val = readl(ctx->regs + VIDINTCON1);
  769. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  770. if (val & clear_bit)
  771. writel(clear_bit, ctx->regs + VIDINTCON1);
  772. /* check the crtc is detached already from encoder */
  773. if (!ctx->drm_dev)
  774. goto out;
  775. if (!ctx->i80_if)
  776. drm_crtc_handle_vblank(&ctx->crtc->base);
  777. if (ctx->i80_if) {
  778. /* Exits triggering mode */
  779. atomic_set(&ctx->triggering, 0);
  780. } else {
  781. /* set wait vsync event to zero and wake up queue. */
  782. if (atomic_read(&ctx->wait_vsync_event)) {
  783. atomic_set(&ctx->wait_vsync_event, 0);
  784. wake_up(&ctx->wait_vsync_queue);
  785. }
  786. }
  787. out:
  788. return IRQ_HANDLED;
  789. }
  790. static int fimd_bind(struct device *dev, struct device *master, void *data)
  791. {
  792. struct fimd_context *ctx = dev_get_drvdata(dev);
  793. struct drm_device *drm_dev = data;
  794. struct exynos_drm_plane *exynos_plane;
  795. unsigned int i;
  796. int ret;
  797. ctx->drm_dev = drm_dev;
  798. for (i = 0; i < WINDOWS_NR; i++) {
  799. ctx->configs[i].pixel_formats = fimd_formats;
  800. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  801. ctx->configs[i].zpos = i;
  802. ctx->configs[i].type = fimd_win_types[i];
  803. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  804. &ctx->configs[i]);
  805. if (ret)
  806. return ret;
  807. }
  808. exynos_plane = &ctx->planes[DEFAULT_WIN];
  809. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  810. EXYNOS_DISPLAY_TYPE_LCD, &fimd_crtc_ops, ctx);
  811. if (IS_ERR(ctx->crtc))
  812. return PTR_ERR(ctx->crtc);
  813. if (ctx->driver_data->has_dp_clk) {
  814. ctx->dp_clk.enable = fimd_dp_clock_enable;
  815. ctx->crtc->pipe_clk = &ctx->dp_clk;
  816. }
  817. if (ctx->encoder)
  818. exynos_dpi_bind(drm_dev, ctx->encoder);
  819. if (is_drm_iommu_supported(drm_dev))
  820. fimd_clear_channels(ctx->crtc);
  821. return drm_iommu_attach_device(drm_dev, dev);
  822. }
  823. static void fimd_unbind(struct device *dev, struct device *master,
  824. void *data)
  825. {
  826. struct fimd_context *ctx = dev_get_drvdata(dev);
  827. fimd_disable(ctx->crtc);
  828. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  829. if (ctx->encoder)
  830. exynos_dpi_remove(ctx->encoder);
  831. }
  832. static const struct component_ops fimd_component_ops = {
  833. .bind = fimd_bind,
  834. .unbind = fimd_unbind,
  835. };
  836. static int fimd_probe(struct platform_device *pdev)
  837. {
  838. struct device *dev = &pdev->dev;
  839. struct fimd_context *ctx;
  840. struct device_node *i80_if_timings;
  841. struct resource *res;
  842. int ret;
  843. if (!dev->of_node)
  844. return -ENODEV;
  845. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  846. if (!ctx)
  847. return -ENOMEM;
  848. ctx->dev = dev;
  849. ctx->suspended = true;
  850. ctx->driver_data = of_device_get_match_data(dev);
  851. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  852. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  853. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  854. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  855. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  856. if (i80_if_timings) {
  857. u32 val;
  858. ctx->i80_if = true;
  859. if (ctx->driver_data->has_vidoutcon)
  860. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  861. else
  862. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  863. /*
  864. * The user manual describes that this "DSI_EN" bit is required
  865. * to enable I80 24-bit data interface.
  866. */
  867. ctx->vidcon0 |= VIDCON0_DSI_EN;
  868. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  869. val = 0;
  870. ctx->i80ifcon = LCD_CS_SETUP(val);
  871. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  872. val = 0;
  873. ctx->i80ifcon |= LCD_WR_SETUP(val);
  874. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  875. val = 1;
  876. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  877. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  878. val = 0;
  879. ctx->i80ifcon |= LCD_WR_HOLD(val);
  880. }
  881. of_node_put(i80_if_timings);
  882. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  883. "samsung,sysreg");
  884. if (IS_ERR(ctx->sysreg)) {
  885. dev_warn(dev, "failed to get system register.\n");
  886. ctx->sysreg = NULL;
  887. }
  888. ctx->bus_clk = devm_clk_get(dev, "fimd");
  889. if (IS_ERR(ctx->bus_clk)) {
  890. dev_err(dev, "failed to get bus clock\n");
  891. return PTR_ERR(ctx->bus_clk);
  892. }
  893. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  894. if (IS_ERR(ctx->lcd_clk)) {
  895. dev_err(dev, "failed to get lcd clock\n");
  896. return PTR_ERR(ctx->lcd_clk);
  897. }
  898. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  899. ctx->regs = devm_ioremap_resource(dev, res);
  900. if (IS_ERR(ctx->regs))
  901. return PTR_ERR(ctx->regs);
  902. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  903. ctx->i80_if ? "lcd_sys" : "vsync");
  904. if (!res) {
  905. dev_err(dev, "irq request failed.\n");
  906. return -ENXIO;
  907. }
  908. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  909. 0, "drm_fimd", ctx);
  910. if (ret) {
  911. dev_err(dev, "irq request failed.\n");
  912. return ret;
  913. }
  914. init_waitqueue_head(&ctx->wait_vsync_queue);
  915. atomic_set(&ctx->wait_vsync_event, 0);
  916. platform_set_drvdata(pdev, ctx);
  917. ctx->encoder = exynos_dpi_probe(dev);
  918. if (IS_ERR(ctx->encoder))
  919. return PTR_ERR(ctx->encoder);
  920. pm_runtime_enable(dev);
  921. ret = component_add(dev, &fimd_component_ops);
  922. if (ret)
  923. goto err_disable_pm_runtime;
  924. return ret;
  925. err_disable_pm_runtime:
  926. pm_runtime_disable(dev);
  927. return ret;
  928. }
  929. static int fimd_remove(struct platform_device *pdev)
  930. {
  931. pm_runtime_disable(&pdev->dev);
  932. component_del(&pdev->dev, &fimd_component_ops);
  933. return 0;
  934. }
  935. #ifdef CONFIG_PM
  936. static int exynos_fimd_suspend(struct device *dev)
  937. {
  938. struct fimd_context *ctx = dev_get_drvdata(dev);
  939. clk_disable_unprepare(ctx->lcd_clk);
  940. clk_disable_unprepare(ctx->bus_clk);
  941. return 0;
  942. }
  943. static int exynos_fimd_resume(struct device *dev)
  944. {
  945. struct fimd_context *ctx = dev_get_drvdata(dev);
  946. int ret;
  947. ret = clk_prepare_enable(ctx->bus_clk);
  948. if (ret < 0) {
  949. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  950. return ret;
  951. }
  952. ret = clk_prepare_enable(ctx->lcd_clk);
  953. if (ret < 0) {
  954. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  955. return ret;
  956. }
  957. return 0;
  958. }
  959. #endif
  960. static const struct dev_pm_ops exynos_fimd_pm_ops = {
  961. SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
  962. };
  963. struct platform_driver fimd_driver = {
  964. .probe = fimd_probe,
  965. .remove = fimd_remove,
  966. .driver = {
  967. .name = "exynos4-fb",
  968. .owner = THIS_MODULE,
  969. .pm = &exynos_fimd_pm_ops,
  970. .of_match_table = fimd_driver_dt_match,
  971. },
  972. };