smu72.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef SMU72_H
  3. #define SMU72_H
  4. #if !defined(SMC_MICROCODE)
  5. #pragma pack(push, 1)
  6. #endif
  7. #define SMU__NUM_SCLK_DPM_STATE 8
  8. #define SMU__NUM_MCLK_DPM_LEVELS 4
  9. #define SMU__NUM_LCLK_DPM_LEVELS 8
  10. #define SMU__NUM_PCIE_DPM_LEVELS 8
  11. enum SID_OPTION {
  12. SID_OPTION_HI,
  13. SID_OPTION_LO,
  14. SID_OPTION_COUNT
  15. };
  16. enum Poly3rdOrderCoeff {
  17. LEAKAGE_TEMPERATURE_SCALAR,
  18. LEAKAGE_VOLTAGE_SCALAR,
  19. DYNAMIC_VOLTAGE_SCALAR,
  20. POLY_3RD_ORDER_COUNT
  21. };
  22. struct SMU7_Poly3rdOrder_Data {
  23. int32_t a;
  24. int32_t b;
  25. int32_t c;
  26. int32_t d;
  27. uint8_t a_shift;
  28. uint8_t b_shift;
  29. uint8_t c_shift;
  30. uint8_t x_shift;
  31. };
  32. typedef struct SMU7_Poly3rdOrder_Data SMU7_Poly3rdOrder_Data;
  33. struct Power_Calculator_Data {
  34. uint16_t NoLoadVoltage;
  35. uint16_t LoadVoltage;
  36. uint16_t Resistance;
  37. uint16_t Temperature;
  38. uint16_t BaseLeakage;
  39. uint16_t LkgTempScalar;
  40. uint16_t LkgVoltScalar;
  41. uint16_t LkgAreaScalar;
  42. uint16_t LkgPower;
  43. uint16_t DynVoltScalar;
  44. uint32_t Cac;
  45. uint32_t DynPower;
  46. uint32_t TotalCurrent;
  47. uint32_t TotalPower;
  48. };
  49. typedef struct Power_Calculator_Data PowerCalculatorData_t;
  50. struct Gc_Cac_Weight_Data {
  51. uint8_t index;
  52. uint32_t value;
  53. };
  54. typedef struct Gc_Cac_Weight_Data GcCacWeight_Data;
  55. typedef struct {
  56. uint32_t high;
  57. uint32_t low;
  58. } data_64_t;
  59. typedef struct {
  60. data_64_t high;
  61. data_64_t low;
  62. } data_128_t;
  63. #define SMU7_CONTEXT_ID_SMC 1
  64. #define SMU7_CONTEXT_ID_VBIOS 2
  65. #define SMU72_MAX_LEVELS_VDDC 16
  66. #define SMU72_MAX_LEVELS_VDDGFX 16
  67. #define SMU72_MAX_LEVELS_VDDCI 8
  68. #define SMU72_MAX_LEVELS_MVDD 4
  69. #define SMU_MAX_SMIO_LEVELS 4
  70. #define SMU72_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE /* SCLK + SQ DPM + ULV */
  71. #define SMU72_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS /* MCLK Levels DPM */
  72. #define SMU72_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS /* LCLK Levels */
  73. #define SMU72_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS /* PCIe speed and number of lanes. */
  74. #define SMU72_MAX_LEVELS_UVD 8 /* VCLK/DCLK levels for UVD. */
  75. #define SMU72_MAX_LEVELS_VCE 8 /* ECLK levels for VCE. */
  76. #define SMU72_MAX_LEVELS_ACP 8 /* ACLK levels for ACP. */
  77. #define SMU72_MAX_LEVELS_SAMU 8 /* SAMCLK levels for SAMU. */
  78. #define SMU72_MAX_ENTRIES_SMIO 32 /* Number of entries in SMIO table. */
  79. #define DPM_NO_LIMIT 0
  80. #define DPM_NO_UP 1
  81. #define DPM_GO_DOWN 2
  82. #define DPM_GO_UP 3
  83. #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0
  84. #define SMU7_FIRST_DPM_MEMORY_LEVEL 0
  85. #define GPIO_CLAMP_MODE_VRHOT 1
  86. #define GPIO_CLAMP_MODE_THERM 2
  87. #define GPIO_CLAMP_MODE_DC 4
  88. #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
  89. #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
  90. #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
  91. #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
  92. #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6
  93. #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
  94. #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9
  95. #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
  96. #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12
  97. #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
  98. #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15
  99. #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
  100. #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18
  101. #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
  102. #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21
  103. #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
  104. #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
  105. #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
  106. #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
  107. #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
  108. /* Virtualization Defines */
  109. #define CG_XDMA_MASK 0x1
  110. #define CG_XDMA_SHIFT 0
  111. #define CG_UVD_MASK 0x2
  112. #define CG_UVD_SHIFT 1
  113. #define CG_VCE_MASK 0x4
  114. #define CG_VCE_SHIFT 2
  115. #define CG_SAMU_MASK 0x8
  116. #define CG_SAMU_SHIFT 3
  117. #define CG_GFX_MASK 0x10
  118. #define CG_GFX_SHIFT 4
  119. #define CG_SDMA_MASK 0x20
  120. #define CG_SDMA_SHIFT 5
  121. #define CG_HDP_MASK 0x40
  122. #define CG_HDP_SHIFT 6
  123. #define CG_MC_MASK 0x80
  124. #define CG_MC_SHIFT 7
  125. #define CG_DRM_MASK 0x100
  126. #define CG_DRM_SHIFT 8
  127. #define CG_ROM_MASK 0x200
  128. #define CG_ROM_SHIFT 9
  129. #define CG_BIF_MASK 0x400
  130. #define CG_BIF_SHIFT 10
  131. #define SMU72_DTE_ITERATIONS 5
  132. #define SMU72_DTE_SOURCES 3
  133. #define SMU72_DTE_SINKS 1
  134. #define SMU72_NUM_CPU_TES 0
  135. #define SMU72_NUM_GPU_TES 1
  136. #define SMU72_NUM_NON_TES 2
  137. #define SMU72_DTE_FAN_SCALAR_MIN 0x100
  138. #define SMU72_DTE_FAN_SCALAR_MAX 0x166
  139. #define SMU72_DTE_FAN_TEMP_MAX 93
  140. #define SMU72_DTE_FAN_TEMP_MIN 83
  141. #if defined SMU__FUSION_ONLY
  142. #define SMU7_DTE_ITERATIONS 5
  143. #define SMU7_DTE_SOURCES 5
  144. #define SMU7_DTE_SINKS 3
  145. #define SMU7_NUM_CPU_TES 2
  146. #define SMU7_NUM_GPU_TES 1
  147. #define SMU7_NUM_NON_TES 2
  148. #endif
  149. struct SMU7_HystController_Data {
  150. uint8_t waterfall_up;
  151. uint8_t waterfall_down;
  152. uint8_t waterfall_limit;
  153. uint8_t spare;
  154. uint16_t release_cnt;
  155. uint16_t release_limit;
  156. };
  157. typedef struct SMU7_HystController_Data SMU7_HystController_Data;
  158. struct SMU72_PIDController {
  159. uint32_t Ki;
  160. int32_t LFWindupUpperLim;
  161. int32_t LFWindupLowerLim;
  162. uint32_t StatePrecision;
  163. uint32_t LfPrecision;
  164. uint32_t LfOffset;
  165. uint32_t MaxState;
  166. uint32_t MaxLfFraction;
  167. uint32_t StateShift;
  168. };
  169. typedef struct SMU72_PIDController SMU72_PIDController;
  170. struct SMU7_LocalDpmScoreboard {
  171. uint32_t PercentageBusy;
  172. int32_t PIDError;
  173. int32_t PIDIntegral;
  174. int32_t PIDOutput;
  175. uint32_t SigmaDeltaAccum;
  176. uint32_t SigmaDeltaOutput;
  177. uint32_t SigmaDeltaLevel;
  178. uint32_t UtilizationSetpoint;
  179. uint8_t TdpClampMode;
  180. uint8_t TdcClampMode;
  181. uint8_t ThermClampMode;
  182. uint8_t VoltageBusy;
  183. int8_t CurrLevel;
  184. int8_t TargLevel;
  185. uint8_t LevelChangeInProgress;
  186. uint8_t UpHyst;
  187. uint8_t DownHyst;
  188. uint8_t VoltageDownHyst;
  189. uint8_t DpmEnable;
  190. uint8_t DpmRunning;
  191. uint8_t DpmForce;
  192. uint8_t DpmForceLevel;
  193. uint8_t DisplayWatermark;
  194. uint8_t McArbIndex;
  195. uint32_t MinimumPerfSclk;
  196. uint8_t AcpiReq;
  197. uint8_t AcpiAck;
  198. uint8_t GfxClkSlow;
  199. uint8_t GpioClampMode; /* bit0 = VRHOT: bit1 = THERM: bit2 = DC */
  200. uint8_t FpsFilterWeight;
  201. uint8_t EnabledLevelsChange;
  202. uint8_t DteClampMode;
  203. uint8_t FpsClampMode;
  204. uint16_t LevelResidencyCounters[SMU72_MAX_LEVELS_GRAPHICS];
  205. uint16_t LevelSwitchCounters[SMU72_MAX_LEVELS_GRAPHICS];
  206. void (*TargetStateCalculator)(uint8_t);
  207. void (*SavedTargetStateCalculator)(uint8_t);
  208. uint16_t AutoDpmInterval;
  209. uint16_t AutoDpmRange;
  210. uint8_t FpsEnabled;
  211. uint8_t MaxPerfLevel;
  212. uint8_t AllowLowClkInterruptToHost;
  213. uint8_t FpsRunning;
  214. uint32_t MaxAllowedFrequency;
  215. uint32_t FilteredSclkFrequency;
  216. uint32_t LastSclkFrequency;
  217. uint32_t FilteredSclkFrequencyCnt;
  218. };
  219. typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;
  220. #define SMU7_MAX_VOLTAGE_CLIENTS 12
  221. typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t);
  222. struct SMU_VoltageLevel {
  223. uint8_t Vddc;
  224. uint8_t Vddci;
  225. uint8_t VddGfx;
  226. uint8_t Phases;
  227. };
  228. typedef struct SMU_VoltageLevel SMU_VoltageLevel;
  229. struct SMU7_VoltageScoreboard {
  230. SMU_VoltageLevel CurrentVoltage;
  231. SMU_VoltageLevel TargetVoltage;
  232. uint16_t MaxVid;
  233. uint8_t HighestVidOffset;
  234. uint8_t CurrentVidOffset;
  235. uint8_t ControllerBusy;
  236. uint8_t CurrentVid;
  237. uint8_t CurrentVddciVid;
  238. uint8_t VddGfxShutdown; /* 0 = normal mode, 1 = shut down */
  239. SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];
  240. uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];
  241. uint8_t TargetIndex;
  242. uint8_t Delay;
  243. uint8_t ControllerEnable;
  244. uint8_t ControllerRunning;
  245. uint16_t CurrentStdVoltageHiSidd;
  246. uint16_t CurrentStdVoltageLoSidd;
  247. uint8_t OverrideVoltage;
  248. uint8_t VddcUseUlvOffset;
  249. uint8_t VddGfxUseUlvOffset;
  250. uint8_t padding;
  251. VoltageChangeHandler_t ChangeVddc;
  252. VoltageChangeHandler_t ChangeVddGfx;
  253. VoltageChangeHandler_t ChangeVddci;
  254. VoltageChangeHandler_t ChangePhase;
  255. VoltageChangeHandler_t ChangeMvdd;
  256. VoltageChangeHandler_t functionLinks[6];
  257. uint8_t *VddcFollower1;
  258. uint8_t *VddcFollower2;
  259. int16_t Driver_OD_RequestedVidOffset1;
  260. int16_t Driver_OD_RequestedVidOffset2;
  261. };
  262. typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;
  263. #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
  264. struct SMU7_PCIeLinkSpeedScoreboard {
  265. uint8_t DpmEnable;
  266. uint8_t DpmRunning;
  267. uint8_t DpmForce;
  268. uint8_t DpmForceLevel;
  269. uint8_t CurrentLinkSpeed;
  270. uint8_t EnabledLevelsChange;
  271. uint16_t AutoDpmInterval;
  272. uint16_t AutoDpmRange;
  273. uint16_t AutoDpmCount;
  274. uint8_t DpmMode;
  275. uint8_t AcpiReq;
  276. uint8_t AcpiAck;
  277. uint8_t CurrentLinkLevel;
  278. };
  279. typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;
  280. /* -------------------------------------------------------- CAC table ------------------------------------------------------ */
  281. #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
  282. #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
  283. #define SMU7_SCALE_I 7
  284. #define SMU7_SCALE_R 12
  285. struct SMU7_PowerScoreboard {
  286. PowerCalculatorData_t VddGfxPowerData[SID_OPTION_COUNT];
  287. PowerCalculatorData_t VddcPowerData[SID_OPTION_COUNT];
  288. uint32_t TotalGpuPower;
  289. uint32_t TdcCurrent;
  290. uint16_t VddciTotalPower;
  291. uint16_t sparesasfsdfd;
  292. uint16_t Vddr1Power;
  293. uint16_t RocPower;
  294. uint16_t CalcMeasPowerBlend;
  295. uint8_t SidOptionPower;
  296. uint8_t SidOptionCurrent;
  297. uint32_t WinTime;
  298. uint16_t Telemetry_1_slope;
  299. uint16_t Telemetry_2_slope;
  300. int32_t Telemetry_1_offset;
  301. int32_t Telemetry_2_offset;
  302. uint32_t VddcCurrentTelemetry;
  303. uint32_t VddGfxCurrentTelemetry;
  304. uint32_t VddcPowerTelemetry;
  305. uint32_t VddGfxPowerTelemetry;
  306. uint32_t VddciPowerTelemetry;
  307. uint32_t VddcPower;
  308. uint32_t VddGfxPower;
  309. uint32_t VddciPower;
  310. uint32_t TelemetryCurrent[2];
  311. uint32_t TelemetryVoltage[2];
  312. uint32_t TelemetryPower[2];
  313. };
  314. typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;
  315. struct SMU7_ThermalScoreboard {
  316. int16_t GpuLimit;
  317. int16_t GpuHyst;
  318. uint16_t CurrGnbTemp;
  319. uint16_t FilteredGnbTemp;
  320. uint8_t ControllerEnable;
  321. uint8_t ControllerRunning;
  322. uint8_t AutoTmonCalInterval;
  323. uint8_t AutoTmonCalEnable;
  324. uint8_t ThermalDpmEnabled;
  325. uint8_t SclkEnabledMask;
  326. uint8_t spare[2];
  327. int32_t temperature_gradient;
  328. SMU7_HystController_Data HystControllerData;
  329. int32_t WeightedSensorTemperature;
  330. uint16_t TemperatureLimit[SMU72_MAX_LEVELS_GRAPHICS];
  331. uint32_t Alpha;
  332. };
  333. typedef struct SMU7_ThermalScoreboard SMU7_ThermalScoreboard;
  334. /* For FeatureEnables: */
  335. #define SMU7_SCLK_DPM_CONFIG_MASK 0x01
  336. #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02
  337. #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04
  338. #define SMU7_MCLK_DPM_CONFIG_MASK 0x08
  339. #define SMU7_UVD_DPM_CONFIG_MASK 0x10
  340. #define SMU7_VCE_DPM_CONFIG_MASK 0x20
  341. #define SMU7_ACP_DPM_CONFIG_MASK 0x40
  342. #define SMU7_SAMU_DPM_CONFIG_MASK 0x80
  343. #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100
  344. #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001
  345. #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002
  346. #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100
  347. #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200
  348. #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000
  349. #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000
  350. /* All 'soft registers' should be uint32_t. */
  351. struct SMU72_SoftRegisters {
  352. uint32_t RefClockFrequency;
  353. uint32_t PmTimerPeriod;
  354. uint32_t FeatureEnables;
  355. uint32_t PreVBlankGap;
  356. uint32_t VBlankTimeout;
  357. uint32_t TrainTimeGap;
  358. uint32_t MvddSwitchTime;
  359. uint32_t LongestAcpiTrainTime;
  360. uint32_t AcpiDelay;
  361. uint32_t G5TrainTime;
  362. uint32_t DelayMpllPwron;
  363. uint32_t VoltageChangeTimeout;
  364. uint32_t HandshakeDisables;
  365. uint8_t DisplayPhy1Config;
  366. uint8_t DisplayPhy2Config;
  367. uint8_t DisplayPhy3Config;
  368. uint8_t DisplayPhy4Config;
  369. uint8_t DisplayPhy5Config;
  370. uint8_t DisplayPhy6Config;
  371. uint8_t DisplayPhy7Config;
  372. uint8_t DisplayPhy8Config;
  373. uint32_t AverageGraphicsActivity;
  374. uint32_t AverageMemoryActivity;
  375. uint32_t AverageGioActivity;
  376. uint8_t SClkDpmEnabledLevels;
  377. uint8_t MClkDpmEnabledLevels;
  378. uint8_t LClkDpmEnabledLevels;
  379. uint8_t PCIeDpmEnabledLevels;
  380. uint8_t UVDDpmEnabledLevels;
  381. uint8_t SAMUDpmEnabledLevels;
  382. uint8_t ACPDpmEnabledLevels;
  383. uint8_t VCEDpmEnabledLevels;
  384. uint32_t DRAM_LOG_ADDR_H;
  385. uint32_t DRAM_LOG_ADDR_L;
  386. uint32_t DRAM_LOG_PHY_ADDR_H;
  387. uint32_t DRAM_LOG_PHY_ADDR_L;
  388. uint32_t DRAM_LOG_BUFF_SIZE;
  389. uint32_t UlvEnterCount;
  390. uint32_t UlvTime;
  391. uint32_t UcodeLoadStatus;
  392. uint32_t Reserved[2];
  393. };
  394. typedef struct SMU72_SoftRegisters SMU72_SoftRegisters;
  395. struct SMU72_Firmware_Header {
  396. uint32_t Digest[5];
  397. uint32_t Version;
  398. uint32_t HeaderSize;
  399. uint32_t Flags;
  400. uint32_t EntryPoint;
  401. uint32_t CodeSize;
  402. uint32_t ImageSize;
  403. uint32_t Rtos;
  404. uint32_t SoftRegisters;
  405. uint32_t DpmTable;
  406. uint32_t FanTable;
  407. uint32_t CacConfigTable;
  408. uint32_t CacStatusTable;
  409. uint32_t mcRegisterTable;
  410. uint32_t mcArbDramTimingTable;
  411. uint32_t PmFuseTable;
  412. uint32_t Globals;
  413. uint32_t ClockStretcherTable;
  414. uint32_t Reserved[41];
  415. uint32_t Signature;
  416. };
  417. typedef struct SMU72_Firmware_Header SMU72_Firmware_Header;
  418. #define SMU72_FIRMWARE_HEADER_LOCATION 0x20000
  419. enum DisplayConfig {
  420. PowerDown = 1,
  421. DP54x4,
  422. DP54x2,
  423. DP54x1,
  424. DP27x4,
  425. DP27x2,
  426. DP27x1,
  427. HDMI297,
  428. HDMI162,
  429. LVDS,
  430. DP324x4,
  431. DP324x2,
  432. DP324x1
  433. };
  434. #define MC_BLOCK_COUNT 1
  435. #define CPL_BLOCK_COUNT 5
  436. #define SE_BLOCK_COUNT 15
  437. #define GC_BLOCK_COUNT 24
  438. struct SMU7_Local_Cac {
  439. uint8_t BlockId;
  440. uint8_t SignalId;
  441. uint8_t Threshold;
  442. uint8_t Padding;
  443. };
  444. typedef struct SMU7_Local_Cac SMU7_Local_Cac;
  445. struct SMU7_Local_Cac_Table {
  446. SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];
  447. SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];
  448. SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT];
  449. SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT];
  450. };
  451. typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;
  452. #if !defined(SMC_MICROCODE)
  453. #pragma pack(pop)
  454. #endif
  455. /* Description of Clock Gating bitmask for Tonga: */
  456. /* System Clock Gating */
  457. #define CG_SYS_BITMASK_FIRST_BIT 0 /* First bit of Sys CG bitmask */
  458. #define CG_SYS_BITMASK_LAST_BIT 9 /* Last bit of Sys CG bitmask */
  459. #define CG_SYS_BIF_MGLS_SHIFT 0
  460. #define CG_SYS_ROM_SHIFT 1
  461. #define CG_SYS_MC_MGCG_SHIFT 2
  462. #define CG_SYS_MC_MGLS_SHIFT 3
  463. #define CG_SYS_SDMA_MGCG_SHIFT 4
  464. #define CG_SYS_SDMA_MGLS_SHIFT 5
  465. #define CG_SYS_DRM_MGCG_SHIFT 6
  466. #define CG_SYS_HDP_MGCG_SHIFT 7
  467. #define CG_SYS_HDP_MGLS_SHIFT 8
  468. #define CG_SYS_DRM_MGLS_SHIFT 9
  469. #define CG_SYS_BIF_MGLS_MASK 0x1
  470. #define CG_SYS_ROM_MASK 0x2
  471. #define CG_SYS_MC_MGCG_MASK 0x4
  472. #define CG_SYS_MC_MGLS_MASK 0x8
  473. #define CG_SYS_SDMA_MGCG_MASK 0x10
  474. #define CG_SYS_SDMA_MGLS_MASK 0x20
  475. #define CG_SYS_DRM_MGCG_MASK 0x40
  476. #define CG_SYS_HDP_MGCG_MASK 0x80
  477. #define CG_SYS_HDP_MGLS_MASK 0x100
  478. #define CG_SYS_DRM_MGLS_MASK 0x200
  479. /* Graphics Clock Gating */
  480. #define CG_GFX_BITMASK_FIRST_BIT 16 /* First bit of Gfx CG bitmask */
  481. #define CG_GFX_BITMASK_LAST_BIT 20 /* Last bit of Gfx CG bitmask */
  482. #define CG_GFX_CGCG_SHIFT 16
  483. #define CG_GFX_CGLS_SHIFT 17
  484. #define CG_CPF_MGCG_SHIFT 18
  485. #define CG_RLC_MGCG_SHIFT 19
  486. #define CG_GFX_OTHERS_MGCG_SHIFT 20
  487. #define CG_GFX_CGCG_MASK 0x00010000
  488. #define CG_GFX_CGLS_MASK 0x00020000
  489. #define CG_CPF_MGCG_MASK 0x00040000
  490. #define CG_RLC_MGCG_MASK 0x00080000
  491. #define CG_GFX_OTHERS_MGCG_MASK 0x00100000
  492. /* Voltage Regulator Configuration */
  493. /* VR Config info is contained in dpmTable.VRConfig */
  494. #define VRCONF_VDDC_MASK 0x000000FF
  495. #define VRCONF_VDDC_SHIFT 0
  496. #define VRCONF_VDDGFX_MASK 0x0000FF00
  497. #define VRCONF_VDDGFX_SHIFT 8
  498. #define VRCONF_VDDCI_MASK 0x00FF0000
  499. #define VRCONF_VDDCI_SHIFT 16
  500. #define VRCONF_MVDD_MASK 0xFF000000
  501. #define VRCONF_MVDD_SHIFT 24
  502. #define VR_MERGED_WITH_VDDC 0
  503. #define VR_SVI2_PLANE_1 1
  504. #define VR_SVI2_PLANE_2 2
  505. #define VR_SMIO_PATTERN_1 3
  506. #define VR_SMIO_PATTERN_2 4
  507. #define VR_STATIC_VOLTAGE 5
  508. /* Clock Stretcher Configuration */
  509. #define CLOCK_STRETCHER_MAX_ENTRIES 0x4
  510. #define CKS_LOOKUPTable_MAX_ENTRIES 0x4
  511. /* The 'settings' field is subdivided in the following way: */
  512. #define CLOCK_STRETCHER_SETTING_DDT_MASK 0x01
  513. #define CLOCK_STRETCHER_SETTING_DDT_SHIFT 0x0
  514. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK 0x1E
  515. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1
  516. #define CLOCK_STRETCHER_SETTING_ENABLE_MASK 0x80
  517. #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT 0x7
  518. struct SMU_ClockStretcherDataTableEntry {
  519. uint8_t minVID;
  520. uint8_t maxVID;
  521. uint16_t setting;
  522. };
  523. typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry;
  524. struct SMU_ClockStretcherDataTable {
  525. SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES];
  526. };
  527. typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable;
  528. struct SMU_CKS_LOOKUPTableEntry {
  529. uint16_t minFreq;
  530. uint16_t maxFreq;
  531. uint8_t setting;
  532. uint8_t padding[3];
  533. };
  534. typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry;
  535. struct SMU_CKS_LOOKUPTable {
  536. SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES];
  537. };
  538. typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable;
  539. #endif