vid.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef VI_H
  24. #define VI_H
  25. #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
  26. #define SDMA1_REGISTER_OFFSET 0x200 /* not a register */
  27. #define SDMA_MAX_INSTANCE 2
  28. /* crtc instance offsets */
  29. #define CRTC0_REGISTER_OFFSET (0x1b9c - 0x1b9c)
  30. #define CRTC1_REGISTER_OFFSET (0x1d9c - 0x1b9c)
  31. #define CRTC2_REGISTER_OFFSET (0x1f9c - 0x1b9c)
  32. #define CRTC3_REGISTER_OFFSET (0x419c - 0x1b9c)
  33. #define CRTC4_REGISTER_OFFSET (0x439c - 0x1b9c)
  34. #define CRTC5_REGISTER_OFFSET (0x459c - 0x1b9c)
  35. #define CRTC6_REGISTER_OFFSET (0x479c - 0x1b9c)
  36. /* dig instance offsets */
  37. #define DIG0_REGISTER_OFFSET (0x4a00 - 0x4a00)
  38. #define DIG1_REGISTER_OFFSET (0x4b00 - 0x4a00)
  39. #define DIG2_REGISTER_OFFSET (0x4c00 - 0x4a00)
  40. #define DIG3_REGISTER_OFFSET (0x4d00 - 0x4a00)
  41. #define DIG4_REGISTER_OFFSET (0x4e00 - 0x4a00)
  42. #define DIG5_REGISTER_OFFSET (0x4f00 - 0x4a00)
  43. #define DIG6_REGISTER_OFFSET (0x5400 - 0x4a00)
  44. #define DIG7_REGISTER_OFFSET (0x5600 - 0x4a00)
  45. #define DIG8_REGISTER_OFFSET (0x5700 - 0x4a00)
  46. /* audio endpt instance offsets */
  47. #define AUD0_REGISTER_OFFSET (0x17a8 - 0x17a8)
  48. #define AUD1_REGISTER_OFFSET (0x17ac - 0x17a8)
  49. #define AUD2_REGISTER_OFFSET (0x17b0 - 0x17a8)
  50. #define AUD3_REGISTER_OFFSET (0x17b4 - 0x17a8)
  51. #define AUD4_REGISTER_OFFSET (0x17b8 - 0x17a8)
  52. #define AUD5_REGISTER_OFFSET (0x17bc - 0x17a8)
  53. #define AUD6_REGISTER_OFFSET (0x17c0 - 0x17a8)
  54. #define AUD7_REGISTER_OFFSET (0x17c4 - 0x17a8)
  55. /* hpd instance offsets */
  56. #define HPD0_REGISTER_OFFSET (0x1898 - 0x1898)
  57. #define HPD1_REGISTER_OFFSET (0x18a0 - 0x1898)
  58. #define HPD2_REGISTER_OFFSET (0x18a8 - 0x1898)
  59. #define HPD3_REGISTER_OFFSET (0x18b0 - 0x1898)
  60. #define HPD4_REGISTER_OFFSET (0x18b8 - 0x1898)
  61. #define HPD5_REGISTER_OFFSET (0x18c0 - 0x1898)
  62. #define AMDGPU_NUM_OF_VMIDS 8
  63. #define PIPEID(x) ((x) << 0)
  64. #define MEID(x) ((x) << 2)
  65. #define VMID(x) ((x) << 4)
  66. #define QUEUEID(x) ((x) << 8)
  67. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  68. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  69. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  70. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  71. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  72. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  73. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  74. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  75. /*
  76. * PM4
  77. */
  78. #define PACKET_TYPE0 0
  79. #define PACKET_TYPE1 1
  80. #define PACKET_TYPE2 2
  81. #define PACKET_TYPE3 3
  82. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  83. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  84. #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
  85. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  86. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  87. ((reg) & 0xFFFF) | \
  88. ((n) & 0x3FFF) << 16)
  89. #define CP_PACKET2 0x80000000
  90. #define PACKET2_PAD_SHIFT 0
  91. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  92. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  93. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  94. (((op) & 0xFF) << 8) | \
  95. ((n) & 0x3FFF) << 16)
  96. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  97. /* Packet 3 types */
  98. #define PACKET3_NOP 0x10
  99. #define PACKET3_SET_BASE 0x11
  100. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  101. #define CE_PARTITION_BASE 3
  102. #define PACKET3_CLEAR_STATE 0x12
  103. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  104. #define PACKET3_DISPATCH_DIRECT 0x15
  105. #define PACKET3_DISPATCH_INDIRECT 0x16
  106. #define PACKET3_ATOMIC_GDS 0x1D
  107. #define PACKET3_ATOMIC_MEM 0x1E
  108. #define PACKET3_OCCLUSION_QUERY 0x1F
  109. #define PACKET3_SET_PREDICATION 0x20
  110. #define PACKET3_REG_RMW 0x21
  111. #define PACKET3_COND_EXEC 0x22
  112. #define PACKET3_PRED_EXEC 0x23
  113. #define PACKET3_DRAW_INDIRECT 0x24
  114. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  115. #define PACKET3_INDEX_BASE 0x26
  116. #define PACKET3_DRAW_INDEX_2 0x27
  117. #define PACKET3_CONTEXT_CONTROL 0x28
  118. #define PACKET3_INDEX_TYPE 0x2A
  119. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  120. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  121. #define PACKET3_NUM_INSTANCES 0x2F
  122. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  123. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  124. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  125. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  126. #define PACKET3_DRAW_PREAMBLE 0x36
  127. #define PACKET3_WRITE_DATA 0x37
  128. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  129. /* 0 - register
  130. * 1 - memory (sync - via GRBM)
  131. * 2 - gl2
  132. * 3 - gds
  133. * 4 - reserved
  134. * 5 - memory (async - direct)
  135. */
  136. #define WR_ONE_ADDR (1 << 16)
  137. #define WR_CONFIRM (1 << 20)
  138. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  139. /* 0 - LRU
  140. * 1 - Stream
  141. */
  142. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  143. /* 0 - me
  144. * 1 - pfp
  145. * 2 - ce
  146. */
  147. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  148. #define PACKET3_MEM_SEMAPHORE 0x39
  149. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  150. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  151. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  152. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  153. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  154. #define PACKET3_WAIT_REG_MEM 0x3C
  155. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  156. /* 0 - always
  157. * 1 - <
  158. * 2 - <=
  159. * 3 - ==
  160. * 4 - !=
  161. * 5 - >=
  162. * 6 - >
  163. */
  164. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  165. /* 0 - reg
  166. * 1 - mem
  167. */
  168. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  169. /* 0 - wait_reg_mem
  170. * 1 - wr_wait_wr_reg
  171. */
  172. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  173. /* 0 - me
  174. * 1 - pfp
  175. */
  176. #define PACKET3_INDIRECT_BUFFER 0x3F
  177. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  178. #define INDIRECT_BUFFER_VALID (1 << 23)
  179. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  180. /* 0 - LRU
  181. * 1 - Stream
  182. * 2 - Bypass
  183. */
  184. #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21)
  185. #define PACKET3_COPY_DATA 0x40
  186. #define PACKET3_PFP_SYNC_ME 0x42
  187. #define PACKET3_SURFACE_SYNC 0x43
  188. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  189. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  190. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  191. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  192. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  193. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  194. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  195. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  196. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  197. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  198. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  199. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  200. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  201. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  202. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  203. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  204. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  205. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  206. # define PACKET3_CB_ACTION_ENA (1 << 25)
  207. # define PACKET3_DB_ACTION_ENA (1 << 26)
  208. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  209. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  210. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  211. #define PACKET3_COND_WRITE 0x45
  212. #define PACKET3_EVENT_WRITE 0x46
  213. #define EVENT_TYPE(x) ((x) << 0)
  214. #define EVENT_INDEX(x) ((x) << 8)
  215. /* 0 - any non-TS event
  216. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  217. * 2 - SAMPLE_PIPELINESTAT
  218. * 3 - SAMPLE_STREAMOUTSTAT*
  219. * 4 - *S_PARTIAL_FLUSH
  220. * 5 - EOP events
  221. * 6 - EOS events
  222. */
  223. #define PACKET3_EVENT_WRITE_EOP 0x47
  224. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  225. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  226. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  227. #define EOP_TCL1_ACTION_EN (1 << 16)
  228. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  229. #define EOP_TCL2_VOLATILE (1 << 24)
  230. #define EOP_CACHE_POLICY(x) ((x) << 25)
  231. /* 0 - LRU
  232. * 1 - Stream
  233. * 2 - Bypass
  234. */
  235. #define DATA_SEL(x) ((x) << 29)
  236. /* 0 - discard
  237. * 1 - send low 32bit data
  238. * 2 - send 64bit data
  239. * 3 - send 64bit GPU counter value
  240. * 4 - send 64bit sys counter value
  241. */
  242. #define INT_SEL(x) ((x) << 24)
  243. /* 0 - none
  244. * 1 - interrupt only (DATA_SEL = 0)
  245. * 2 - interrupt when data write is confirmed
  246. */
  247. #define DST_SEL(x) ((x) << 16)
  248. /* 0 - MC
  249. * 1 - TC/L2
  250. */
  251. #define PACKET3_EVENT_WRITE_EOS 0x48
  252. #define PACKET3_RELEASE_MEM 0x49
  253. #define PACKET3_PREAMBLE_CNTL 0x4A
  254. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  255. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  256. #define PACKET3_DMA_DATA 0x50
  257. /* 1. header
  258. * 2. CONTROL
  259. * 3. SRC_ADDR_LO or DATA [31:0]
  260. * 4. SRC_ADDR_HI [31:0]
  261. * 5. DST_ADDR_LO [31:0]
  262. * 6. DST_ADDR_HI [7:0]
  263. * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
  264. */
  265. /* CONTROL */
  266. # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
  267. /* 0 - ME
  268. * 1 - PFP
  269. */
  270. # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
  271. /* 0 - LRU
  272. * 1 - Stream
  273. * 2 - Bypass
  274. */
  275. # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
  276. # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
  277. /* 0 - DST_ADDR using DAS
  278. * 1 - GDS
  279. * 3 - DST_ADDR using L2
  280. */
  281. # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
  282. /* 0 - LRU
  283. * 1 - Stream
  284. * 2 - Bypass
  285. */
  286. # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
  287. # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
  288. /* 0 - SRC_ADDR using SAS
  289. * 1 - GDS
  290. * 2 - DATA
  291. * 3 - SRC_ADDR using L2
  292. */
  293. # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
  294. /* COMMAND */
  295. # define PACKET3_DMA_DATA_DIS_WC (1 << 21)
  296. # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
  297. /* 0 - none
  298. * 1 - 8 in 16
  299. * 2 - 8 in 32
  300. * 3 - 8 in 64
  301. */
  302. # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
  303. /* 0 - none
  304. * 1 - 8 in 16
  305. * 2 - 8 in 32
  306. * 3 - 8 in 64
  307. */
  308. # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
  309. /* 0 - memory
  310. * 1 - register
  311. */
  312. # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
  313. /* 0 - memory
  314. * 1 - register
  315. */
  316. # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
  317. # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
  318. # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
  319. #define PACKET3_AQUIRE_MEM 0x58
  320. #define PACKET3_REWIND 0x59
  321. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  322. #define PACKET3_LOAD_SH_REG 0x5F
  323. #define PACKET3_LOAD_CONFIG_REG 0x60
  324. #define PACKET3_LOAD_CONTEXT_REG 0x61
  325. #define PACKET3_SET_CONFIG_REG 0x68
  326. #define PACKET3_SET_CONFIG_REG_START 0x00002000
  327. #define PACKET3_SET_CONFIG_REG_END 0x00002c00
  328. #define PACKET3_SET_CONTEXT_REG 0x69
  329. #define PACKET3_SET_CONTEXT_REG_START 0x0000a000
  330. #define PACKET3_SET_CONTEXT_REG_END 0x0000a400
  331. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  332. #define PACKET3_SET_SH_REG 0x76
  333. #define PACKET3_SET_SH_REG_START 0x00002c00
  334. #define PACKET3_SET_SH_REG_END 0x00003000
  335. #define PACKET3_SET_SH_REG_OFFSET 0x77
  336. #define PACKET3_SET_QUEUE_REG 0x78
  337. #define PACKET3_SET_UCONFIG_REG 0x79
  338. #define PACKET3_SET_UCONFIG_REG_START 0x0000c000
  339. #define PACKET3_SET_UCONFIG_REG_END 0x0000c400
  340. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  341. #define PACKET3_SCRATCH_RAM_READ 0x7E
  342. #define PACKET3_LOAD_CONST_RAM 0x80
  343. #define PACKET3_WRITE_CONST_RAM 0x81
  344. #define PACKET3_DUMP_CONST_RAM 0x83
  345. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  346. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  347. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  348. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  349. #define PACKET3_SWITCH_BUFFER 0x8B
  350. #define PACKET3_FRAME_CONTROL 0x90
  351. # define FRAME_CMD(x) ((x) << 28)
  352. /*
  353. * x=0: tmz_begin
  354. * x=1: tmz_end
  355. */
  356. #define PACKET3_SET_RESOURCES 0xA0
  357. /* 1. header
  358. * 2. CONTROL
  359. * 3. QUEUE_MASK_LO [31:0]
  360. * 4. QUEUE_MASK_HI [31:0]
  361. * 5. GWS_MASK_LO [31:0]
  362. * 6. GWS_MASK_HI [31:0]
  363. * 7. OAC_MASK [15:0]
  364. * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0]
  365. */
  366. # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0)
  367. # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16)
  368. # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29)
  369. #define PACKET3_MAP_QUEUES 0xA2
  370. /* 1. header
  371. * 2. CONTROL
  372. * 3. CONTROL2
  373. * 4. MQD_ADDR_LO [31:0]
  374. * 5. MQD_ADDR_HI [31:0]
  375. * 6. WPTR_ADDR_LO [31:0]
  376. * 7. WPTR_ADDR_HI [31:0]
  377. */
  378. /* CONTROL */
  379. # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
  380. # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8)
  381. # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21)
  382. # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24)
  383. # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
  384. # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
  385. /* CONTROL2 */
  386. # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1)
  387. # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2)
  388. # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 26)
  389. # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 29)
  390. # define PACKET3_MAP_QUEUES_ME(x) ((x) << 31)
  391. #define PACKET3_UNMAP_QUEUES 0xA3
  392. /* 1. header
  393. * 2. CONTROL
  394. * 3. CONTROL2
  395. * 4. CONTROL3
  396. * 5. CONTROL4
  397. * 6. CONTROL5
  398. */
  399. /* CONTROL */
  400. # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0)
  401. /* 0 - PREEMPT_QUEUES
  402. * 1 - RESET_QUEUES
  403. * 2 - DISABLE_PROCESS_QUEUES
  404. * 3 - PREEMPT_QUEUES_NO_UNMAP
  405. */
  406. # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
  407. # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
  408. # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
  409. /* CONTROL2a */
  410. # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0)
  411. /* CONTROL2b */
  412. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2)
  413. /* CONTROL3a */
  414. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2)
  415. /* CONTROL3b */
  416. # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0)
  417. /* CONTROL4 */
  418. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2)
  419. /* CONTROL5 */
  420. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2)
  421. #define PACKET3_QUERY_STATUS 0xA4
  422. /* 1. header
  423. * 2. CONTROL
  424. * 3. CONTROL2
  425. * 4. ADDR_LO [31:0]
  426. * 5. ADDR_HI [31:0]
  427. * 6. DATA_LO [31:0]
  428. * 7. DATA_HI [31:0]
  429. */
  430. /* CONTROL */
  431. # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0)
  432. # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28)
  433. # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30)
  434. /* CONTROL2a */
  435. # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0)
  436. /* CONTROL2b */
  437. # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2)
  438. # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25)
  439. #define VCE_CMD_NO_OP 0x00000000
  440. #define VCE_CMD_END 0x00000001
  441. #define VCE_CMD_IB 0x00000002
  442. #define VCE_CMD_FENCE 0x00000003
  443. #define VCE_CMD_TRAP 0x00000004
  444. #define VCE_CMD_IB_AUTO 0x00000005
  445. #define VCE_CMD_SEMAPHORE 0x00000006
  446. #define VCE_CMD_IB_VM 0x00000102
  447. #define VCE_CMD_WAIT_GE 0x00000106
  448. #define VCE_CMD_UPDATE_PTB 0x00000107
  449. #define VCE_CMD_FLUSH_TLB 0x00000108
  450. /* mmPA_SC_RASTER_CONFIG mask */
  451. #define RB_MAP_PKR0(x) ((x) << 0)
  452. #define RB_MAP_PKR0_MASK (0x3 << 0)
  453. #define RB_MAP_PKR1(x) ((x) << 2)
  454. #define RB_MAP_PKR1_MASK (0x3 << 2)
  455. #define RB_XSEL2(x) ((x) << 4)
  456. #define RB_XSEL2_MASK (0x3 << 4)
  457. #define RB_XSEL (1 << 6)
  458. #define RB_YSEL (1 << 7)
  459. #define PKR_MAP(x) ((x) << 8)
  460. #define PKR_MAP_MASK (0x3 << 8)
  461. #define PKR_XSEL(x) ((x) << 10)
  462. #define PKR_XSEL_MASK (0x3 << 10)
  463. #define PKR_YSEL(x) ((x) << 12)
  464. #define PKR_YSEL_MASK (0x3 << 12)
  465. #define SC_MAP(x) ((x) << 16)
  466. #define SC_MAP_MASK (0x3 << 16)
  467. #define SC_XSEL(x) ((x) << 18)
  468. #define SC_XSEL_MASK (0x3 << 18)
  469. #define SC_YSEL(x) ((x) << 20)
  470. #define SC_YSEL_MASK (0x3 << 20)
  471. #define SE_MAP(x) ((x) << 24)
  472. #define SE_MAP_MASK (0x3 << 24)
  473. #define SE_XSEL(x) ((x) << 26)
  474. #define SE_XSEL_MASK (0x3 << 26)
  475. #define SE_YSEL(x) ((x) << 28)
  476. #define SE_YSEL_MASK (0x3 << 28)
  477. /* mmPA_SC_RASTER_CONFIG_1 mask */
  478. #define SE_PAIR_MAP(x) ((x) << 0)
  479. #define SE_PAIR_MAP_MASK (0x3 << 0)
  480. #define SE_PAIR_XSEL(x) ((x) << 2)
  481. #define SE_PAIR_XSEL_MASK (0x3 << 2)
  482. #define SE_PAIR_YSEL(x) ((x) << 4)
  483. #define SE_PAIR_YSEL_MASK (0x3 << 4)
  484. #endif