uvd_v6_0.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v6_0_start(struct amdgpu_device *adev);
  41. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  43. static int uvd_v6_0_set_clockgating_state(void *handle,
  44. enum amd_clockgating_state state);
  45. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  46. bool enable);
  47. /**
  48. * uvd_v6_0_ring_get_rptr - get read pointer
  49. *
  50. * @ring: amdgpu_ring pointer
  51. *
  52. * Returns the current hardware read pointer
  53. */
  54. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  55. {
  56. struct amdgpu_device *adev = ring->adev;
  57. return RREG32(mmUVD_RBC_RB_RPTR);
  58. }
  59. /**
  60. * uvd_v6_0_ring_get_wptr - get write pointer
  61. *
  62. * @ring: amdgpu_ring pointer
  63. *
  64. * Returns the current hardware write pointer
  65. */
  66. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  67. {
  68. struct amdgpu_device *adev = ring->adev;
  69. return RREG32(mmUVD_RBC_RB_WPTR);
  70. }
  71. /**
  72. * uvd_v6_0_ring_set_wptr - set write pointer
  73. *
  74. * @ring: amdgpu_ring pointer
  75. *
  76. * Commits the write pointer to the hardware
  77. */
  78. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  79. {
  80. struct amdgpu_device *adev = ring->adev;
  81. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  82. }
  83. static int uvd_v6_0_early_init(void *handle)
  84. {
  85. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  86. if (!(adev->flags & AMD_IS_APU) &&
  87. (RREG32_SMC(ixCC_HARVEST_FUSES) & CC_HARVEST_FUSES__UVD_DISABLE_MASK))
  88. return -ENOENT;
  89. uvd_v6_0_set_ring_funcs(adev);
  90. uvd_v6_0_set_irq_funcs(adev);
  91. return 0;
  92. }
  93. static int uvd_v6_0_sw_init(void *handle)
  94. {
  95. struct amdgpu_ring *ring;
  96. int r;
  97. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  98. /* UVD TRAP */
  99. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 124, &adev->uvd.irq);
  100. if (r)
  101. return r;
  102. r = amdgpu_uvd_sw_init(adev);
  103. if (r)
  104. return r;
  105. r = amdgpu_uvd_resume(adev);
  106. if (r)
  107. return r;
  108. ring = &adev->uvd.ring;
  109. sprintf(ring->name, "uvd");
  110. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  111. return r;
  112. }
  113. static int uvd_v6_0_sw_fini(void *handle)
  114. {
  115. int r;
  116. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  117. r = amdgpu_uvd_suspend(adev);
  118. if (r)
  119. return r;
  120. return amdgpu_uvd_sw_fini(adev);
  121. }
  122. /**
  123. * uvd_v6_0_hw_init - start and test UVD block
  124. *
  125. * @adev: amdgpu_device pointer
  126. *
  127. * Initialize the hardware, boot up the VCPU and do some testing
  128. */
  129. static int uvd_v6_0_hw_init(void *handle)
  130. {
  131. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  132. struct amdgpu_ring *ring = &adev->uvd.ring;
  133. uint32_t tmp;
  134. int r;
  135. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  136. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  137. uvd_v6_0_enable_mgcg(adev, true);
  138. ring->ready = true;
  139. r = amdgpu_ring_test_ring(ring);
  140. if (r) {
  141. ring->ready = false;
  142. goto done;
  143. }
  144. r = amdgpu_ring_alloc(ring, 10);
  145. if (r) {
  146. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  147. goto done;
  148. }
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  156. amdgpu_ring_write(ring, tmp);
  157. amdgpu_ring_write(ring, 0xFFFFF);
  158. /* Clear timeout status bits */
  159. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  160. amdgpu_ring_write(ring, 0x8);
  161. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  162. amdgpu_ring_write(ring, 3);
  163. amdgpu_ring_commit(ring);
  164. done:
  165. if (!r)
  166. DRM_INFO("UVD initialized successfully.\n");
  167. return r;
  168. }
  169. /**
  170. * uvd_v6_0_hw_fini - stop the hardware block
  171. *
  172. * @adev: amdgpu_device pointer
  173. *
  174. * Stop the UVD block, mark ring as not ready any more
  175. */
  176. static int uvd_v6_0_hw_fini(void *handle)
  177. {
  178. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  179. struct amdgpu_ring *ring = &adev->uvd.ring;
  180. if (RREG32(mmUVD_STATUS) != 0)
  181. uvd_v6_0_stop(adev);
  182. ring->ready = false;
  183. return 0;
  184. }
  185. static int uvd_v6_0_suspend(void *handle)
  186. {
  187. int r;
  188. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  189. r = uvd_v6_0_hw_fini(adev);
  190. if (r)
  191. return r;
  192. return amdgpu_uvd_suspend(adev);
  193. }
  194. static int uvd_v6_0_resume(void *handle)
  195. {
  196. int r;
  197. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  198. r = amdgpu_uvd_resume(adev);
  199. if (r)
  200. return r;
  201. return uvd_v6_0_hw_init(adev);
  202. }
  203. /**
  204. * uvd_v6_0_mc_resume - memory controller programming
  205. *
  206. * @adev: amdgpu_device pointer
  207. *
  208. * Let the UVD memory controller know it's offsets
  209. */
  210. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  211. {
  212. uint64_t offset;
  213. uint32_t size;
  214. /* programm memory controller bits 0-27 */
  215. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  216. lower_32_bits(adev->uvd.gpu_addr));
  217. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  218. upper_32_bits(adev->uvd.gpu_addr));
  219. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  220. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  221. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  222. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  223. offset += size;
  224. size = AMDGPU_UVD_HEAP_SIZE;
  225. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  226. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  227. offset += size;
  228. size = AMDGPU_UVD_STACK_SIZE +
  229. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  230. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  231. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  232. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  233. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  234. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  235. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  236. }
  237. #if 0
  238. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  239. bool enable)
  240. {
  241. u32 data, data1;
  242. data = RREG32(mmUVD_CGC_GATE);
  243. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  244. if (enable) {
  245. data |= UVD_CGC_GATE__SYS_MASK |
  246. UVD_CGC_GATE__UDEC_MASK |
  247. UVD_CGC_GATE__MPEG2_MASK |
  248. UVD_CGC_GATE__RBC_MASK |
  249. UVD_CGC_GATE__LMI_MC_MASK |
  250. UVD_CGC_GATE__IDCT_MASK |
  251. UVD_CGC_GATE__MPRD_MASK |
  252. UVD_CGC_GATE__MPC_MASK |
  253. UVD_CGC_GATE__LBSI_MASK |
  254. UVD_CGC_GATE__LRBBM_MASK |
  255. UVD_CGC_GATE__UDEC_RE_MASK |
  256. UVD_CGC_GATE__UDEC_CM_MASK |
  257. UVD_CGC_GATE__UDEC_IT_MASK |
  258. UVD_CGC_GATE__UDEC_DB_MASK |
  259. UVD_CGC_GATE__UDEC_MP_MASK |
  260. UVD_CGC_GATE__WCB_MASK |
  261. UVD_CGC_GATE__VCPU_MASK |
  262. UVD_CGC_GATE__SCPU_MASK;
  263. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  264. UVD_SUVD_CGC_GATE__SIT_MASK |
  265. UVD_SUVD_CGC_GATE__SMP_MASK |
  266. UVD_SUVD_CGC_GATE__SCM_MASK |
  267. UVD_SUVD_CGC_GATE__SDB_MASK |
  268. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  269. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  270. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  271. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  272. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  273. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  274. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  275. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  276. } else {
  277. data &= ~(UVD_CGC_GATE__SYS_MASK |
  278. UVD_CGC_GATE__UDEC_MASK |
  279. UVD_CGC_GATE__MPEG2_MASK |
  280. UVD_CGC_GATE__RBC_MASK |
  281. UVD_CGC_GATE__LMI_MC_MASK |
  282. UVD_CGC_GATE__LMI_UMC_MASK |
  283. UVD_CGC_GATE__IDCT_MASK |
  284. UVD_CGC_GATE__MPRD_MASK |
  285. UVD_CGC_GATE__MPC_MASK |
  286. UVD_CGC_GATE__LBSI_MASK |
  287. UVD_CGC_GATE__LRBBM_MASK |
  288. UVD_CGC_GATE__UDEC_RE_MASK |
  289. UVD_CGC_GATE__UDEC_CM_MASK |
  290. UVD_CGC_GATE__UDEC_IT_MASK |
  291. UVD_CGC_GATE__UDEC_DB_MASK |
  292. UVD_CGC_GATE__UDEC_MP_MASK |
  293. UVD_CGC_GATE__WCB_MASK |
  294. UVD_CGC_GATE__VCPU_MASK |
  295. UVD_CGC_GATE__SCPU_MASK);
  296. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  297. UVD_SUVD_CGC_GATE__SIT_MASK |
  298. UVD_SUVD_CGC_GATE__SMP_MASK |
  299. UVD_SUVD_CGC_GATE__SCM_MASK |
  300. UVD_SUVD_CGC_GATE__SDB_MASK |
  301. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  302. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  303. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  304. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  305. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  306. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  307. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  308. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  309. }
  310. WREG32(mmUVD_CGC_GATE, data);
  311. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  312. }
  313. #endif
  314. /**
  315. * uvd_v6_0_start - start UVD block
  316. *
  317. * @adev: amdgpu_device pointer
  318. *
  319. * Setup and start the UVD block
  320. */
  321. static int uvd_v6_0_start(struct amdgpu_device *adev)
  322. {
  323. struct amdgpu_ring *ring = &adev->uvd.ring;
  324. uint32_t rb_bufsz, tmp;
  325. uint32_t lmi_swap_cntl;
  326. uint32_t mp_swap_cntl;
  327. int i, j, r;
  328. /* disable DPG */
  329. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  330. /* disable byte swapping */
  331. lmi_swap_cntl = 0;
  332. mp_swap_cntl = 0;
  333. uvd_v6_0_mc_resume(adev);
  334. /* disable interupt */
  335. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  336. /* stall UMC and register bus before resetting VCPU */
  337. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  338. mdelay(1);
  339. /* put LMI, VCPU, RBC etc... into reset */
  340. WREG32(mmUVD_SOFT_RESET,
  341. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  342. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  343. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  344. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  345. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  346. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  347. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  348. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  349. mdelay(5);
  350. /* take UVD block out of reset */
  351. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  352. mdelay(5);
  353. /* initialize UVD memory controller */
  354. WREG32(mmUVD_LMI_CTRL,
  355. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  356. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  357. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  358. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  359. UVD_LMI_CTRL__REQ_MODE_MASK |
  360. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  361. #ifdef __BIG_ENDIAN
  362. /* swap (8 in 32) RB and IB */
  363. lmi_swap_cntl = 0xa;
  364. mp_swap_cntl = 0;
  365. #endif
  366. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  367. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  368. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  369. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  370. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  371. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  372. WREG32(mmUVD_MPC_SET_ALU, 0);
  373. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  374. /* take all subblocks out of reset, except VCPU */
  375. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  376. mdelay(5);
  377. /* enable VCPU clock */
  378. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  379. /* enable UMC */
  380. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  381. /* boot up the VCPU */
  382. WREG32(mmUVD_SOFT_RESET, 0);
  383. mdelay(10);
  384. for (i = 0; i < 10; ++i) {
  385. uint32_t status;
  386. for (j = 0; j < 100; ++j) {
  387. status = RREG32(mmUVD_STATUS);
  388. if (status & 2)
  389. break;
  390. mdelay(10);
  391. }
  392. r = 0;
  393. if (status & 2)
  394. break;
  395. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  396. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  397. mdelay(10);
  398. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  399. mdelay(10);
  400. r = -1;
  401. }
  402. if (r) {
  403. DRM_ERROR("UVD not responding, giving up!!!\n");
  404. return r;
  405. }
  406. /* enable master interrupt */
  407. WREG32_P(mmUVD_MASTINT_EN,
  408. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  409. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  410. /* clear the bit 4 of UVD_STATUS */
  411. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  412. /* force RBC into idle state */
  413. rb_bufsz = order_base_2(ring->ring_size);
  414. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  415. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  416. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  417. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  418. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  419. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  420. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  421. /* set the write pointer delay */
  422. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  423. /* set the wb address */
  424. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  425. /* programm the RB_BASE for ring buffer */
  426. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  427. lower_32_bits(ring->gpu_addr));
  428. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  429. upper_32_bits(ring->gpu_addr));
  430. /* Initialize the ring buffer's read and write pointers */
  431. WREG32(mmUVD_RBC_RB_RPTR, 0);
  432. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  433. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  434. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  435. return 0;
  436. }
  437. /**
  438. * uvd_v6_0_stop - stop UVD block
  439. *
  440. * @adev: amdgpu_device pointer
  441. *
  442. * stop the UVD block
  443. */
  444. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  445. {
  446. /* force RBC into idle state */
  447. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  448. /* Stall UMC and register bus before resetting VCPU */
  449. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  450. mdelay(1);
  451. /* put VCPU into reset */
  452. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  453. mdelay(5);
  454. /* disable VCPU clock */
  455. WREG32(mmUVD_VCPU_CNTL, 0x0);
  456. /* Unstall UMC and register bus */
  457. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  458. WREG32(mmUVD_STATUS, 0);
  459. }
  460. /**
  461. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  462. *
  463. * @ring: amdgpu_ring pointer
  464. * @fence: fence to emit
  465. *
  466. * Write a fence and a trap command to the ring.
  467. */
  468. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  469. unsigned flags)
  470. {
  471. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  472. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  473. amdgpu_ring_write(ring, seq);
  474. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  475. amdgpu_ring_write(ring, addr & 0xffffffff);
  476. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  477. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  478. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  479. amdgpu_ring_write(ring, 0);
  480. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  481. amdgpu_ring_write(ring, 0);
  482. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  483. amdgpu_ring_write(ring, 0);
  484. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  485. amdgpu_ring_write(ring, 2);
  486. }
  487. /**
  488. * uvd_v6_0_ring_emit_hdp_flush - emit an hdp flush
  489. *
  490. * @ring: amdgpu_ring pointer
  491. *
  492. * Emits an hdp flush.
  493. */
  494. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  495. {
  496. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  497. amdgpu_ring_write(ring, 0);
  498. }
  499. /**
  500. * uvd_v6_0_ring_hdp_invalidate - emit an hdp invalidate
  501. *
  502. * @ring: amdgpu_ring pointer
  503. *
  504. * Emits an hdp invalidate.
  505. */
  506. static void uvd_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  507. {
  508. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  509. amdgpu_ring_write(ring, 1);
  510. }
  511. /**
  512. * uvd_v6_0_ring_test_ring - register write test
  513. *
  514. * @ring: amdgpu_ring pointer
  515. *
  516. * Test if we can successfully write to the context register
  517. */
  518. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  519. {
  520. struct amdgpu_device *adev = ring->adev;
  521. uint32_t tmp = 0;
  522. unsigned i;
  523. int r;
  524. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  525. r = amdgpu_ring_alloc(ring, 3);
  526. if (r) {
  527. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  528. ring->idx, r);
  529. return r;
  530. }
  531. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  532. amdgpu_ring_write(ring, 0xDEADBEEF);
  533. amdgpu_ring_commit(ring);
  534. for (i = 0; i < adev->usec_timeout; i++) {
  535. tmp = RREG32(mmUVD_CONTEXT_ID);
  536. if (tmp == 0xDEADBEEF)
  537. break;
  538. DRM_UDELAY(1);
  539. }
  540. if (i < adev->usec_timeout) {
  541. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  542. ring->idx, i);
  543. } else {
  544. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  545. ring->idx, tmp);
  546. r = -EINVAL;
  547. }
  548. return r;
  549. }
  550. /**
  551. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  552. *
  553. * @ring: amdgpu_ring pointer
  554. * @ib: indirect buffer to execute
  555. *
  556. * Write ring commands to execute the indirect buffer
  557. */
  558. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  559. struct amdgpu_ib *ib,
  560. unsigned vm_id, bool ctx_switch)
  561. {
  562. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  563. amdgpu_ring_write(ring, vm_id);
  564. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  565. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  566. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  567. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  568. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  569. amdgpu_ring_write(ring, ib->length_dw);
  570. }
  571. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  572. unsigned vm_id, uint64_t pd_addr)
  573. {
  574. uint32_t reg;
  575. if (vm_id < 8)
  576. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id;
  577. else
  578. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8;
  579. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  580. amdgpu_ring_write(ring, reg << 2);
  581. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  582. amdgpu_ring_write(ring, pd_addr >> 12);
  583. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  584. amdgpu_ring_write(ring, 0x8);
  585. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  586. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  587. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  588. amdgpu_ring_write(ring, 1 << vm_id);
  589. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  590. amdgpu_ring_write(ring, 0x8);
  591. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  592. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  593. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  594. amdgpu_ring_write(ring, 0);
  595. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  596. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  597. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  598. amdgpu_ring_write(ring, 0xC);
  599. }
  600. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  601. {
  602. uint32_t seq = ring->fence_drv.sync_seq;
  603. uint64_t addr = ring->fence_drv.gpu_addr;
  604. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  605. amdgpu_ring_write(ring, lower_32_bits(addr));
  606. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  607. amdgpu_ring_write(ring, upper_32_bits(addr));
  608. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  609. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  610. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  611. amdgpu_ring_write(ring, seq);
  612. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  613. amdgpu_ring_write(ring, 0xE);
  614. }
  615. static bool uvd_v6_0_is_idle(void *handle)
  616. {
  617. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  618. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  619. }
  620. static int uvd_v6_0_wait_for_idle(void *handle)
  621. {
  622. unsigned i;
  623. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  624. for (i = 0; i < adev->usec_timeout; i++) {
  625. if (uvd_v6_0_is_idle(handle))
  626. return 0;
  627. }
  628. return -ETIMEDOUT;
  629. }
  630. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  631. static bool uvd_v6_0_check_soft_reset(void *handle)
  632. {
  633. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  634. u32 srbm_soft_reset = 0;
  635. u32 tmp = RREG32(mmSRBM_STATUS);
  636. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  637. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  638. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  639. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  640. if (srbm_soft_reset) {
  641. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  642. return true;
  643. } else {
  644. adev->uvd.srbm_soft_reset = 0;
  645. return false;
  646. }
  647. }
  648. static int uvd_v6_0_pre_soft_reset(void *handle)
  649. {
  650. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  651. if (!adev->uvd.srbm_soft_reset)
  652. return 0;
  653. uvd_v6_0_stop(adev);
  654. return 0;
  655. }
  656. static int uvd_v6_0_soft_reset(void *handle)
  657. {
  658. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  659. u32 srbm_soft_reset;
  660. if (!adev->uvd.srbm_soft_reset)
  661. return 0;
  662. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  663. if (srbm_soft_reset) {
  664. u32 tmp;
  665. tmp = RREG32(mmSRBM_SOFT_RESET);
  666. tmp |= srbm_soft_reset;
  667. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  668. WREG32(mmSRBM_SOFT_RESET, tmp);
  669. tmp = RREG32(mmSRBM_SOFT_RESET);
  670. udelay(50);
  671. tmp &= ~srbm_soft_reset;
  672. WREG32(mmSRBM_SOFT_RESET, tmp);
  673. tmp = RREG32(mmSRBM_SOFT_RESET);
  674. /* Wait a little for things to settle down */
  675. udelay(50);
  676. }
  677. return 0;
  678. }
  679. static int uvd_v6_0_post_soft_reset(void *handle)
  680. {
  681. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  682. if (!adev->uvd.srbm_soft_reset)
  683. return 0;
  684. mdelay(5);
  685. return uvd_v6_0_start(adev);
  686. }
  687. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  688. struct amdgpu_irq_src *source,
  689. unsigned type,
  690. enum amdgpu_interrupt_state state)
  691. {
  692. // TODO
  693. return 0;
  694. }
  695. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  696. struct amdgpu_irq_src *source,
  697. struct amdgpu_iv_entry *entry)
  698. {
  699. DRM_DEBUG("IH: UVD TRAP\n");
  700. amdgpu_fence_process(&adev->uvd.ring);
  701. return 0;
  702. }
  703. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  704. {
  705. uint32_t data1, data3;
  706. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  707. data3 = RREG32(mmUVD_CGC_GATE);
  708. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  709. UVD_SUVD_CGC_GATE__SIT_MASK |
  710. UVD_SUVD_CGC_GATE__SMP_MASK |
  711. UVD_SUVD_CGC_GATE__SCM_MASK |
  712. UVD_SUVD_CGC_GATE__SDB_MASK |
  713. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  714. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  715. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  716. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  717. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  718. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  719. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  720. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  721. if (enable) {
  722. data3 |= (UVD_CGC_GATE__SYS_MASK |
  723. UVD_CGC_GATE__UDEC_MASK |
  724. UVD_CGC_GATE__MPEG2_MASK |
  725. UVD_CGC_GATE__RBC_MASK |
  726. UVD_CGC_GATE__LMI_MC_MASK |
  727. UVD_CGC_GATE__LMI_UMC_MASK |
  728. UVD_CGC_GATE__IDCT_MASK |
  729. UVD_CGC_GATE__MPRD_MASK |
  730. UVD_CGC_GATE__MPC_MASK |
  731. UVD_CGC_GATE__LBSI_MASK |
  732. UVD_CGC_GATE__LRBBM_MASK |
  733. UVD_CGC_GATE__UDEC_RE_MASK |
  734. UVD_CGC_GATE__UDEC_CM_MASK |
  735. UVD_CGC_GATE__UDEC_IT_MASK |
  736. UVD_CGC_GATE__UDEC_DB_MASK |
  737. UVD_CGC_GATE__UDEC_MP_MASK |
  738. UVD_CGC_GATE__WCB_MASK |
  739. UVD_CGC_GATE__JPEG_MASK |
  740. UVD_CGC_GATE__SCPU_MASK |
  741. UVD_CGC_GATE__JPEG2_MASK);
  742. /* only in pg enabled, we can gate clock to vcpu*/
  743. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  744. data3 |= UVD_CGC_GATE__VCPU_MASK;
  745. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  746. } else {
  747. data3 = 0;
  748. }
  749. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  750. WREG32(mmUVD_CGC_GATE, data3);
  751. }
  752. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  753. {
  754. uint32_t data, data2;
  755. data = RREG32(mmUVD_CGC_CTRL);
  756. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  757. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  758. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  759. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  760. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  761. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  762. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  763. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  764. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  765. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  766. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  767. UVD_CGC_CTRL__SYS_MODE_MASK |
  768. UVD_CGC_CTRL__UDEC_MODE_MASK |
  769. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  770. UVD_CGC_CTRL__REGS_MODE_MASK |
  771. UVD_CGC_CTRL__RBC_MODE_MASK |
  772. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  773. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  774. UVD_CGC_CTRL__IDCT_MODE_MASK |
  775. UVD_CGC_CTRL__MPRD_MODE_MASK |
  776. UVD_CGC_CTRL__MPC_MODE_MASK |
  777. UVD_CGC_CTRL__LBSI_MODE_MASK |
  778. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  779. UVD_CGC_CTRL__WCB_MODE_MASK |
  780. UVD_CGC_CTRL__VCPU_MODE_MASK |
  781. UVD_CGC_CTRL__JPEG_MODE_MASK |
  782. UVD_CGC_CTRL__SCPU_MODE_MASK |
  783. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  784. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  785. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  786. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  787. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  788. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  789. WREG32(mmUVD_CGC_CTRL, data);
  790. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  791. }
  792. #if 0
  793. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  794. {
  795. uint32_t data, data1, cgc_flags, suvd_flags;
  796. data = RREG32(mmUVD_CGC_GATE);
  797. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  798. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  799. UVD_CGC_GATE__UDEC_MASK |
  800. UVD_CGC_GATE__MPEG2_MASK |
  801. UVD_CGC_GATE__RBC_MASK |
  802. UVD_CGC_GATE__LMI_MC_MASK |
  803. UVD_CGC_GATE__IDCT_MASK |
  804. UVD_CGC_GATE__MPRD_MASK |
  805. UVD_CGC_GATE__MPC_MASK |
  806. UVD_CGC_GATE__LBSI_MASK |
  807. UVD_CGC_GATE__LRBBM_MASK |
  808. UVD_CGC_GATE__UDEC_RE_MASK |
  809. UVD_CGC_GATE__UDEC_CM_MASK |
  810. UVD_CGC_GATE__UDEC_IT_MASK |
  811. UVD_CGC_GATE__UDEC_DB_MASK |
  812. UVD_CGC_GATE__UDEC_MP_MASK |
  813. UVD_CGC_GATE__WCB_MASK |
  814. UVD_CGC_GATE__VCPU_MASK |
  815. UVD_CGC_GATE__SCPU_MASK |
  816. UVD_CGC_GATE__JPEG_MASK |
  817. UVD_CGC_GATE__JPEG2_MASK;
  818. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  819. UVD_SUVD_CGC_GATE__SIT_MASK |
  820. UVD_SUVD_CGC_GATE__SMP_MASK |
  821. UVD_SUVD_CGC_GATE__SCM_MASK |
  822. UVD_SUVD_CGC_GATE__SDB_MASK;
  823. data |= cgc_flags;
  824. data1 |= suvd_flags;
  825. WREG32(mmUVD_CGC_GATE, data);
  826. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  827. }
  828. #endif
  829. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  830. bool enable)
  831. {
  832. u32 orig, data;
  833. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  834. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  835. data |= 0xfff;
  836. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  837. orig = data = RREG32(mmUVD_CGC_CTRL);
  838. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  839. if (orig != data)
  840. WREG32(mmUVD_CGC_CTRL, data);
  841. } else {
  842. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  843. data &= ~0xfff;
  844. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  845. orig = data = RREG32(mmUVD_CGC_CTRL);
  846. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  847. if (orig != data)
  848. WREG32(mmUVD_CGC_CTRL, data);
  849. }
  850. }
  851. static int uvd_v6_0_set_clockgating_state(void *handle,
  852. enum amd_clockgating_state state)
  853. {
  854. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  855. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  856. if (enable) {
  857. /* wait for STATUS to clear */
  858. if (uvd_v6_0_wait_for_idle(handle))
  859. return -EBUSY;
  860. uvd_v6_0_enable_clock_gating(adev, true);
  861. /* enable HW gates because UVD is idle */
  862. /* uvd_v6_0_set_hw_clock_gating(adev); */
  863. } else {
  864. /* disable HW gating and enable Sw gating */
  865. uvd_v6_0_enable_clock_gating(adev, false);
  866. }
  867. uvd_v6_0_set_sw_clock_gating(adev);
  868. return 0;
  869. }
  870. static int uvd_v6_0_set_powergating_state(void *handle,
  871. enum amd_powergating_state state)
  872. {
  873. /* This doesn't actually powergate the UVD block.
  874. * That's done in the dpm code via the SMC. This
  875. * just re-inits the block as necessary. The actual
  876. * gating still happens in the dpm code. We should
  877. * revisit this when there is a cleaner line between
  878. * the smc and the hw blocks
  879. */
  880. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  881. int ret = 0;
  882. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  883. if (state == AMD_PG_STATE_GATE) {
  884. uvd_v6_0_stop(adev);
  885. } else {
  886. ret = uvd_v6_0_start(adev);
  887. if (ret)
  888. goto out;
  889. }
  890. out:
  891. return ret;
  892. }
  893. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  894. {
  895. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  896. int data;
  897. mutex_lock(&adev->pm.mutex);
  898. if (adev->flags & AMD_IS_APU)
  899. data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
  900. else
  901. data = RREG32_SMC(ixCURRENT_PG_STATUS);
  902. if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  903. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  904. goto out;
  905. }
  906. /* AMD_CG_SUPPORT_UVD_MGCG */
  907. data = RREG32(mmUVD_CGC_CTRL);
  908. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  909. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  910. out:
  911. mutex_unlock(&adev->pm.mutex);
  912. }
  913. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  914. .name = "uvd_v6_0",
  915. .early_init = uvd_v6_0_early_init,
  916. .late_init = NULL,
  917. .sw_init = uvd_v6_0_sw_init,
  918. .sw_fini = uvd_v6_0_sw_fini,
  919. .hw_init = uvd_v6_0_hw_init,
  920. .hw_fini = uvd_v6_0_hw_fini,
  921. .suspend = uvd_v6_0_suspend,
  922. .resume = uvd_v6_0_resume,
  923. .is_idle = uvd_v6_0_is_idle,
  924. .wait_for_idle = uvd_v6_0_wait_for_idle,
  925. .check_soft_reset = uvd_v6_0_check_soft_reset,
  926. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  927. .soft_reset = uvd_v6_0_soft_reset,
  928. .post_soft_reset = uvd_v6_0_post_soft_reset,
  929. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  930. .set_powergating_state = uvd_v6_0_set_powergating_state,
  931. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  932. };
  933. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  934. .type = AMDGPU_RING_TYPE_UVD,
  935. .align_mask = 0xf,
  936. .nop = PACKET0(mmUVD_NO_OP, 0),
  937. .support_64bit_ptrs = false,
  938. .get_rptr = uvd_v6_0_ring_get_rptr,
  939. .get_wptr = uvd_v6_0_ring_get_wptr,
  940. .set_wptr = uvd_v6_0_ring_set_wptr,
  941. .parse_cs = amdgpu_uvd_ring_parse_cs,
  942. .emit_frame_size =
  943. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  944. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  945. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  946. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  947. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  948. .emit_ib = uvd_v6_0_ring_emit_ib,
  949. .emit_fence = uvd_v6_0_ring_emit_fence,
  950. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  951. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  952. .test_ring = uvd_v6_0_ring_test_ring,
  953. .test_ib = amdgpu_uvd_ring_test_ib,
  954. .insert_nop = amdgpu_ring_insert_nop,
  955. .pad_ib = amdgpu_ring_generic_pad_ib,
  956. .begin_use = amdgpu_uvd_ring_begin_use,
  957. .end_use = amdgpu_uvd_ring_end_use,
  958. };
  959. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  960. .type = AMDGPU_RING_TYPE_UVD,
  961. .align_mask = 0xf,
  962. .nop = PACKET0(mmUVD_NO_OP, 0),
  963. .support_64bit_ptrs = false,
  964. .get_rptr = uvd_v6_0_ring_get_rptr,
  965. .get_wptr = uvd_v6_0_ring_get_wptr,
  966. .set_wptr = uvd_v6_0_ring_set_wptr,
  967. .emit_frame_size =
  968. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  969. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  970. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  971. 20 + /* uvd_v6_0_ring_emit_vm_flush */
  972. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  973. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  974. .emit_ib = uvd_v6_0_ring_emit_ib,
  975. .emit_fence = uvd_v6_0_ring_emit_fence,
  976. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  977. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  978. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  979. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  980. .test_ring = uvd_v6_0_ring_test_ring,
  981. .test_ib = amdgpu_uvd_ring_test_ib,
  982. .insert_nop = amdgpu_ring_insert_nop,
  983. .pad_ib = amdgpu_ring_generic_pad_ib,
  984. .begin_use = amdgpu_uvd_ring_begin_use,
  985. .end_use = amdgpu_uvd_ring_end_use,
  986. };
  987. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  988. {
  989. if (adev->asic_type >= CHIP_POLARIS10) {
  990. adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
  991. DRM_INFO("UVD is enabled in VM mode\n");
  992. } else {
  993. adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
  994. DRM_INFO("UVD is enabled in physical mode\n");
  995. }
  996. }
  997. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  998. .set = uvd_v6_0_set_interrupt_state,
  999. .process = uvd_v6_0_process_interrupt,
  1000. };
  1001. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1002. {
  1003. adev->uvd.irq.num_types = 1;
  1004. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  1005. }
  1006. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1007. {
  1008. .type = AMD_IP_BLOCK_TYPE_UVD,
  1009. .major = 6,
  1010. .minor = 0,
  1011. .rev = 0,
  1012. .funcs = &uvd_v6_0_ip_funcs,
  1013. };
  1014. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1015. {
  1016. .type = AMD_IP_BLOCK_TYPE_UVD,
  1017. .major = 6,
  1018. .minor = 2,
  1019. .rev = 0,
  1020. .funcs = &uvd_v6_0_ip_funcs,
  1021. };
  1022. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1023. {
  1024. .type = AMD_IP_BLOCK_TYPE_UVD,
  1025. .major = 6,
  1026. .minor = 3,
  1027. .rev = 0,
  1028. .funcs = &uvd_v6_0_ip_funcs,
  1029. };