soc15_common.h 4.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __SOC15_COMMON_H__
  24. #define __SOC15_COMMON_H__
  25. struct nbio_hdp_flush_reg {
  26. u32 hdp_flush_req_offset;
  27. u32 hdp_flush_done_offset;
  28. u32 ref_and_mask_cp0;
  29. u32 ref_and_mask_cp1;
  30. u32 ref_and_mask_cp2;
  31. u32 ref_and_mask_cp3;
  32. u32 ref_and_mask_cp4;
  33. u32 ref_and_mask_cp5;
  34. u32 ref_and_mask_cp6;
  35. u32 ref_and_mask_cp7;
  36. u32 ref_and_mask_cp8;
  37. u32 ref_and_mask_cp9;
  38. u32 ref_and_mask_sdma0;
  39. u32 ref_and_mask_sdma1;
  40. };
  41. struct nbio_pcie_index_data {
  42. u32 index_offset;
  43. u32 data_offset;
  44. };
  45. /* Register Access Macros */
  46. #define SOC15_REG_OFFSET(ip, inst, reg) (0 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG0 + reg : \
  47. (1 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG1 + reg : \
  48. (2 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG2 + reg : \
  49. (3 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG3 + reg : \
  50. (ip##_BASE__INST##inst##_SEG4 + reg)))))
  51. #define WREG32_FIELD15(ip, idx, reg, field, val) \
  52. WREG32(SOC15_REG_OFFSET(ip, idx, mm##reg), (RREG32(SOC15_REG_OFFSET(ip, idx, mm##reg)) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  53. #define RREG32_SOC15(ip, inst, reg) \
  54. RREG32( (0 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG0 + reg : \
  55. (1 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG1 + reg : \
  56. (2 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG2 + reg : \
  57. (3 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG3 + reg : \
  58. (ip##_BASE__INST##inst##_SEG4 + reg))))))
  59. #define RREG32_SOC15_OFFSET(ip, inst, reg, offset) \
  60. RREG32( (0 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG0 + reg : \
  61. (1 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG1 + reg : \
  62. (2 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG2 + reg : \
  63. (3 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG3 + reg : \
  64. (ip##_BASE__INST##inst##_SEG4 + reg))))) + offset)
  65. #define WREG32_SOC15(ip, inst, reg, value) \
  66. WREG32( (0 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG0 + reg : \
  67. (1 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG1 + reg : \
  68. (2 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG2 + reg : \
  69. (3 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG3 + reg : \
  70. (ip##_BASE__INST##inst##_SEG4 + reg))))), value)
  71. #define WREG32_SOC15_NO_KIQ(ip, inst, reg, value) \
  72. WREG32_NO_KIQ( (0 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG0 + reg : \
  73. (1 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG1 + reg : \
  74. (2 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG2 + reg : \
  75. (3 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG3 + reg : \
  76. (ip##_BASE__INST##inst##_SEG4 + reg))))), value)
  77. #define WREG32_SOC15_OFFSET(ip, inst, reg, offset, value) \
  78. WREG32( (0 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG0 + reg : \
  79. (1 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG1 + reg : \
  80. (2 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG2 + reg : \
  81. (3 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG3 + reg : \
  82. (ip##_BASE__INST##inst##_SEG4 + reg))))) + offset, value)
  83. #endif