gfx_v9_0.c 135 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  86. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  88. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  90. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  92. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  94. };
  95. static const u32 golden_settings_gc_9_0[] =
  96. {
  97. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  98. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  99. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  100. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  101. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  102. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  103. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  104. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  105. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  106. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  107. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  108. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  109. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  110. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  111. SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
  112. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  113. SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
  114. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  115. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  116. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  117. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  118. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  119. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  120. };
  121. static const u32 golden_settings_gc_9_0_vg10[] =
  122. {
  123. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  124. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  125. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  126. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  127. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  128. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  129. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  130. };
  131. static const u32 golden_settings_gc_9_1[] =
  132. {
  133. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  134. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  135. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  136. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  137. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  138. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  139. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  140. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  141. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  142. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  145. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  146. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  147. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  148. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  149. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  150. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  151. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  152. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  153. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  154. };
  155. static const u32 golden_settings_gc_9_1_rv1[] =
  156. {
  157. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  158. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  159. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  160. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  161. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  162. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  163. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  164. };
  165. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  166. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  167. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  168. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  169. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  170. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  171. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  172. struct amdgpu_cu_info *cu_info);
  173. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  174. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  175. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  176. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  177. {
  178. switch (adev->asic_type) {
  179. case CHIP_VEGA10:
  180. amdgpu_program_register_sequence(adev,
  181. golden_settings_gc_9_0,
  182. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  183. amdgpu_program_register_sequence(adev,
  184. golden_settings_gc_9_0_vg10,
  185. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  186. break;
  187. case CHIP_RAVEN:
  188. amdgpu_program_register_sequence(adev,
  189. golden_settings_gc_9_1,
  190. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  191. amdgpu_program_register_sequence(adev,
  192. golden_settings_gc_9_1_rv1,
  193. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  194. break;
  195. default:
  196. break;
  197. }
  198. }
  199. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  200. {
  201. adev->gfx.scratch.num_reg = 8;
  202. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  203. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  204. }
  205. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  206. bool wc, uint32_t reg, uint32_t val)
  207. {
  208. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  209. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  210. WRITE_DATA_DST_SEL(0) |
  211. (wc ? WR_CONFIRM : 0));
  212. amdgpu_ring_write(ring, reg);
  213. amdgpu_ring_write(ring, 0);
  214. amdgpu_ring_write(ring, val);
  215. }
  216. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  217. int mem_space, int opt, uint32_t addr0,
  218. uint32_t addr1, uint32_t ref, uint32_t mask,
  219. uint32_t inv)
  220. {
  221. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  222. amdgpu_ring_write(ring,
  223. /* memory (1) or register (0) */
  224. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  225. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  226. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  227. WAIT_REG_MEM_ENGINE(eng_sel)));
  228. if (mem_space)
  229. BUG_ON(addr0 & 0x3); /* Dword align */
  230. amdgpu_ring_write(ring, addr0);
  231. amdgpu_ring_write(ring, addr1);
  232. amdgpu_ring_write(ring, ref);
  233. amdgpu_ring_write(ring, mask);
  234. amdgpu_ring_write(ring, inv); /* poll interval */
  235. }
  236. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  237. {
  238. struct amdgpu_device *adev = ring->adev;
  239. uint32_t scratch;
  240. uint32_t tmp = 0;
  241. unsigned i;
  242. int r;
  243. r = amdgpu_gfx_scratch_get(adev, &scratch);
  244. if (r) {
  245. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  246. return r;
  247. }
  248. WREG32(scratch, 0xCAFEDEAD);
  249. r = amdgpu_ring_alloc(ring, 3);
  250. if (r) {
  251. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  252. ring->idx, r);
  253. amdgpu_gfx_scratch_free(adev, scratch);
  254. return r;
  255. }
  256. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  257. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  258. amdgpu_ring_write(ring, 0xDEADBEEF);
  259. amdgpu_ring_commit(ring);
  260. for (i = 0; i < adev->usec_timeout; i++) {
  261. tmp = RREG32(scratch);
  262. if (tmp == 0xDEADBEEF)
  263. break;
  264. DRM_UDELAY(1);
  265. }
  266. if (i < adev->usec_timeout) {
  267. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  268. ring->idx, i);
  269. } else {
  270. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  271. ring->idx, scratch, tmp);
  272. r = -EINVAL;
  273. }
  274. amdgpu_gfx_scratch_free(adev, scratch);
  275. return r;
  276. }
  277. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  278. {
  279. struct amdgpu_device *adev = ring->adev;
  280. struct amdgpu_ib ib;
  281. struct dma_fence *f = NULL;
  282. uint32_t scratch;
  283. uint32_t tmp = 0;
  284. long r;
  285. r = amdgpu_gfx_scratch_get(adev, &scratch);
  286. if (r) {
  287. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  288. return r;
  289. }
  290. WREG32(scratch, 0xCAFEDEAD);
  291. memset(&ib, 0, sizeof(ib));
  292. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  293. if (r) {
  294. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  295. goto err1;
  296. }
  297. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  298. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  299. ib.ptr[2] = 0xDEADBEEF;
  300. ib.length_dw = 3;
  301. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  302. if (r)
  303. goto err2;
  304. r = dma_fence_wait_timeout(f, false, timeout);
  305. if (r == 0) {
  306. DRM_ERROR("amdgpu: IB test timed out.\n");
  307. r = -ETIMEDOUT;
  308. goto err2;
  309. } else if (r < 0) {
  310. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  311. goto err2;
  312. }
  313. tmp = RREG32(scratch);
  314. if (tmp == 0xDEADBEEF) {
  315. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  316. r = 0;
  317. } else {
  318. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  319. scratch, tmp);
  320. r = -EINVAL;
  321. }
  322. err2:
  323. amdgpu_ib_free(adev, &ib, NULL);
  324. dma_fence_put(f);
  325. err1:
  326. amdgpu_gfx_scratch_free(adev, scratch);
  327. return r;
  328. }
  329. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  330. {
  331. const char *chip_name;
  332. char fw_name[30];
  333. int err;
  334. struct amdgpu_firmware_info *info = NULL;
  335. const struct common_firmware_header *header = NULL;
  336. const struct gfx_firmware_header_v1_0 *cp_hdr;
  337. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  338. unsigned int *tmp = NULL;
  339. unsigned int i = 0;
  340. DRM_DEBUG("\n");
  341. switch (adev->asic_type) {
  342. case CHIP_VEGA10:
  343. chip_name = "vega10";
  344. break;
  345. case CHIP_RAVEN:
  346. chip_name = "raven";
  347. break;
  348. default:
  349. BUG();
  350. }
  351. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  352. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  353. if (err)
  354. goto out;
  355. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  356. if (err)
  357. goto out;
  358. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  359. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  360. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  361. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  362. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  363. if (err)
  364. goto out;
  365. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  366. if (err)
  367. goto out;
  368. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  369. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  370. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  371. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  372. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  373. if (err)
  374. goto out;
  375. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  376. if (err)
  377. goto out;
  378. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  379. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  380. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  381. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  382. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  383. if (err)
  384. goto out;
  385. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  386. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  387. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  388. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  389. adev->gfx.rlc.save_and_restore_offset =
  390. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  391. adev->gfx.rlc.clear_state_descriptor_offset =
  392. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  393. adev->gfx.rlc.avail_scratch_ram_locations =
  394. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  395. adev->gfx.rlc.reg_restore_list_size =
  396. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  397. adev->gfx.rlc.reg_list_format_start =
  398. le32_to_cpu(rlc_hdr->reg_list_format_start);
  399. adev->gfx.rlc.reg_list_format_separate_start =
  400. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  401. adev->gfx.rlc.starting_offsets_start =
  402. le32_to_cpu(rlc_hdr->starting_offsets_start);
  403. adev->gfx.rlc.reg_list_format_size_bytes =
  404. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  405. adev->gfx.rlc.reg_list_size_bytes =
  406. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  407. adev->gfx.rlc.register_list_format =
  408. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  409. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  410. if (!adev->gfx.rlc.register_list_format) {
  411. err = -ENOMEM;
  412. goto out;
  413. }
  414. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  415. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  416. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  417. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  418. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  419. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  420. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  421. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  422. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  423. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  424. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  425. if (err)
  426. goto out;
  427. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  428. if (err)
  429. goto out;
  430. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  431. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  432. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  433. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  434. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  435. if (!err) {
  436. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  437. if (err)
  438. goto out;
  439. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  440. adev->gfx.mec2_fw->data;
  441. adev->gfx.mec2_fw_version =
  442. le32_to_cpu(cp_hdr->header.ucode_version);
  443. adev->gfx.mec2_feature_version =
  444. le32_to_cpu(cp_hdr->ucode_feature_version);
  445. } else {
  446. err = 0;
  447. adev->gfx.mec2_fw = NULL;
  448. }
  449. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  450. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  451. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  452. info->fw = adev->gfx.pfp_fw;
  453. header = (const struct common_firmware_header *)info->fw->data;
  454. adev->firmware.fw_size +=
  455. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  456. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  457. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  458. info->fw = adev->gfx.me_fw;
  459. header = (const struct common_firmware_header *)info->fw->data;
  460. adev->firmware.fw_size +=
  461. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  462. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  463. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  464. info->fw = adev->gfx.ce_fw;
  465. header = (const struct common_firmware_header *)info->fw->data;
  466. adev->firmware.fw_size +=
  467. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  468. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  469. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  470. info->fw = adev->gfx.rlc_fw;
  471. header = (const struct common_firmware_header *)info->fw->data;
  472. adev->firmware.fw_size +=
  473. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  474. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  475. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  476. info->fw = adev->gfx.mec_fw;
  477. header = (const struct common_firmware_header *)info->fw->data;
  478. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  479. adev->firmware.fw_size +=
  480. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  481. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  482. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  483. info->fw = adev->gfx.mec_fw;
  484. adev->firmware.fw_size +=
  485. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  486. if (adev->gfx.mec2_fw) {
  487. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  488. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  489. info->fw = adev->gfx.mec2_fw;
  490. header = (const struct common_firmware_header *)info->fw->data;
  491. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  492. adev->firmware.fw_size +=
  493. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  494. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  495. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  496. info->fw = adev->gfx.mec2_fw;
  497. adev->firmware.fw_size +=
  498. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  499. }
  500. }
  501. out:
  502. if (err) {
  503. dev_err(adev->dev,
  504. "gfx9: Failed to load firmware \"%s\"\n",
  505. fw_name);
  506. release_firmware(adev->gfx.pfp_fw);
  507. adev->gfx.pfp_fw = NULL;
  508. release_firmware(adev->gfx.me_fw);
  509. adev->gfx.me_fw = NULL;
  510. release_firmware(adev->gfx.ce_fw);
  511. adev->gfx.ce_fw = NULL;
  512. release_firmware(adev->gfx.rlc_fw);
  513. adev->gfx.rlc_fw = NULL;
  514. release_firmware(adev->gfx.mec_fw);
  515. adev->gfx.mec_fw = NULL;
  516. release_firmware(adev->gfx.mec2_fw);
  517. adev->gfx.mec2_fw = NULL;
  518. }
  519. return err;
  520. }
  521. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  522. {
  523. u32 count = 0;
  524. const struct cs_section_def *sect = NULL;
  525. const struct cs_extent_def *ext = NULL;
  526. /* begin clear state */
  527. count += 2;
  528. /* context control state */
  529. count += 3;
  530. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  531. for (ext = sect->section; ext->extent != NULL; ++ext) {
  532. if (sect->id == SECT_CONTEXT)
  533. count += 2 + ext->reg_count;
  534. else
  535. return 0;
  536. }
  537. }
  538. /* end clear state */
  539. count += 2;
  540. /* clear state */
  541. count += 2;
  542. return count;
  543. }
  544. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  545. volatile u32 *buffer)
  546. {
  547. u32 count = 0, i;
  548. const struct cs_section_def *sect = NULL;
  549. const struct cs_extent_def *ext = NULL;
  550. if (adev->gfx.rlc.cs_data == NULL)
  551. return;
  552. if (buffer == NULL)
  553. return;
  554. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  555. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  556. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  557. buffer[count++] = cpu_to_le32(0x80000000);
  558. buffer[count++] = cpu_to_le32(0x80000000);
  559. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  560. for (ext = sect->section; ext->extent != NULL; ++ext) {
  561. if (sect->id == SECT_CONTEXT) {
  562. buffer[count++] =
  563. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  564. buffer[count++] = cpu_to_le32(ext->reg_index -
  565. PACKET3_SET_CONTEXT_REG_START);
  566. for (i = 0; i < ext->reg_count; i++)
  567. buffer[count++] = cpu_to_le32(ext->extent[i]);
  568. } else {
  569. return;
  570. }
  571. }
  572. }
  573. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  574. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  575. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  576. buffer[count++] = cpu_to_le32(0);
  577. }
  578. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  579. {
  580. uint32_t data;
  581. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  582. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  583. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  584. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  585. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  586. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  587. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  588. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  589. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  590. mutex_lock(&adev->grbm_idx_mutex);
  591. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  592. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  593. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  594. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  595. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  596. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  597. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  598. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  599. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  600. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  601. data &= 0x0000FFFF;
  602. data |= 0x00C00000;
  603. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  604. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  605. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  606. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  607. * but used for RLC_LB_CNTL configuration */
  608. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  609. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  610. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  611. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  612. mutex_unlock(&adev->grbm_idx_mutex);
  613. }
  614. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  615. {
  616. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  617. }
  618. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  619. {
  620. const __le32 *fw_data;
  621. volatile u32 *dst_ptr;
  622. int me, i, max_me = 5;
  623. u32 bo_offset = 0;
  624. u32 table_offset, table_size;
  625. /* write the cp table buffer */
  626. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  627. for (me = 0; me < max_me; me++) {
  628. if (me == 0) {
  629. const struct gfx_firmware_header_v1_0 *hdr =
  630. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  631. fw_data = (const __le32 *)
  632. (adev->gfx.ce_fw->data +
  633. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  634. table_offset = le32_to_cpu(hdr->jt_offset);
  635. table_size = le32_to_cpu(hdr->jt_size);
  636. } else if (me == 1) {
  637. const struct gfx_firmware_header_v1_0 *hdr =
  638. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  639. fw_data = (const __le32 *)
  640. (adev->gfx.pfp_fw->data +
  641. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  642. table_offset = le32_to_cpu(hdr->jt_offset);
  643. table_size = le32_to_cpu(hdr->jt_size);
  644. } else if (me == 2) {
  645. const struct gfx_firmware_header_v1_0 *hdr =
  646. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  647. fw_data = (const __le32 *)
  648. (adev->gfx.me_fw->data +
  649. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  650. table_offset = le32_to_cpu(hdr->jt_offset);
  651. table_size = le32_to_cpu(hdr->jt_size);
  652. } else if (me == 3) {
  653. const struct gfx_firmware_header_v1_0 *hdr =
  654. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  655. fw_data = (const __le32 *)
  656. (adev->gfx.mec_fw->data +
  657. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  658. table_offset = le32_to_cpu(hdr->jt_offset);
  659. table_size = le32_to_cpu(hdr->jt_size);
  660. } else if (me == 4) {
  661. const struct gfx_firmware_header_v1_0 *hdr =
  662. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  663. fw_data = (const __le32 *)
  664. (adev->gfx.mec2_fw->data +
  665. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  666. table_offset = le32_to_cpu(hdr->jt_offset);
  667. table_size = le32_to_cpu(hdr->jt_size);
  668. }
  669. for (i = 0; i < table_size; i ++) {
  670. dst_ptr[bo_offset + i] =
  671. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  672. }
  673. bo_offset += table_size;
  674. }
  675. }
  676. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  677. {
  678. /* clear state block */
  679. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  680. &adev->gfx.rlc.clear_state_gpu_addr,
  681. (void **)&adev->gfx.rlc.cs_ptr);
  682. /* jump table block */
  683. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  684. &adev->gfx.rlc.cp_table_gpu_addr,
  685. (void **)&adev->gfx.rlc.cp_table_ptr);
  686. }
  687. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  688. {
  689. volatile u32 *dst_ptr;
  690. u32 dws;
  691. const struct cs_section_def *cs_data;
  692. int r;
  693. adev->gfx.rlc.cs_data = gfx9_cs_data;
  694. cs_data = adev->gfx.rlc.cs_data;
  695. if (cs_data) {
  696. /* clear state block */
  697. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  698. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  699. AMDGPU_GEM_DOMAIN_VRAM,
  700. &adev->gfx.rlc.clear_state_obj,
  701. &adev->gfx.rlc.clear_state_gpu_addr,
  702. (void **)&adev->gfx.rlc.cs_ptr);
  703. if (r) {
  704. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  705. r);
  706. gfx_v9_0_rlc_fini(adev);
  707. return r;
  708. }
  709. /* set up the cs buffer */
  710. dst_ptr = adev->gfx.rlc.cs_ptr;
  711. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  712. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  713. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  714. }
  715. if (adev->asic_type == CHIP_RAVEN) {
  716. /* TODO: double check the cp_table_size for RV */
  717. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  718. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  719. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  720. &adev->gfx.rlc.cp_table_obj,
  721. &adev->gfx.rlc.cp_table_gpu_addr,
  722. (void **)&adev->gfx.rlc.cp_table_ptr);
  723. if (r) {
  724. dev_err(adev->dev,
  725. "(%d) failed to create cp table bo\n", r);
  726. gfx_v9_0_rlc_fini(adev);
  727. return r;
  728. }
  729. rv_init_cp_jump_table(adev);
  730. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  731. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  732. gfx_v9_0_init_lbpw(adev);
  733. }
  734. return 0;
  735. }
  736. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  737. {
  738. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  739. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  740. }
  741. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  742. {
  743. int r;
  744. u32 *hpd;
  745. const __le32 *fw_data;
  746. unsigned fw_size;
  747. u32 *fw;
  748. size_t mec_hpd_size;
  749. const struct gfx_firmware_header_v1_0 *mec_hdr;
  750. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  751. /* take ownership of the relevant compute queues */
  752. amdgpu_gfx_compute_queue_acquire(adev);
  753. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  754. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  755. AMDGPU_GEM_DOMAIN_GTT,
  756. &adev->gfx.mec.hpd_eop_obj,
  757. &adev->gfx.mec.hpd_eop_gpu_addr,
  758. (void **)&hpd);
  759. if (r) {
  760. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  761. gfx_v9_0_mec_fini(adev);
  762. return r;
  763. }
  764. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  765. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  766. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  767. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  768. fw_data = (const __le32 *)
  769. (adev->gfx.mec_fw->data +
  770. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  771. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  772. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  773. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  774. &adev->gfx.mec.mec_fw_obj,
  775. &adev->gfx.mec.mec_fw_gpu_addr,
  776. (void **)&fw);
  777. if (r) {
  778. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  779. gfx_v9_0_mec_fini(adev);
  780. return r;
  781. }
  782. memcpy(fw, fw_data, fw_size);
  783. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  784. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  785. return 0;
  786. }
  787. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  788. {
  789. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  790. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  791. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  792. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  793. (SQ_IND_INDEX__FORCE_READ_MASK));
  794. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  795. }
  796. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  797. uint32_t wave, uint32_t thread,
  798. uint32_t regno, uint32_t num, uint32_t *out)
  799. {
  800. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  801. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  802. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  803. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  804. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  805. (SQ_IND_INDEX__FORCE_READ_MASK) |
  806. (SQ_IND_INDEX__AUTO_INCR_MASK));
  807. while (num--)
  808. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  809. }
  810. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  811. {
  812. /* type 1 wave data */
  813. dst[(*no_fields)++] = 1;
  814. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  815. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  816. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  817. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  818. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  819. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  820. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  821. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  822. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  823. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  824. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  825. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  826. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  827. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  828. }
  829. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  830. uint32_t wave, uint32_t start,
  831. uint32_t size, uint32_t *dst)
  832. {
  833. wave_read_regs(
  834. adev, simd, wave, 0,
  835. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  836. }
  837. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  838. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  839. .select_se_sh = &gfx_v9_0_select_se_sh,
  840. .read_wave_data = &gfx_v9_0_read_wave_data,
  841. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  842. };
  843. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  844. {
  845. u32 gb_addr_config;
  846. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  847. switch (adev->asic_type) {
  848. case CHIP_VEGA10:
  849. adev->gfx.config.max_hw_contexts = 8;
  850. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  851. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  852. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  853. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  854. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  855. break;
  856. case CHIP_RAVEN:
  857. adev->gfx.config.max_hw_contexts = 8;
  858. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  859. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  860. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  861. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  862. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  863. break;
  864. default:
  865. BUG();
  866. break;
  867. }
  868. adev->gfx.config.gb_addr_config = gb_addr_config;
  869. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  870. REG_GET_FIELD(
  871. adev->gfx.config.gb_addr_config,
  872. GB_ADDR_CONFIG,
  873. NUM_PIPES);
  874. adev->gfx.config.max_tile_pipes =
  875. adev->gfx.config.gb_addr_config_fields.num_pipes;
  876. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  877. REG_GET_FIELD(
  878. adev->gfx.config.gb_addr_config,
  879. GB_ADDR_CONFIG,
  880. NUM_BANKS);
  881. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  882. REG_GET_FIELD(
  883. adev->gfx.config.gb_addr_config,
  884. GB_ADDR_CONFIG,
  885. MAX_COMPRESSED_FRAGS);
  886. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  887. REG_GET_FIELD(
  888. adev->gfx.config.gb_addr_config,
  889. GB_ADDR_CONFIG,
  890. NUM_RB_PER_SE);
  891. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  892. REG_GET_FIELD(
  893. adev->gfx.config.gb_addr_config,
  894. GB_ADDR_CONFIG,
  895. NUM_SHADER_ENGINES);
  896. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  897. REG_GET_FIELD(
  898. adev->gfx.config.gb_addr_config,
  899. GB_ADDR_CONFIG,
  900. PIPE_INTERLEAVE_SIZE));
  901. }
  902. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  903. struct amdgpu_ngg_buf *ngg_buf,
  904. int size_se,
  905. int default_size_se)
  906. {
  907. int r;
  908. if (size_se < 0) {
  909. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  910. return -EINVAL;
  911. }
  912. size_se = size_se ? size_se : default_size_se;
  913. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  914. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  915. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  916. &ngg_buf->bo,
  917. &ngg_buf->gpu_addr,
  918. NULL);
  919. if (r) {
  920. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  921. return r;
  922. }
  923. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  924. return r;
  925. }
  926. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  927. {
  928. int i;
  929. for (i = 0; i < NGG_BUF_MAX; i++)
  930. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  931. &adev->gfx.ngg.buf[i].gpu_addr,
  932. NULL);
  933. memset(&adev->gfx.ngg.buf[0], 0,
  934. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  935. adev->gfx.ngg.init = false;
  936. return 0;
  937. }
  938. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  939. {
  940. int r;
  941. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  942. return 0;
  943. /* GDS reserve memory: 64 bytes alignment */
  944. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  945. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  946. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  947. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  948. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  949. /* Primitive Buffer */
  950. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  951. amdgpu_prim_buf_per_se,
  952. 64 * 1024);
  953. if (r) {
  954. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  955. goto err;
  956. }
  957. /* Position Buffer */
  958. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  959. amdgpu_pos_buf_per_se,
  960. 256 * 1024);
  961. if (r) {
  962. dev_err(adev->dev, "Failed to create Position Buffer\n");
  963. goto err;
  964. }
  965. /* Control Sideband */
  966. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  967. amdgpu_cntl_sb_buf_per_se,
  968. 256);
  969. if (r) {
  970. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  971. goto err;
  972. }
  973. /* Parameter Cache, not created by default */
  974. if (amdgpu_param_buf_per_se <= 0)
  975. goto out;
  976. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  977. amdgpu_param_buf_per_se,
  978. 512 * 1024);
  979. if (r) {
  980. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  981. goto err;
  982. }
  983. out:
  984. adev->gfx.ngg.init = true;
  985. return 0;
  986. err:
  987. gfx_v9_0_ngg_fini(adev);
  988. return r;
  989. }
  990. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  991. {
  992. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  993. int r;
  994. u32 data;
  995. u32 size;
  996. u32 base;
  997. if (!amdgpu_ngg)
  998. return 0;
  999. /* Program buffer size */
  1000. data = 0;
  1001. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  1002. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  1003. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  1004. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  1005. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1006. data = 0;
  1007. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  1008. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  1009. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  1010. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  1011. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1012. /* Program buffer base address */
  1013. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1014. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1015. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1016. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1017. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1018. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1019. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1020. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1021. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1022. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1023. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1024. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1025. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1026. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1027. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1028. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1029. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1030. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1031. /* Clear GDS reserved memory */
  1032. r = amdgpu_ring_alloc(ring, 17);
  1033. if (r) {
  1034. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1035. ring->idx, r);
  1036. return r;
  1037. }
  1038. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1039. amdgpu_gds_reg_offset[0].mem_size,
  1040. (adev->gds.mem.total_size +
  1041. adev->gfx.ngg.gds_reserve_size) >>
  1042. AMDGPU_GDS_SHIFT);
  1043. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1044. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1045. PACKET3_DMA_DATA_SRC_SEL(2)));
  1046. amdgpu_ring_write(ring, 0);
  1047. amdgpu_ring_write(ring, 0);
  1048. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1049. amdgpu_ring_write(ring, 0);
  1050. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1051. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1052. amdgpu_gds_reg_offset[0].mem_size, 0);
  1053. amdgpu_ring_commit(ring);
  1054. return 0;
  1055. }
  1056. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1057. int mec, int pipe, int queue)
  1058. {
  1059. int r;
  1060. unsigned irq_type;
  1061. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1062. ring = &adev->gfx.compute_ring[ring_id];
  1063. /* mec0 is me1 */
  1064. ring->me = mec + 1;
  1065. ring->pipe = pipe;
  1066. ring->queue = queue;
  1067. ring->ring_obj = NULL;
  1068. ring->use_doorbell = true;
  1069. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1070. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1071. + (ring_id * GFX9_MEC_HPD_SIZE);
  1072. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1073. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1074. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1075. + ring->pipe;
  1076. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1077. r = amdgpu_ring_init(adev, ring, 1024,
  1078. &adev->gfx.eop_irq, irq_type);
  1079. if (r)
  1080. return r;
  1081. return 0;
  1082. }
  1083. static int gfx_v9_0_sw_init(void *handle)
  1084. {
  1085. int i, j, k, r, ring_id;
  1086. struct amdgpu_ring *ring;
  1087. struct amdgpu_kiq *kiq;
  1088. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1089. switch (adev->asic_type) {
  1090. case CHIP_VEGA10:
  1091. case CHIP_RAVEN:
  1092. adev->gfx.mec.num_mec = 2;
  1093. break;
  1094. default:
  1095. adev->gfx.mec.num_mec = 1;
  1096. break;
  1097. }
  1098. adev->gfx.mec.num_pipe_per_mec = 4;
  1099. adev->gfx.mec.num_queue_per_pipe = 8;
  1100. /* KIQ event */
  1101. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1102. if (r)
  1103. return r;
  1104. /* EOP Event */
  1105. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1106. if (r)
  1107. return r;
  1108. /* Privileged reg */
  1109. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1110. &adev->gfx.priv_reg_irq);
  1111. if (r)
  1112. return r;
  1113. /* Privileged inst */
  1114. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1115. &adev->gfx.priv_inst_irq);
  1116. if (r)
  1117. return r;
  1118. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1119. gfx_v9_0_scratch_init(adev);
  1120. r = gfx_v9_0_init_microcode(adev);
  1121. if (r) {
  1122. DRM_ERROR("Failed to load gfx firmware!\n");
  1123. return r;
  1124. }
  1125. r = gfx_v9_0_rlc_init(adev);
  1126. if (r) {
  1127. DRM_ERROR("Failed to init rlc BOs!\n");
  1128. return r;
  1129. }
  1130. r = gfx_v9_0_mec_init(adev);
  1131. if (r) {
  1132. DRM_ERROR("Failed to init MEC BOs!\n");
  1133. return r;
  1134. }
  1135. /* set up the gfx ring */
  1136. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1137. ring = &adev->gfx.gfx_ring[i];
  1138. ring->ring_obj = NULL;
  1139. sprintf(ring->name, "gfx");
  1140. ring->use_doorbell = true;
  1141. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1142. r = amdgpu_ring_init(adev, ring, 1024,
  1143. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1144. if (r)
  1145. return r;
  1146. }
  1147. /* set up the compute queues - allocate horizontally across pipes */
  1148. ring_id = 0;
  1149. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1150. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1151. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1152. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1153. continue;
  1154. r = gfx_v9_0_compute_ring_init(adev,
  1155. ring_id,
  1156. i, k, j);
  1157. if (r)
  1158. return r;
  1159. ring_id++;
  1160. }
  1161. }
  1162. }
  1163. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1164. if (r) {
  1165. DRM_ERROR("Failed to init KIQ BOs!\n");
  1166. return r;
  1167. }
  1168. kiq = &adev->gfx.kiq;
  1169. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1170. if (r)
  1171. return r;
  1172. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1173. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd));
  1174. if (r)
  1175. return r;
  1176. /* reserve GDS, GWS and OA resource for gfx */
  1177. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1178. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1179. &adev->gds.gds_gfx_bo, NULL, NULL);
  1180. if (r)
  1181. return r;
  1182. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1183. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1184. &adev->gds.gws_gfx_bo, NULL, NULL);
  1185. if (r)
  1186. return r;
  1187. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1188. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1189. &adev->gds.oa_gfx_bo, NULL, NULL);
  1190. if (r)
  1191. return r;
  1192. adev->gfx.ce_ram_size = 0x8000;
  1193. gfx_v9_0_gpu_early_init(adev);
  1194. r = gfx_v9_0_ngg_init(adev);
  1195. if (r)
  1196. return r;
  1197. return 0;
  1198. }
  1199. static int gfx_v9_0_sw_fini(void *handle)
  1200. {
  1201. int i;
  1202. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1203. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1204. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1205. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1206. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1207. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1208. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1209. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1210. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1211. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1212. amdgpu_gfx_kiq_fini(adev);
  1213. gfx_v9_0_mec_fini(adev);
  1214. gfx_v9_0_ngg_fini(adev);
  1215. return 0;
  1216. }
  1217. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1218. {
  1219. /* TODO */
  1220. }
  1221. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1222. {
  1223. u32 data;
  1224. if (instance == 0xffffffff)
  1225. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1226. else
  1227. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1228. if (se_num == 0xffffffff)
  1229. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1230. else
  1231. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1232. if (sh_num == 0xffffffff)
  1233. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1234. else
  1235. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1236. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1237. }
  1238. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1239. {
  1240. u32 data, mask;
  1241. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1242. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1243. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1244. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1245. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1246. adev->gfx.config.max_sh_per_se);
  1247. return (~data) & mask;
  1248. }
  1249. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1250. {
  1251. int i, j;
  1252. u32 data;
  1253. u32 active_rbs = 0;
  1254. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1255. adev->gfx.config.max_sh_per_se;
  1256. mutex_lock(&adev->grbm_idx_mutex);
  1257. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1258. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1259. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1260. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1261. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1262. rb_bitmap_width_per_sh);
  1263. }
  1264. }
  1265. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1266. mutex_unlock(&adev->grbm_idx_mutex);
  1267. adev->gfx.config.backend_enable_mask = active_rbs;
  1268. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1269. }
  1270. #define DEFAULT_SH_MEM_BASES (0x6000)
  1271. #define FIRST_COMPUTE_VMID (8)
  1272. #define LAST_COMPUTE_VMID (16)
  1273. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1274. {
  1275. int i;
  1276. uint32_t sh_mem_config;
  1277. uint32_t sh_mem_bases;
  1278. /*
  1279. * Configure apertures:
  1280. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1281. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1282. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1283. */
  1284. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1285. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1286. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1287. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1288. mutex_lock(&adev->srbm_mutex);
  1289. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1290. soc15_grbm_select(adev, 0, 0, 0, i);
  1291. /* CP and shaders */
  1292. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1293. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1294. }
  1295. soc15_grbm_select(adev, 0, 0, 0, 0);
  1296. mutex_unlock(&adev->srbm_mutex);
  1297. }
  1298. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1299. {
  1300. u32 tmp;
  1301. int i;
  1302. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1303. gfx_v9_0_tiling_mode_table_init(adev);
  1304. gfx_v9_0_setup_rb(adev);
  1305. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1306. /* XXX SH_MEM regs */
  1307. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1308. mutex_lock(&adev->srbm_mutex);
  1309. for (i = 0; i < 16; i++) {
  1310. soc15_grbm_select(adev, 0, 0, 0, i);
  1311. /* CP and shaders */
  1312. tmp = 0;
  1313. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1314. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1315. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1316. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1317. }
  1318. soc15_grbm_select(adev, 0, 0, 0, 0);
  1319. mutex_unlock(&adev->srbm_mutex);
  1320. gfx_v9_0_init_compute_vmid(adev);
  1321. }
  1322. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1323. {
  1324. u32 i, j, k;
  1325. u32 mask;
  1326. mutex_lock(&adev->grbm_idx_mutex);
  1327. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1328. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1329. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1330. for (k = 0; k < adev->usec_timeout; k++) {
  1331. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1332. break;
  1333. udelay(1);
  1334. }
  1335. }
  1336. }
  1337. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1338. mutex_unlock(&adev->grbm_idx_mutex);
  1339. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1340. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1341. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1342. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1343. for (k = 0; k < adev->usec_timeout; k++) {
  1344. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1345. break;
  1346. udelay(1);
  1347. }
  1348. }
  1349. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1350. bool enable)
  1351. {
  1352. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1353. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1354. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1355. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1356. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1357. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1358. }
  1359. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1360. {
  1361. /* csib */
  1362. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1363. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1364. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1365. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1366. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1367. adev->gfx.rlc.clear_state_size);
  1368. }
  1369. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1370. int indirect_offset,
  1371. int list_size,
  1372. int *unique_indirect_regs,
  1373. int *unique_indirect_reg_count,
  1374. int max_indirect_reg_count,
  1375. int *indirect_start_offsets,
  1376. int *indirect_start_offsets_count,
  1377. int max_indirect_start_offsets_count)
  1378. {
  1379. int idx;
  1380. bool new_entry = true;
  1381. for (; indirect_offset < list_size; indirect_offset++) {
  1382. if (new_entry) {
  1383. new_entry = false;
  1384. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1385. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1386. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1387. }
  1388. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1389. new_entry = true;
  1390. continue;
  1391. }
  1392. indirect_offset += 2;
  1393. /* look for the matching indice */
  1394. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1395. if (unique_indirect_regs[idx] ==
  1396. register_list_format[indirect_offset])
  1397. break;
  1398. }
  1399. if (idx >= *unique_indirect_reg_count) {
  1400. unique_indirect_regs[*unique_indirect_reg_count] =
  1401. register_list_format[indirect_offset];
  1402. idx = *unique_indirect_reg_count;
  1403. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1404. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1405. }
  1406. register_list_format[indirect_offset] = idx;
  1407. }
  1408. }
  1409. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1410. {
  1411. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1412. int unique_indirect_reg_count = 0;
  1413. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1414. int indirect_start_offsets_count = 0;
  1415. int list_size = 0;
  1416. int i = 0;
  1417. u32 tmp = 0;
  1418. u32 *register_list_format =
  1419. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1420. if (!register_list_format)
  1421. return -ENOMEM;
  1422. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1423. adev->gfx.rlc.reg_list_format_size_bytes);
  1424. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1425. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1426. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1427. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1428. unique_indirect_regs,
  1429. &unique_indirect_reg_count,
  1430. sizeof(unique_indirect_regs)/sizeof(int),
  1431. indirect_start_offsets,
  1432. &indirect_start_offsets_count,
  1433. sizeof(indirect_start_offsets)/sizeof(int));
  1434. /* enable auto inc in case it is disabled */
  1435. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1436. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1437. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1438. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1439. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1440. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1441. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1442. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1443. adev->gfx.rlc.register_restore[i]);
  1444. /* load direct register */
  1445. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1446. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1447. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1448. adev->gfx.rlc.register_restore[i]);
  1449. /* load indirect register */
  1450. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1451. adev->gfx.rlc.reg_list_format_start);
  1452. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1453. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1454. register_list_format[i]);
  1455. /* set save/restore list size */
  1456. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1457. list_size = list_size >> 1;
  1458. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1459. adev->gfx.rlc.reg_restore_list_size);
  1460. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1461. /* write the starting offsets to RLC scratch ram */
  1462. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1463. adev->gfx.rlc.starting_offsets_start);
  1464. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1465. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1466. indirect_start_offsets[i]);
  1467. /* load unique indirect regs*/
  1468. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1469. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1470. unique_indirect_regs[i] & 0x3FFFF);
  1471. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1472. unique_indirect_regs[i] >> 20);
  1473. }
  1474. kfree(register_list_format);
  1475. return 0;
  1476. }
  1477. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1478. {
  1479. u32 tmp = 0;
  1480. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1481. tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  1482. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1483. }
  1484. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1485. bool enable)
  1486. {
  1487. uint32_t data = 0;
  1488. uint32_t default_data = 0;
  1489. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1490. if (enable == true) {
  1491. /* enable GFXIP control over CGPG */
  1492. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1493. if(default_data != data)
  1494. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1495. /* update status */
  1496. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1497. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1498. if(default_data != data)
  1499. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1500. } else {
  1501. /* restore GFXIP control over GCPG */
  1502. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1503. if(default_data != data)
  1504. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1505. }
  1506. }
  1507. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1508. {
  1509. uint32_t data = 0;
  1510. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1511. AMD_PG_SUPPORT_GFX_SMG |
  1512. AMD_PG_SUPPORT_GFX_DMG)) {
  1513. /* init IDLE_POLL_COUNT = 60 */
  1514. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1515. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1516. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1517. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1518. /* init RLC PG Delay */
  1519. data = 0;
  1520. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1521. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1522. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1523. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1524. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1525. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1526. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1527. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1528. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1529. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1530. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1531. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1532. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1533. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1534. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1535. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1536. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1537. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1538. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1539. }
  1540. }
  1541. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1542. bool enable)
  1543. {
  1544. uint32_t data = 0;
  1545. uint32_t default_data = 0;
  1546. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1547. if (enable == true) {
  1548. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1549. if (default_data != data)
  1550. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1551. } else {
  1552. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1553. if(default_data != data)
  1554. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1555. }
  1556. }
  1557. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1558. bool enable)
  1559. {
  1560. uint32_t data = 0;
  1561. uint32_t default_data = 0;
  1562. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1563. if (enable == true) {
  1564. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1565. if(default_data != data)
  1566. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1567. } else {
  1568. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1569. if(default_data != data)
  1570. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1571. }
  1572. }
  1573. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1574. bool enable)
  1575. {
  1576. uint32_t data = 0;
  1577. uint32_t default_data = 0;
  1578. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1579. if (enable == true) {
  1580. data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1581. if(default_data != data)
  1582. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1583. } else {
  1584. data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1585. if(default_data != data)
  1586. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1587. }
  1588. }
  1589. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1590. bool enable)
  1591. {
  1592. uint32_t data, default_data;
  1593. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1594. if (enable == true)
  1595. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1596. else
  1597. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1598. if(default_data != data)
  1599. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1600. }
  1601. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1602. bool enable)
  1603. {
  1604. uint32_t data, default_data;
  1605. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1606. if (enable == true)
  1607. data |= RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1608. else
  1609. data &= ~RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1610. if(default_data != data)
  1611. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1612. if (!enable)
  1613. /* read any GFX register to wake up GFX */
  1614. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1615. }
  1616. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1617. bool enable)
  1618. {
  1619. uint32_t data, default_data;
  1620. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1621. if (enable == true)
  1622. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1623. else
  1624. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1625. if(default_data != data)
  1626. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1627. }
  1628. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1629. bool enable)
  1630. {
  1631. uint32_t data, default_data;
  1632. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1633. if (enable == true)
  1634. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1635. else
  1636. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1637. if(default_data != data)
  1638. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1639. }
  1640. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1641. {
  1642. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1643. AMD_PG_SUPPORT_GFX_SMG |
  1644. AMD_PG_SUPPORT_GFX_DMG |
  1645. AMD_PG_SUPPORT_CP |
  1646. AMD_PG_SUPPORT_GDS |
  1647. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1648. gfx_v9_0_init_csb(adev);
  1649. gfx_v9_0_init_rlc_save_restore_list(adev);
  1650. gfx_v9_0_enable_save_restore_machine(adev);
  1651. if (adev->asic_type == CHIP_RAVEN) {
  1652. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1653. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1654. gfx_v9_0_init_gfx_power_gating(adev);
  1655. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1656. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1657. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1658. } else {
  1659. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1660. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1661. }
  1662. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1663. gfx_v9_0_enable_cp_power_gating(adev, true);
  1664. else
  1665. gfx_v9_0_enable_cp_power_gating(adev, false);
  1666. }
  1667. }
  1668. }
  1669. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1670. {
  1671. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1672. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1673. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1674. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1675. gfx_v9_0_wait_for_rlc_serdes(adev);
  1676. }
  1677. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1678. {
  1679. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1680. udelay(50);
  1681. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1682. udelay(50);
  1683. }
  1684. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1685. {
  1686. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1687. u32 rlc_ucode_ver;
  1688. #endif
  1689. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1690. udelay(50);
  1691. /* carrizo do enable cp interrupt after cp inited */
  1692. if (!(adev->flags & AMD_IS_APU)) {
  1693. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1694. udelay(50);
  1695. }
  1696. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1697. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1698. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1699. if(rlc_ucode_ver == 0x108) {
  1700. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1701. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1702. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1703. * default is 0x9C4 to create a 100us interval */
  1704. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1705. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1706. * to disable the page fault retry interrupts, default is
  1707. * 0x100 (256) */
  1708. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1709. }
  1710. #endif
  1711. }
  1712. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1713. {
  1714. const struct rlc_firmware_header_v2_0 *hdr;
  1715. const __le32 *fw_data;
  1716. unsigned i, fw_size;
  1717. if (!adev->gfx.rlc_fw)
  1718. return -EINVAL;
  1719. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1720. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1721. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1722. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1723. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1724. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1725. RLCG_UCODE_LOADING_START_ADDRESS);
  1726. for (i = 0; i < fw_size; i++)
  1727. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1728. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1729. return 0;
  1730. }
  1731. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1732. {
  1733. int r;
  1734. if (amdgpu_sriov_vf(adev))
  1735. return 0;
  1736. gfx_v9_0_rlc_stop(adev);
  1737. /* disable CG */
  1738. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1739. /* disable PG */
  1740. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1741. gfx_v9_0_rlc_reset(adev);
  1742. gfx_v9_0_init_pg(adev);
  1743. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1744. /* legacy rlc firmware loading */
  1745. r = gfx_v9_0_rlc_load_microcode(adev);
  1746. if (r)
  1747. return r;
  1748. }
  1749. if (adev->asic_type == CHIP_RAVEN) {
  1750. if (amdgpu_lbpw != 0)
  1751. gfx_v9_0_enable_lbpw(adev, true);
  1752. else
  1753. gfx_v9_0_enable_lbpw(adev, false);
  1754. }
  1755. gfx_v9_0_rlc_start(adev);
  1756. return 0;
  1757. }
  1758. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1759. {
  1760. int i;
  1761. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1762. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1763. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1764. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1765. if (!enable) {
  1766. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1767. adev->gfx.gfx_ring[i].ready = false;
  1768. }
  1769. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1770. udelay(50);
  1771. }
  1772. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1773. {
  1774. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1775. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1776. const struct gfx_firmware_header_v1_0 *me_hdr;
  1777. const __le32 *fw_data;
  1778. unsigned i, fw_size;
  1779. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1780. return -EINVAL;
  1781. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1782. adev->gfx.pfp_fw->data;
  1783. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1784. adev->gfx.ce_fw->data;
  1785. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1786. adev->gfx.me_fw->data;
  1787. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1788. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1789. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1790. gfx_v9_0_cp_gfx_enable(adev, false);
  1791. /* PFP */
  1792. fw_data = (const __le32 *)
  1793. (adev->gfx.pfp_fw->data +
  1794. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1795. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1796. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1797. for (i = 0; i < fw_size; i++)
  1798. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1799. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1800. /* CE */
  1801. fw_data = (const __le32 *)
  1802. (adev->gfx.ce_fw->data +
  1803. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1804. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1805. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1806. for (i = 0; i < fw_size; i++)
  1807. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1808. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1809. /* ME */
  1810. fw_data = (const __le32 *)
  1811. (adev->gfx.me_fw->data +
  1812. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1813. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1814. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1815. for (i = 0; i < fw_size; i++)
  1816. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1817. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1818. return 0;
  1819. }
  1820. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1821. {
  1822. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1823. const struct cs_section_def *sect = NULL;
  1824. const struct cs_extent_def *ext = NULL;
  1825. int r, i, tmp;
  1826. /* init the CP */
  1827. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1828. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1829. gfx_v9_0_cp_gfx_enable(adev, true);
  1830. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1831. if (r) {
  1832. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1833. return r;
  1834. }
  1835. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1836. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1837. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1838. amdgpu_ring_write(ring, 0x80000000);
  1839. amdgpu_ring_write(ring, 0x80000000);
  1840. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1841. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1842. if (sect->id == SECT_CONTEXT) {
  1843. amdgpu_ring_write(ring,
  1844. PACKET3(PACKET3_SET_CONTEXT_REG,
  1845. ext->reg_count));
  1846. amdgpu_ring_write(ring,
  1847. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1848. for (i = 0; i < ext->reg_count; i++)
  1849. amdgpu_ring_write(ring, ext->extent[i]);
  1850. }
  1851. }
  1852. }
  1853. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1854. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1855. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1856. amdgpu_ring_write(ring, 0);
  1857. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1858. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1859. amdgpu_ring_write(ring, 0x8000);
  1860. amdgpu_ring_write(ring, 0x8000);
  1861. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1862. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1863. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1864. amdgpu_ring_write(ring, tmp);
  1865. amdgpu_ring_write(ring, 0);
  1866. amdgpu_ring_commit(ring);
  1867. return 0;
  1868. }
  1869. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1870. {
  1871. struct amdgpu_ring *ring;
  1872. u32 tmp;
  1873. u32 rb_bufsz;
  1874. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1875. /* Set the write pointer delay */
  1876. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1877. /* set the RB to use vmid 0 */
  1878. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1879. /* Set ring buffer size */
  1880. ring = &adev->gfx.gfx_ring[0];
  1881. rb_bufsz = order_base_2(ring->ring_size / 8);
  1882. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1883. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1884. #ifdef __BIG_ENDIAN
  1885. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1886. #endif
  1887. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1888. /* Initialize the ring buffer's write pointers */
  1889. ring->wptr = 0;
  1890. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1891. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1892. /* set the wb address wether it's enabled or not */
  1893. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1894. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1895. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1896. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1897. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1898. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1899. mdelay(1);
  1900. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1901. rb_addr = ring->gpu_addr >> 8;
  1902. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1903. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1904. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1905. if (ring->use_doorbell) {
  1906. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1907. DOORBELL_OFFSET, ring->doorbell_index);
  1908. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1909. DOORBELL_EN, 1);
  1910. } else {
  1911. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1912. }
  1913. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1914. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1915. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1916. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1917. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1918. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1919. /* start the ring */
  1920. gfx_v9_0_cp_gfx_start(adev);
  1921. ring->ready = true;
  1922. return 0;
  1923. }
  1924. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1925. {
  1926. int i;
  1927. if (enable) {
  1928. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1929. } else {
  1930. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1931. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1932. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1933. adev->gfx.compute_ring[i].ready = false;
  1934. adev->gfx.kiq.ring.ready = false;
  1935. }
  1936. udelay(50);
  1937. }
  1938. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1939. {
  1940. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1941. const __le32 *fw_data;
  1942. unsigned i;
  1943. u32 tmp;
  1944. if (!adev->gfx.mec_fw)
  1945. return -EINVAL;
  1946. gfx_v9_0_cp_compute_enable(adev, false);
  1947. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1948. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1949. fw_data = (const __le32 *)
  1950. (adev->gfx.mec_fw->data +
  1951. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1952. tmp = 0;
  1953. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1954. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1955. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1956. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1957. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1958. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1959. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1960. /* MEC1 */
  1961. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1962. mec_hdr->jt_offset);
  1963. for (i = 0; i < mec_hdr->jt_size; i++)
  1964. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1965. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1966. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1967. adev->gfx.mec_fw_version);
  1968. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1969. return 0;
  1970. }
  1971. /* KIQ functions */
  1972. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1973. {
  1974. uint32_t tmp;
  1975. struct amdgpu_device *adev = ring->adev;
  1976. /* tell RLC which is KIQ queue */
  1977. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  1978. tmp &= 0xffffff00;
  1979. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1980. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1981. tmp |= 0x80;
  1982. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1983. }
  1984. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  1985. {
  1986. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  1987. uint32_t scratch, tmp = 0;
  1988. uint64_t queue_mask = 0;
  1989. int r, i;
  1990. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  1991. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  1992. continue;
  1993. /* This situation may be hit in the future if a new HW
  1994. * generation exposes more than 64 queues. If so, the
  1995. * definition of queue_mask needs updating */
  1996. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  1997. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  1998. break;
  1999. }
  2000. queue_mask |= (1ull << i);
  2001. }
  2002. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2003. if (r) {
  2004. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2005. return r;
  2006. }
  2007. WREG32(scratch, 0xCAFEDEAD);
  2008. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2009. if (r) {
  2010. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2011. amdgpu_gfx_scratch_free(adev, scratch);
  2012. return r;
  2013. }
  2014. /* set resources */
  2015. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2016. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2017. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2018. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2019. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2020. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2021. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2022. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2023. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2024. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2025. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2026. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2027. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2028. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2029. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2030. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2031. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2032. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2033. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2034. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2035. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2036. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2037. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2038. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2039. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2040. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2041. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2042. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2043. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2044. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2045. }
  2046. /* write to scratch for completion */
  2047. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2048. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2049. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2050. amdgpu_ring_commit(kiq_ring);
  2051. for (i = 0; i < adev->usec_timeout; i++) {
  2052. tmp = RREG32(scratch);
  2053. if (tmp == 0xDEADBEEF)
  2054. break;
  2055. DRM_UDELAY(1);
  2056. }
  2057. if (i >= adev->usec_timeout) {
  2058. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2059. scratch, tmp);
  2060. r = -EINVAL;
  2061. }
  2062. amdgpu_gfx_scratch_free(adev, scratch);
  2063. return r;
  2064. }
  2065. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2066. {
  2067. struct amdgpu_device *adev = ring->adev;
  2068. struct v9_mqd *mqd = ring->mqd_ptr;
  2069. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2070. uint32_t tmp;
  2071. mqd->header = 0xC0310800;
  2072. mqd->compute_pipelinestat_enable = 0x00000001;
  2073. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2074. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2075. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2076. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2077. mqd->compute_misc_reserved = 0x00000003;
  2078. eop_base_addr = ring->eop_gpu_addr >> 8;
  2079. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2080. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2081. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2082. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2083. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2084. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2085. mqd->cp_hqd_eop_control = tmp;
  2086. /* enable doorbell? */
  2087. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2088. if (ring->use_doorbell) {
  2089. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2090. DOORBELL_OFFSET, ring->doorbell_index);
  2091. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2092. DOORBELL_EN, 1);
  2093. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2094. DOORBELL_SOURCE, 0);
  2095. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2096. DOORBELL_HIT, 0);
  2097. }
  2098. else
  2099. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2100. DOORBELL_EN, 0);
  2101. mqd->cp_hqd_pq_doorbell_control = tmp;
  2102. /* disable the queue if it's active */
  2103. ring->wptr = 0;
  2104. mqd->cp_hqd_dequeue_request = 0;
  2105. mqd->cp_hqd_pq_rptr = 0;
  2106. mqd->cp_hqd_pq_wptr_lo = 0;
  2107. mqd->cp_hqd_pq_wptr_hi = 0;
  2108. /* set the pointer to the MQD */
  2109. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2110. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2111. /* set MQD vmid to 0 */
  2112. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2113. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2114. mqd->cp_mqd_control = tmp;
  2115. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2116. hqd_gpu_addr = ring->gpu_addr >> 8;
  2117. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2118. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2119. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2120. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2121. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2122. (order_base_2(ring->ring_size / 4) - 1));
  2123. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2124. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2125. #ifdef __BIG_ENDIAN
  2126. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2127. #endif
  2128. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2129. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2130. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2131. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2132. mqd->cp_hqd_pq_control = tmp;
  2133. /* set the wb address whether it's enabled or not */
  2134. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2135. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2136. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2137. upper_32_bits(wb_gpu_addr) & 0xffff;
  2138. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2139. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2140. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2141. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2142. tmp = 0;
  2143. /* enable the doorbell if requested */
  2144. if (ring->use_doorbell) {
  2145. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2146. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2147. DOORBELL_OFFSET, ring->doorbell_index);
  2148. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2149. DOORBELL_EN, 1);
  2150. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2151. DOORBELL_SOURCE, 0);
  2152. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2153. DOORBELL_HIT, 0);
  2154. }
  2155. mqd->cp_hqd_pq_doorbell_control = tmp;
  2156. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2157. ring->wptr = 0;
  2158. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2159. /* set the vmid for the queue */
  2160. mqd->cp_hqd_vmid = 0;
  2161. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2162. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2163. mqd->cp_hqd_persistent_state = tmp;
  2164. /* set MIN_IB_AVAIL_SIZE */
  2165. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2166. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2167. mqd->cp_hqd_ib_control = tmp;
  2168. /* activate the queue */
  2169. mqd->cp_hqd_active = 1;
  2170. return 0;
  2171. }
  2172. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2173. {
  2174. struct amdgpu_device *adev = ring->adev;
  2175. struct v9_mqd *mqd = ring->mqd_ptr;
  2176. int j;
  2177. /* disable wptr polling */
  2178. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2179. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2180. mqd->cp_hqd_eop_base_addr_lo);
  2181. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2182. mqd->cp_hqd_eop_base_addr_hi);
  2183. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2184. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2185. mqd->cp_hqd_eop_control);
  2186. /* enable doorbell? */
  2187. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2188. mqd->cp_hqd_pq_doorbell_control);
  2189. /* disable the queue if it's active */
  2190. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2191. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2192. for (j = 0; j < adev->usec_timeout; j++) {
  2193. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2194. break;
  2195. udelay(1);
  2196. }
  2197. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2198. mqd->cp_hqd_dequeue_request);
  2199. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2200. mqd->cp_hqd_pq_rptr);
  2201. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2202. mqd->cp_hqd_pq_wptr_lo);
  2203. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2204. mqd->cp_hqd_pq_wptr_hi);
  2205. }
  2206. /* set the pointer to the MQD */
  2207. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2208. mqd->cp_mqd_base_addr_lo);
  2209. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2210. mqd->cp_mqd_base_addr_hi);
  2211. /* set MQD vmid to 0 */
  2212. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2213. mqd->cp_mqd_control);
  2214. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2215. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2216. mqd->cp_hqd_pq_base_lo);
  2217. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2218. mqd->cp_hqd_pq_base_hi);
  2219. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2220. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2221. mqd->cp_hqd_pq_control);
  2222. /* set the wb address whether it's enabled or not */
  2223. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2224. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2225. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2226. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2227. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2228. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2229. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2230. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2231. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2232. /* enable the doorbell if requested */
  2233. if (ring->use_doorbell) {
  2234. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2235. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2236. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2237. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2238. }
  2239. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2240. mqd->cp_hqd_pq_doorbell_control);
  2241. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2242. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2243. mqd->cp_hqd_pq_wptr_lo);
  2244. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2245. mqd->cp_hqd_pq_wptr_hi);
  2246. /* set the vmid for the queue */
  2247. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2248. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2249. mqd->cp_hqd_persistent_state);
  2250. /* activate the queue */
  2251. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2252. mqd->cp_hqd_active);
  2253. if (ring->use_doorbell)
  2254. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2255. return 0;
  2256. }
  2257. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2258. {
  2259. struct amdgpu_device *adev = ring->adev;
  2260. struct v9_mqd *mqd = ring->mqd_ptr;
  2261. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2262. gfx_v9_0_kiq_setting(ring);
  2263. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2264. /* reset MQD to a clean status */
  2265. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2266. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2267. /* reset ring buffer */
  2268. ring->wptr = 0;
  2269. amdgpu_ring_clear_ring(ring);
  2270. mutex_lock(&adev->srbm_mutex);
  2271. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2272. gfx_v9_0_kiq_init_register(ring);
  2273. soc15_grbm_select(adev, 0, 0, 0, 0);
  2274. mutex_unlock(&adev->srbm_mutex);
  2275. } else {
  2276. memset((void *)mqd, 0, sizeof(*mqd));
  2277. mutex_lock(&adev->srbm_mutex);
  2278. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2279. gfx_v9_0_mqd_init(ring);
  2280. gfx_v9_0_kiq_init_register(ring);
  2281. soc15_grbm_select(adev, 0, 0, 0, 0);
  2282. mutex_unlock(&adev->srbm_mutex);
  2283. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2284. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2285. }
  2286. return 0;
  2287. }
  2288. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2289. {
  2290. struct amdgpu_device *adev = ring->adev;
  2291. struct v9_mqd *mqd = ring->mqd_ptr;
  2292. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2293. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  2294. memset((void *)mqd, 0, sizeof(*mqd));
  2295. mutex_lock(&adev->srbm_mutex);
  2296. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2297. gfx_v9_0_mqd_init(ring);
  2298. soc15_grbm_select(adev, 0, 0, 0, 0);
  2299. mutex_unlock(&adev->srbm_mutex);
  2300. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2301. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2302. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2303. /* reset MQD to a clean status */
  2304. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2305. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2306. /* reset ring buffer */
  2307. ring->wptr = 0;
  2308. amdgpu_ring_clear_ring(ring);
  2309. } else {
  2310. amdgpu_ring_clear_ring(ring);
  2311. }
  2312. return 0;
  2313. }
  2314. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2315. {
  2316. struct amdgpu_ring *ring = NULL;
  2317. int r = 0, i;
  2318. gfx_v9_0_cp_compute_enable(adev, true);
  2319. ring = &adev->gfx.kiq.ring;
  2320. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2321. if (unlikely(r != 0))
  2322. goto done;
  2323. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2324. if (!r) {
  2325. r = gfx_v9_0_kiq_init_queue(ring);
  2326. amdgpu_bo_kunmap(ring->mqd_obj);
  2327. ring->mqd_ptr = NULL;
  2328. }
  2329. amdgpu_bo_unreserve(ring->mqd_obj);
  2330. if (r)
  2331. goto done;
  2332. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2333. ring = &adev->gfx.compute_ring[i];
  2334. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2335. if (unlikely(r != 0))
  2336. goto done;
  2337. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2338. if (!r) {
  2339. r = gfx_v9_0_kcq_init_queue(ring);
  2340. amdgpu_bo_kunmap(ring->mqd_obj);
  2341. ring->mqd_ptr = NULL;
  2342. }
  2343. amdgpu_bo_unreserve(ring->mqd_obj);
  2344. if (r)
  2345. goto done;
  2346. }
  2347. r = gfx_v9_0_kiq_kcq_enable(adev);
  2348. done:
  2349. return r;
  2350. }
  2351. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2352. {
  2353. int r, i;
  2354. struct amdgpu_ring *ring;
  2355. if (!(adev->flags & AMD_IS_APU))
  2356. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2357. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2358. /* legacy firmware loading */
  2359. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2360. if (r)
  2361. return r;
  2362. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2363. if (r)
  2364. return r;
  2365. }
  2366. r = gfx_v9_0_cp_gfx_resume(adev);
  2367. if (r)
  2368. return r;
  2369. r = gfx_v9_0_kiq_resume(adev);
  2370. if (r)
  2371. return r;
  2372. ring = &adev->gfx.gfx_ring[0];
  2373. r = amdgpu_ring_test_ring(ring);
  2374. if (r) {
  2375. ring->ready = false;
  2376. return r;
  2377. }
  2378. ring = &adev->gfx.kiq.ring;
  2379. ring->ready = true;
  2380. r = amdgpu_ring_test_ring(ring);
  2381. if (r)
  2382. ring->ready = false;
  2383. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2384. ring = &adev->gfx.compute_ring[i];
  2385. ring->ready = true;
  2386. r = amdgpu_ring_test_ring(ring);
  2387. if (r)
  2388. ring->ready = false;
  2389. }
  2390. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2391. return 0;
  2392. }
  2393. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2394. {
  2395. gfx_v9_0_cp_gfx_enable(adev, enable);
  2396. gfx_v9_0_cp_compute_enable(adev, enable);
  2397. }
  2398. static int gfx_v9_0_hw_init(void *handle)
  2399. {
  2400. int r;
  2401. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2402. gfx_v9_0_init_golden_registers(adev);
  2403. gfx_v9_0_gpu_init(adev);
  2404. r = gfx_v9_0_rlc_resume(adev);
  2405. if (r)
  2406. return r;
  2407. r = gfx_v9_0_cp_resume(adev);
  2408. if (r)
  2409. return r;
  2410. r = gfx_v9_0_ngg_en(adev);
  2411. if (r)
  2412. return r;
  2413. return r;
  2414. }
  2415. static int gfx_v9_0_hw_fini(void *handle)
  2416. {
  2417. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2418. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2419. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2420. if (amdgpu_sriov_vf(adev)) {
  2421. gfx_v9_0_cp_gfx_enable(adev, false);
  2422. /* must disable polling for SRIOV when hw finished, otherwise
  2423. * CPC engine may still keep fetching WB address which is already
  2424. * invalid after sw finished and trigger DMAR reading error in
  2425. * hypervisor side.
  2426. */
  2427. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2428. return 0;
  2429. }
  2430. gfx_v9_0_cp_enable(adev, false);
  2431. gfx_v9_0_rlc_stop(adev);
  2432. return 0;
  2433. }
  2434. static int gfx_v9_0_suspend(void *handle)
  2435. {
  2436. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2437. adev->gfx.in_suspend = true;
  2438. return gfx_v9_0_hw_fini(adev);
  2439. }
  2440. static int gfx_v9_0_resume(void *handle)
  2441. {
  2442. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2443. int r;
  2444. r = gfx_v9_0_hw_init(adev);
  2445. adev->gfx.in_suspend = false;
  2446. return r;
  2447. }
  2448. static bool gfx_v9_0_is_idle(void *handle)
  2449. {
  2450. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2451. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2452. GRBM_STATUS, GUI_ACTIVE))
  2453. return false;
  2454. else
  2455. return true;
  2456. }
  2457. static int gfx_v9_0_wait_for_idle(void *handle)
  2458. {
  2459. unsigned i;
  2460. u32 tmp;
  2461. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2462. for (i = 0; i < adev->usec_timeout; i++) {
  2463. /* read MC_STATUS */
  2464. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2465. GRBM_STATUS__GUI_ACTIVE_MASK;
  2466. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2467. return 0;
  2468. udelay(1);
  2469. }
  2470. return -ETIMEDOUT;
  2471. }
  2472. static int gfx_v9_0_soft_reset(void *handle)
  2473. {
  2474. u32 grbm_soft_reset = 0;
  2475. u32 tmp;
  2476. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2477. /* GRBM_STATUS */
  2478. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2479. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2480. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2481. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2482. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2483. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2484. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2485. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2486. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2487. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2488. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2489. }
  2490. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2491. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2492. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2493. }
  2494. /* GRBM_STATUS2 */
  2495. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2496. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2497. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2498. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2499. if (grbm_soft_reset) {
  2500. /* stop the rlc */
  2501. gfx_v9_0_rlc_stop(adev);
  2502. /* Disable GFX parsing/prefetching */
  2503. gfx_v9_0_cp_gfx_enable(adev, false);
  2504. /* Disable MEC parsing/prefetching */
  2505. gfx_v9_0_cp_compute_enable(adev, false);
  2506. if (grbm_soft_reset) {
  2507. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2508. tmp |= grbm_soft_reset;
  2509. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2510. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2511. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2512. udelay(50);
  2513. tmp &= ~grbm_soft_reset;
  2514. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2515. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2516. }
  2517. /* Wait a little for things to settle down */
  2518. udelay(50);
  2519. }
  2520. return 0;
  2521. }
  2522. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2523. {
  2524. uint64_t clock;
  2525. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2526. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2527. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2528. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2529. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2530. return clock;
  2531. }
  2532. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2533. uint32_t vmid,
  2534. uint32_t gds_base, uint32_t gds_size,
  2535. uint32_t gws_base, uint32_t gws_size,
  2536. uint32_t oa_base, uint32_t oa_size)
  2537. {
  2538. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2539. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2540. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2541. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2542. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2543. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2544. /* GDS Base */
  2545. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2546. amdgpu_gds_reg_offset[vmid].mem_base,
  2547. gds_base);
  2548. /* GDS Size */
  2549. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2550. amdgpu_gds_reg_offset[vmid].mem_size,
  2551. gds_size);
  2552. /* GWS */
  2553. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2554. amdgpu_gds_reg_offset[vmid].gws,
  2555. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2556. /* OA */
  2557. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2558. amdgpu_gds_reg_offset[vmid].oa,
  2559. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2560. }
  2561. static int gfx_v9_0_early_init(void *handle)
  2562. {
  2563. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2564. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2565. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2566. gfx_v9_0_set_ring_funcs(adev);
  2567. gfx_v9_0_set_irq_funcs(adev);
  2568. gfx_v9_0_set_gds_init(adev);
  2569. gfx_v9_0_set_rlc_funcs(adev);
  2570. return 0;
  2571. }
  2572. static int gfx_v9_0_late_init(void *handle)
  2573. {
  2574. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2575. int r;
  2576. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2577. if (r)
  2578. return r;
  2579. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2580. if (r)
  2581. return r;
  2582. return 0;
  2583. }
  2584. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2585. {
  2586. uint32_t rlc_setting, data;
  2587. unsigned i;
  2588. if (adev->gfx.rlc.in_safe_mode)
  2589. return;
  2590. /* if RLC is not enabled, do nothing */
  2591. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2592. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2593. return;
  2594. if (adev->cg_flags &
  2595. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2596. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2597. data = RLC_SAFE_MODE__CMD_MASK;
  2598. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2599. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2600. /* wait for RLC_SAFE_MODE */
  2601. for (i = 0; i < adev->usec_timeout; i++) {
  2602. if (!REG_GET_FIELD(RREG32_SOC15(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2603. break;
  2604. udelay(1);
  2605. }
  2606. adev->gfx.rlc.in_safe_mode = true;
  2607. }
  2608. }
  2609. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2610. {
  2611. uint32_t rlc_setting, data;
  2612. if (!adev->gfx.rlc.in_safe_mode)
  2613. return;
  2614. /* if RLC is not enabled, do nothing */
  2615. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2616. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2617. return;
  2618. if (adev->cg_flags &
  2619. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2620. /*
  2621. * Try to exit safe mode only if it is already in safe
  2622. * mode.
  2623. */
  2624. data = RLC_SAFE_MODE__CMD_MASK;
  2625. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2626. adev->gfx.rlc.in_safe_mode = false;
  2627. }
  2628. }
  2629. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2630. bool enable)
  2631. {
  2632. /* TODO: double check if we need to perform under safe mdoe */
  2633. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2634. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2635. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2636. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2637. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2638. } else {
  2639. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2640. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2641. }
  2642. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2643. }
  2644. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2645. bool enable)
  2646. {
  2647. /* TODO: double check if we need to perform under safe mode */
  2648. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2649. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2650. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2651. else
  2652. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2653. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2654. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2655. else
  2656. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2657. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2658. }
  2659. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2660. bool enable)
  2661. {
  2662. uint32_t data, def;
  2663. /* It is disabled by HW by default */
  2664. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2665. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2666. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2667. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2668. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2669. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2670. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2671. /* only for Vega10 & Raven1 */
  2672. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2673. if (def != data)
  2674. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2675. /* MGLS is a global flag to control all MGLS in GFX */
  2676. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2677. /* 2 - RLC memory Light sleep */
  2678. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2679. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2680. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2681. if (def != data)
  2682. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2683. }
  2684. /* 3 - CP memory Light sleep */
  2685. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2686. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2687. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2688. if (def != data)
  2689. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2690. }
  2691. }
  2692. } else {
  2693. /* 1 - MGCG_OVERRIDE */
  2694. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2695. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2696. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2697. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2698. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2699. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2700. if (def != data)
  2701. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2702. /* 2 - disable MGLS in RLC */
  2703. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2704. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2705. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2706. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2707. }
  2708. /* 3 - disable MGLS in CP */
  2709. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2710. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2711. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2712. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2713. }
  2714. }
  2715. }
  2716. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2717. bool enable)
  2718. {
  2719. uint32_t data, def;
  2720. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2721. /* Enable 3D CGCG/CGLS */
  2722. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2723. /* write cmd to clear cgcg/cgls ov */
  2724. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2725. /* unset CGCG override */
  2726. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2727. /* update CGCG and CGLS override bits */
  2728. if (def != data)
  2729. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2730. /* enable 3Dcgcg FSM(0x0020003f) */
  2731. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2732. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2733. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2734. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2735. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2736. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2737. if (def != data)
  2738. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2739. /* set IDLE_POLL_COUNT(0x00900100) */
  2740. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2741. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2742. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2743. if (def != data)
  2744. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2745. } else {
  2746. /* Disable CGCG/CGLS */
  2747. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2748. /* disable cgcg, cgls should be disabled */
  2749. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2750. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2751. /* disable cgcg and cgls in FSM */
  2752. if (def != data)
  2753. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2754. }
  2755. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2756. }
  2757. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2758. bool enable)
  2759. {
  2760. uint32_t def, data;
  2761. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2762. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2763. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2764. /* unset CGCG override */
  2765. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2766. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2767. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2768. else
  2769. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2770. /* update CGCG and CGLS override bits */
  2771. if (def != data)
  2772. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2773. /* enable cgcg FSM(0x0020003F) */
  2774. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2775. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2776. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2777. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2778. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2779. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2780. if (def != data)
  2781. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2782. /* set IDLE_POLL_COUNT(0x00900100) */
  2783. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2784. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2785. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2786. if (def != data)
  2787. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2788. } else {
  2789. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2790. /* reset CGCG/CGLS bits */
  2791. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2792. /* disable cgcg and cgls in FSM */
  2793. if (def != data)
  2794. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2795. }
  2796. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2797. }
  2798. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2799. bool enable)
  2800. {
  2801. if (enable) {
  2802. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2803. * === MGCG + MGLS ===
  2804. */
  2805. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2806. /* === CGCG /CGLS for GFX 3D Only === */
  2807. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2808. /* === CGCG + CGLS === */
  2809. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2810. } else {
  2811. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2812. * === CGCG + CGLS ===
  2813. */
  2814. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2815. /* === CGCG /CGLS for GFX 3D Only === */
  2816. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2817. /* === MGCG + MGLS === */
  2818. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2819. }
  2820. return 0;
  2821. }
  2822. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2823. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2824. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2825. };
  2826. static int gfx_v9_0_set_powergating_state(void *handle,
  2827. enum amd_powergating_state state)
  2828. {
  2829. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2830. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2831. switch (adev->asic_type) {
  2832. case CHIP_RAVEN:
  2833. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2834. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2835. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2836. } else {
  2837. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2838. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2839. }
  2840. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2841. gfx_v9_0_enable_cp_power_gating(adev, true);
  2842. else
  2843. gfx_v9_0_enable_cp_power_gating(adev, false);
  2844. /* update gfx cgpg state */
  2845. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2846. /* update mgcg state */
  2847. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2848. break;
  2849. default:
  2850. break;
  2851. }
  2852. return 0;
  2853. }
  2854. static int gfx_v9_0_set_clockgating_state(void *handle,
  2855. enum amd_clockgating_state state)
  2856. {
  2857. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2858. if (amdgpu_sriov_vf(adev))
  2859. return 0;
  2860. switch (adev->asic_type) {
  2861. case CHIP_VEGA10:
  2862. case CHIP_RAVEN:
  2863. gfx_v9_0_update_gfx_clock_gating(adev,
  2864. state == AMD_CG_STATE_GATE ? true : false);
  2865. break;
  2866. default:
  2867. break;
  2868. }
  2869. return 0;
  2870. }
  2871. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2872. {
  2873. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2874. int data;
  2875. if (amdgpu_sriov_vf(adev))
  2876. *flags = 0;
  2877. /* AMD_CG_SUPPORT_GFX_MGCG */
  2878. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2879. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2880. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2881. /* AMD_CG_SUPPORT_GFX_CGCG */
  2882. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2883. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2884. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2885. /* AMD_CG_SUPPORT_GFX_CGLS */
  2886. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2887. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2888. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2889. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2890. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2891. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2892. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2893. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2894. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2895. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2896. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2897. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2898. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2899. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2900. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2901. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2902. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2903. }
  2904. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2905. {
  2906. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2907. }
  2908. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2909. {
  2910. struct amdgpu_device *adev = ring->adev;
  2911. u64 wptr;
  2912. /* XXX check if swapping is necessary on BE */
  2913. if (ring->use_doorbell) {
  2914. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2915. } else {
  2916. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2917. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2918. }
  2919. return wptr;
  2920. }
  2921. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2922. {
  2923. struct amdgpu_device *adev = ring->adev;
  2924. if (ring->use_doorbell) {
  2925. /* XXX check if swapping is necessary on BE */
  2926. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2927. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2928. } else {
  2929. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2930. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2931. }
  2932. }
  2933. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2934. {
  2935. u32 ref_and_mask, reg_mem_engine;
  2936. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2937. if (ring->adev->asic_type == CHIP_VEGA10)
  2938. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2939. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2940. switch (ring->me) {
  2941. case 1:
  2942. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2943. break;
  2944. case 2:
  2945. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2946. break;
  2947. default:
  2948. return;
  2949. }
  2950. reg_mem_engine = 0;
  2951. } else {
  2952. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2953. reg_mem_engine = 1; /* pfp */
  2954. }
  2955. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2956. nbio_hf_reg->hdp_flush_req_offset,
  2957. nbio_hf_reg->hdp_flush_done_offset,
  2958. ref_and_mask, ref_and_mask, 0x20);
  2959. }
  2960. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2961. {
  2962. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2963. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2964. }
  2965. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2966. struct amdgpu_ib *ib,
  2967. unsigned vm_id, bool ctx_switch)
  2968. {
  2969. u32 header, control = 0;
  2970. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2971. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2972. else
  2973. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2974. control |= ib->length_dw | (vm_id << 24);
  2975. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  2976. control |= INDIRECT_BUFFER_PRE_ENB(1);
  2977. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  2978. gfx_v9_0_ring_emit_de_meta(ring);
  2979. }
  2980. amdgpu_ring_write(ring, header);
  2981. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2982. amdgpu_ring_write(ring,
  2983. #ifdef __BIG_ENDIAN
  2984. (2 << 0) |
  2985. #endif
  2986. lower_32_bits(ib->gpu_addr));
  2987. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2988. amdgpu_ring_write(ring, control);
  2989. }
  2990. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2991. struct amdgpu_ib *ib,
  2992. unsigned vm_id, bool ctx_switch)
  2993. {
  2994. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2995. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2996. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2997. amdgpu_ring_write(ring,
  2998. #ifdef __BIG_ENDIAN
  2999. (2 << 0) |
  3000. #endif
  3001. lower_32_bits(ib->gpu_addr));
  3002. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3003. amdgpu_ring_write(ring, control);
  3004. }
  3005. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3006. u64 seq, unsigned flags)
  3007. {
  3008. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3009. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3010. /* RELEASE_MEM - flush caches, send int */
  3011. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3012. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3013. EOP_TC_ACTION_EN |
  3014. EOP_TC_WB_ACTION_EN |
  3015. EOP_TC_MD_ACTION_EN |
  3016. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3017. EVENT_INDEX(5)));
  3018. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3019. /*
  3020. * the address should be Qword aligned if 64bit write, Dword
  3021. * aligned if only send 32bit data low (discard data high)
  3022. */
  3023. if (write64bit)
  3024. BUG_ON(addr & 0x7);
  3025. else
  3026. BUG_ON(addr & 0x3);
  3027. amdgpu_ring_write(ring, lower_32_bits(addr));
  3028. amdgpu_ring_write(ring, upper_32_bits(addr));
  3029. amdgpu_ring_write(ring, lower_32_bits(seq));
  3030. amdgpu_ring_write(ring, upper_32_bits(seq));
  3031. amdgpu_ring_write(ring, 0);
  3032. }
  3033. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3034. {
  3035. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3036. uint32_t seq = ring->fence_drv.sync_seq;
  3037. uint64_t addr = ring->fence_drv.gpu_addr;
  3038. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3039. lower_32_bits(addr), upper_32_bits(addr),
  3040. seq, 0xffffffff, 4);
  3041. }
  3042. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3043. unsigned vm_id, uint64_t pd_addr)
  3044. {
  3045. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3046. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3047. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3048. unsigned eng = ring->vm_inv_eng;
  3049. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3050. pd_addr |= AMDGPU_PTE_VALID;
  3051. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3052. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3053. lower_32_bits(pd_addr));
  3054. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3055. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3056. upper_32_bits(pd_addr));
  3057. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3058. hub->vm_inv_eng0_req + eng, req);
  3059. /* wait for the invalidate to complete */
  3060. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3061. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3062. /* compute doesn't have PFP */
  3063. if (usepfp) {
  3064. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3065. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3066. amdgpu_ring_write(ring, 0x0);
  3067. }
  3068. }
  3069. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3070. {
  3071. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3072. }
  3073. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3074. {
  3075. u64 wptr;
  3076. /* XXX check if swapping is necessary on BE */
  3077. if (ring->use_doorbell)
  3078. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3079. else
  3080. BUG();
  3081. return wptr;
  3082. }
  3083. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3084. {
  3085. struct amdgpu_device *adev = ring->adev;
  3086. /* XXX check if swapping is necessary on BE */
  3087. if (ring->use_doorbell) {
  3088. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3089. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3090. } else{
  3091. BUG(); /* only DOORBELL method supported on gfx9 now */
  3092. }
  3093. }
  3094. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3095. u64 seq, unsigned int flags)
  3096. {
  3097. /* we only allocate 32bit for each seq wb address */
  3098. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3099. /* write fence seq to the "addr" */
  3100. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3101. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3102. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3103. amdgpu_ring_write(ring, lower_32_bits(addr));
  3104. amdgpu_ring_write(ring, upper_32_bits(addr));
  3105. amdgpu_ring_write(ring, lower_32_bits(seq));
  3106. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3107. /* set register to trigger INT */
  3108. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3109. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3110. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3111. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3112. amdgpu_ring_write(ring, 0);
  3113. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3114. }
  3115. }
  3116. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3117. {
  3118. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3119. amdgpu_ring_write(ring, 0);
  3120. }
  3121. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3122. {
  3123. static struct v9_ce_ib_state ce_payload = {0};
  3124. uint64_t csa_addr;
  3125. int cnt;
  3126. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3127. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3128. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3129. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3130. WRITE_DATA_DST_SEL(8) |
  3131. WR_CONFIRM) |
  3132. WRITE_DATA_CACHE_POLICY(0));
  3133. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3134. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3135. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3136. }
  3137. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3138. {
  3139. static struct v9_de_ib_state de_payload = {0};
  3140. uint64_t csa_addr, gds_addr;
  3141. int cnt;
  3142. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3143. gds_addr = csa_addr + 4096;
  3144. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3145. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3146. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3147. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3148. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3149. WRITE_DATA_DST_SEL(8) |
  3150. WR_CONFIRM) |
  3151. WRITE_DATA_CACHE_POLICY(0));
  3152. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3153. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3154. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3155. }
  3156. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3157. {
  3158. uint32_t dw2 = 0;
  3159. if (amdgpu_sriov_vf(ring->adev))
  3160. gfx_v9_0_ring_emit_ce_meta(ring);
  3161. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3162. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3163. /* set load_global_config & load_global_uconfig */
  3164. dw2 |= 0x8001;
  3165. /* set load_cs_sh_regs */
  3166. dw2 |= 0x01000000;
  3167. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3168. dw2 |= 0x10002;
  3169. /* set load_ce_ram if preamble presented */
  3170. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3171. dw2 |= 0x10000000;
  3172. } else {
  3173. /* still load_ce_ram if this is the first time preamble presented
  3174. * although there is no context switch happens.
  3175. */
  3176. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3177. dw2 |= 0x10000000;
  3178. }
  3179. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3180. amdgpu_ring_write(ring, dw2);
  3181. amdgpu_ring_write(ring, 0);
  3182. }
  3183. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3184. {
  3185. unsigned ret;
  3186. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3187. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3188. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3189. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3190. ret = ring->wptr & ring->buf_mask;
  3191. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3192. return ret;
  3193. }
  3194. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3195. {
  3196. unsigned cur;
  3197. BUG_ON(offset > ring->buf_mask);
  3198. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3199. cur = (ring->wptr & ring->buf_mask) - 1;
  3200. if (likely(cur > offset))
  3201. ring->ring[offset] = cur - offset;
  3202. else
  3203. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3204. }
  3205. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3206. {
  3207. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3208. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3209. }
  3210. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3211. {
  3212. struct amdgpu_device *adev = ring->adev;
  3213. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3214. amdgpu_ring_write(ring, 0 | /* src: register*/
  3215. (5 << 8) | /* dst: memory */
  3216. (1 << 20)); /* write confirm */
  3217. amdgpu_ring_write(ring, reg);
  3218. amdgpu_ring_write(ring, 0);
  3219. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3220. adev->virt.reg_val_offs * 4));
  3221. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3222. adev->virt.reg_val_offs * 4));
  3223. }
  3224. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3225. uint32_t val)
  3226. {
  3227. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3228. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3229. amdgpu_ring_write(ring, reg);
  3230. amdgpu_ring_write(ring, 0);
  3231. amdgpu_ring_write(ring, val);
  3232. }
  3233. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3234. enum amdgpu_interrupt_state state)
  3235. {
  3236. switch (state) {
  3237. case AMDGPU_IRQ_STATE_DISABLE:
  3238. case AMDGPU_IRQ_STATE_ENABLE:
  3239. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3240. TIME_STAMP_INT_ENABLE,
  3241. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3242. break;
  3243. default:
  3244. break;
  3245. }
  3246. }
  3247. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3248. int me, int pipe,
  3249. enum amdgpu_interrupt_state state)
  3250. {
  3251. u32 mec_int_cntl, mec_int_cntl_reg;
  3252. /*
  3253. * amdgpu controls only the first MEC. That's why this function only
  3254. * handles the setting of interrupts for this specific MEC. All other
  3255. * pipes' interrupts are set by amdkfd.
  3256. */
  3257. if (me == 1) {
  3258. switch (pipe) {
  3259. case 0:
  3260. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3261. break;
  3262. case 1:
  3263. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3264. break;
  3265. case 2:
  3266. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3267. break;
  3268. case 3:
  3269. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3270. break;
  3271. default:
  3272. DRM_DEBUG("invalid pipe %d\n", pipe);
  3273. return;
  3274. }
  3275. } else {
  3276. DRM_DEBUG("invalid me %d\n", me);
  3277. return;
  3278. }
  3279. switch (state) {
  3280. case AMDGPU_IRQ_STATE_DISABLE:
  3281. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3282. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3283. TIME_STAMP_INT_ENABLE, 0);
  3284. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3285. break;
  3286. case AMDGPU_IRQ_STATE_ENABLE:
  3287. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3288. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3289. TIME_STAMP_INT_ENABLE, 1);
  3290. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3291. break;
  3292. default:
  3293. break;
  3294. }
  3295. }
  3296. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3297. struct amdgpu_irq_src *source,
  3298. unsigned type,
  3299. enum amdgpu_interrupt_state state)
  3300. {
  3301. switch (state) {
  3302. case AMDGPU_IRQ_STATE_DISABLE:
  3303. case AMDGPU_IRQ_STATE_ENABLE:
  3304. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3305. PRIV_REG_INT_ENABLE,
  3306. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3307. break;
  3308. default:
  3309. break;
  3310. }
  3311. return 0;
  3312. }
  3313. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3314. struct amdgpu_irq_src *source,
  3315. unsigned type,
  3316. enum amdgpu_interrupt_state state)
  3317. {
  3318. switch (state) {
  3319. case AMDGPU_IRQ_STATE_DISABLE:
  3320. case AMDGPU_IRQ_STATE_ENABLE:
  3321. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3322. PRIV_INSTR_INT_ENABLE,
  3323. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3324. default:
  3325. break;
  3326. }
  3327. return 0;
  3328. }
  3329. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3330. struct amdgpu_irq_src *src,
  3331. unsigned type,
  3332. enum amdgpu_interrupt_state state)
  3333. {
  3334. switch (type) {
  3335. case AMDGPU_CP_IRQ_GFX_EOP:
  3336. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3337. break;
  3338. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3339. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3340. break;
  3341. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3342. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3343. break;
  3344. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3345. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3346. break;
  3347. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3348. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3349. break;
  3350. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3351. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3352. break;
  3353. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3354. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3355. break;
  3356. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3357. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3358. break;
  3359. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3360. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3361. break;
  3362. default:
  3363. break;
  3364. }
  3365. return 0;
  3366. }
  3367. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3368. struct amdgpu_irq_src *source,
  3369. struct amdgpu_iv_entry *entry)
  3370. {
  3371. int i;
  3372. u8 me_id, pipe_id, queue_id;
  3373. struct amdgpu_ring *ring;
  3374. DRM_DEBUG("IH: CP EOP\n");
  3375. me_id = (entry->ring_id & 0x0c) >> 2;
  3376. pipe_id = (entry->ring_id & 0x03) >> 0;
  3377. queue_id = (entry->ring_id & 0x70) >> 4;
  3378. switch (me_id) {
  3379. case 0:
  3380. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3381. break;
  3382. case 1:
  3383. case 2:
  3384. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3385. ring = &adev->gfx.compute_ring[i];
  3386. /* Per-queue interrupt is supported for MEC starting from VI.
  3387. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3388. */
  3389. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3390. amdgpu_fence_process(ring);
  3391. }
  3392. break;
  3393. }
  3394. return 0;
  3395. }
  3396. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3397. struct amdgpu_irq_src *source,
  3398. struct amdgpu_iv_entry *entry)
  3399. {
  3400. DRM_ERROR("Illegal register access in command stream\n");
  3401. schedule_work(&adev->reset_work);
  3402. return 0;
  3403. }
  3404. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3405. struct amdgpu_irq_src *source,
  3406. struct amdgpu_iv_entry *entry)
  3407. {
  3408. DRM_ERROR("Illegal instruction in command stream\n");
  3409. schedule_work(&adev->reset_work);
  3410. return 0;
  3411. }
  3412. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3413. struct amdgpu_irq_src *src,
  3414. unsigned int type,
  3415. enum amdgpu_interrupt_state state)
  3416. {
  3417. uint32_t tmp, target;
  3418. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3419. if (ring->me == 1)
  3420. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3421. else
  3422. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3423. target += ring->pipe;
  3424. switch (type) {
  3425. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3426. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3427. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3428. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3429. GENERIC2_INT_ENABLE, 0);
  3430. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3431. tmp = RREG32(target);
  3432. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3433. GENERIC2_INT_ENABLE, 0);
  3434. WREG32(target, tmp);
  3435. } else {
  3436. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3437. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3438. GENERIC2_INT_ENABLE, 1);
  3439. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3440. tmp = RREG32(target);
  3441. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3442. GENERIC2_INT_ENABLE, 1);
  3443. WREG32(target, tmp);
  3444. }
  3445. break;
  3446. default:
  3447. BUG(); /* kiq only support GENERIC2_INT now */
  3448. break;
  3449. }
  3450. return 0;
  3451. }
  3452. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3453. struct amdgpu_irq_src *source,
  3454. struct amdgpu_iv_entry *entry)
  3455. {
  3456. u8 me_id, pipe_id, queue_id;
  3457. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3458. me_id = (entry->ring_id & 0x0c) >> 2;
  3459. pipe_id = (entry->ring_id & 0x03) >> 0;
  3460. queue_id = (entry->ring_id & 0x70) >> 4;
  3461. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3462. me_id, pipe_id, queue_id);
  3463. amdgpu_fence_process(ring);
  3464. return 0;
  3465. }
  3466. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3467. .name = "gfx_v9_0",
  3468. .early_init = gfx_v9_0_early_init,
  3469. .late_init = gfx_v9_0_late_init,
  3470. .sw_init = gfx_v9_0_sw_init,
  3471. .sw_fini = gfx_v9_0_sw_fini,
  3472. .hw_init = gfx_v9_0_hw_init,
  3473. .hw_fini = gfx_v9_0_hw_fini,
  3474. .suspend = gfx_v9_0_suspend,
  3475. .resume = gfx_v9_0_resume,
  3476. .is_idle = gfx_v9_0_is_idle,
  3477. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3478. .soft_reset = gfx_v9_0_soft_reset,
  3479. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3480. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3481. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3482. };
  3483. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3484. .type = AMDGPU_RING_TYPE_GFX,
  3485. .align_mask = 0xff,
  3486. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3487. .support_64bit_ptrs = true,
  3488. .vmhub = AMDGPU_GFXHUB,
  3489. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3490. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3491. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3492. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3493. 5 + /* COND_EXEC */
  3494. 7 + /* PIPELINE_SYNC */
  3495. 24 + /* VM_FLUSH */
  3496. 8 + /* FENCE for VM_FLUSH */
  3497. 20 + /* GDS switch */
  3498. 4 + /* double SWITCH_BUFFER,
  3499. the first COND_EXEC jump to the place just
  3500. prior to this double SWITCH_BUFFER */
  3501. 5 + /* COND_EXEC */
  3502. 7 + /* HDP_flush */
  3503. 4 + /* VGT_flush */
  3504. 14 + /* CE_META */
  3505. 31 + /* DE_META */
  3506. 3 + /* CNTX_CTRL */
  3507. 5 + /* HDP_INVL */
  3508. 8 + 8 + /* FENCE x2 */
  3509. 2, /* SWITCH_BUFFER */
  3510. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3511. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3512. .emit_fence = gfx_v9_0_ring_emit_fence,
  3513. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3514. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3515. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3516. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3517. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3518. .test_ring = gfx_v9_0_ring_test_ring,
  3519. .test_ib = gfx_v9_0_ring_test_ib,
  3520. .insert_nop = amdgpu_ring_insert_nop,
  3521. .pad_ib = amdgpu_ring_generic_pad_ib,
  3522. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3523. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3524. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3525. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3526. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3527. };
  3528. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3529. .type = AMDGPU_RING_TYPE_COMPUTE,
  3530. .align_mask = 0xff,
  3531. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3532. .support_64bit_ptrs = true,
  3533. .vmhub = AMDGPU_GFXHUB,
  3534. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3535. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3536. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3537. .emit_frame_size =
  3538. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3539. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3540. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3541. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3542. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3543. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3544. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3545. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3546. .emit_fence = gfx_v9_0_ring_emit_fence,
  3547. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3548. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3549. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3550. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3551. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3552. .test_ring = gfx_v9_0_ring_test_ring,
  3553. .test_ib = gfx_v9_0_ring_test_ib,
  3554. .insert_nop = amdgpu_ring_insert_nop,
  3555. .pad_ib = amdgpu_ring_generic_pad_ib,
  3556. };
  3557. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3558. .type = AMDGPU_RING_TYPE_KIQ,
  3559. .align_mask = 0xff,
  3560. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3561. .support_64bit_ptrs = true,
  3562. .vmhub = AMDGPU_GFXHUB,
  3563. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3564. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3565. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3566. .emit_frame_size =
  3567. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3568. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3569. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3570. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3571. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3572. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3573. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3574. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3575. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3576. .test_ring = gfx_v9_0_ring_test_ring,
  3577. .test_ib = gfx_v9_0_ring_test_ib,
  3578. .insert_nop = amdgpu_ring_insert_nop,
  3579. .pad_ib = amdgpu_ring_generic_pad_ib,
  3580. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3581. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3582. };
  3583. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3584. {
  3585. int i;
  3586. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3587. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3588. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3589. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3590. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3591. }
  3592. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3593. .set = gfx_v9_0_kiq_set_interrupt_state,
  3594. .process = gfx_v9_0_kiq_irq,
  3595. };
  3596. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3597. .set = gfx_v9_0_set_eop_interrupt_state,
  3598. .process = gfx_v9_0_eop_irq,
  3599. };
  3600. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3601. .set = gfx_v9_0_set_priv_reg_fault_state,
  3602. .process = gfx_v9_0_priv_reg_irq,
  3603. };
  3604. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3605. .set = gfx_v9_0_set_priv_inst_fault_state,
  3606. .process = gfx_v9_0_priv_inst_irq,
  3607. };
  3608. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3609. {
  3610. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3611. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3612. adev->gfx.priv_reg_irq.num_types = 1;
  3613. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3614. adev->gfx.priv_inst_irq.num_types = 1;
  3615. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3616. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3617. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3618. }
  3619. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3620. {
  3621. switch (adev->asic_type) {
  3622. case CHIP_VEGA10:
  3623. case CHIP_RAVEN:
  3624. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3625. break;
  3626. default:
  3627. break;
  3628. }
  3629. }
  3630. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3631. {
  3632. /* init asci gds info */
  3633. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3634. adev->gds.gws.total_size = 64;
  3635. adev->gds.oa.total_size = 16;
  3636. if (adev->gds.mem.total_size == 64 * 1024) {
  3637. adev->gds.mem.gfx_partition_size = 4096;
  3638. adev->gds.mem.cs_partition_size = 4096;
  3639. adev->gds.gws.gfx_partition_size = 4;
  3640. adev->gds.gws.cs_partition_size = 4;
  3641. adev->gds.oa.gfx_partition_size = 4;
  3642. adev->gds.oa.cs_partition_size = 1;
  3643. } else {
  3644. adev->gds.mem.gfx_partition_size = 1024;
  3645. adev->gds.mem.cs_partition_size = 1024;
  3646. adev->gds.gws.gfx_partition_size = 16;
  3647. adev->gds.gws.cs_partition_size = 16;
  3648. adev->gds.oa.gfx_partition_size = 4;
  3649. adev->gds.oa.cs_partition_size = 4;
  3650. }
  3651. }
  3652. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3653. u32 bitmap)
  3654. {
  3655. u32 data;
  3656. if (!bitmap)
  3657. return;
  3658. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3659. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3660. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3661. }
  3662. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3663. {
  3664. u32 data, mask;
  3665. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3666. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3667. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3668. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3669. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3670. return (~data) & mask;
  3671. }
  3672. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3673. struct amdgpu_cu_info *cu_info)
  3674. {
  3675. int i, j, k, counter, active_cu_number = 0;
  3676. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3677. unsigned disable_masks[4 * 2];
  3678. if (!adev || !cu_info)
  3679. return -EINVAL;
  3680. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3681. mutex_lock(&adev->grbm_idx_mutex);
  3682. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3683. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3684. mask = 1;
  3685. ao_bitmap = 0;
  3686. counter = 0;
  3687. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3688. if (i < 4 && j < 2)
  3689. gfx_v9_0_set_user_cu_inactive_bitmap(
  3690. adev, disable_masks[i * 2 + j]);
  3691. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3692. cu_info->bitmap[i][j] = bitmap;
  3693. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3694. if (bitmap & mask) {
  3695. if (counter < adev->gfx.config.max_cu_per_sh)
  3696. ao_bitmap |= mask;
  3697. counter ++;
  3698. }
  3699. mask <<= 1;
  3700. }
  3701. active_cu_number += counter;
  3702. if (i < 2 && j < 2)
  3703. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3704. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3705. }
  3706. }
  3707. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3708. mutex_unlock(&adev->grbm_idx_mutex);
  3709. cu_info->number = active_cu_number;
  3710. cu_info->ao_cu_mask = ao_cu_mask;
  3711. return 0;
  3712. }
  3713. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3714. {
  3715. .type = AMD_IP_BLOCK_TYPE_GFX,
  3716. .major = 9,
  3717. .minor = 0,
  3718. .rev = 0,
  3719. .funcs = &gfx_v9_0_ip_funcs,
  3720. };