cikd.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef CIK_H
  25. #define CIK_H
  26. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  27. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  28. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  29. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  30. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  31. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  32. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  33. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  34. #define CP_ME_TABLE_SIZE 96
  35. /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */
  36. #define CRTC0_REGISTER_OFFSET (0x1b7c - 0x1b7c)
  37. #define CRTC1_REGISTER_OFFSET (0x1e7c - 0x1b7c)
  38. #define CRTC2_REGISTER_OFFSET (0x417c - 0x1b7c)
  39. #define CRTC3_REGISTER_OFFSET (0x447c - 0x1b7c)
  40. #define CRTC4_REGISTER_OFFSET (0x477c - 0x1b7c)
  41. #define CRTC5_REGISTER_OFFSET (0x4a7c - 0x1b7c)
  42. /* hpd instance offsets */
  43. #define HPD0_REGISTER_OFFSET (0x1807 - 0x1807)
  44. #define HPD1_REGISTER_OFFSET (0x180a - 0x1807)
  45. #define HPD2_REGISTER_OFFSET (0x180d - 0x1807)
  46. #define HPD3_REGISTER_OFFSET (0x1810 - 0x1807)
  47. #define HPD4_REGISTER_OFFSET (0x1813 - 0x1807)
  48. #define HPD5_REGISTER_OFFSET (0x1816 - 0x1807)
  49. #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
  50. #define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003
  51. #define AMDGPU_NUM_OF_VMIDS 8
  52. #define PIPEID(x) ((x) << 0)
  53. #define MEID(x) ((x) << 2)
  54. #define VMID(x) ((x) << 4)
  55. #define QUEUEID(x) ((x) << 8)
  56. #define mmCC_DRM_ID_STRAPS 0x1559
  57. #define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK 0xf0000000
  58. #define mmCHUB_CONTROL 0x619
  59. #define BYPASS_VM (1 << 0)
  60. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  61. #define mmGRPH_LUT_10BIT_BYPASS_CONTROL 0x1a02
  62. #define LUT_10BIT_BYPASS_EN (1 << 8)
  63. # define CURSOR_MONO 0
  64. # define CURSOR_24_1 1
  65. # define CURSOR_24_8_PRE_MULT 2
  66. # define CURSOR_24_8_UNPRE_MULT 3
  67. # define CURSOR_URGENT_ALWAYS 0
  68. # define CURSOR_URGENT_1_8 1
  69. # define CURSOR_URGENT_1_4 2
  70. # define CURSOR_URGENT_3_8 3
  71. # define CURSOR_URGENT_1_2 4
  72. # define GRPH_DEPTH_8BPP 0
  73. # define GRPH_DEPTH_16BPP 1
  74. # define GRPH_DEPTH_32BPP 2
  75. /* 8 BPP */
  76. # define GRPH_FORMAT_INDEXED 0
  77. /* 16 BPP */
  78. # define GRPH_FORMAT_ARGB1555 0
  79. # define GRPH_FORMAT_ARGB565 1
  80. # define GRPH_FORMAT_ARGB4444 2
  81. # define GRPH_FORMAT_AI88 3
  82. # define GRPH_FORMAT_MONO16 4
  83. # define GRPH_FORMAT_BGRA5551 5
  84. /* 32 BPP */
  85. # define GRPH_FORMAT_ARGB8888 0
  86. # define GRPH_FORMAT_ARGB2101010 1
  87. # define GRPH_FORMAT_32BPP_DIG 2
  88. # define GRPH_FORMAT_8B_ARGB2101010 3
  89. # define GRPH_FORMAT_BGRA1010102 4
  90. # define GRPH_FORMAT_8B_BGRA1010102 5
  91. # define GRPH_FORMAT_RGB111110 6
  92. # define GRPH_FORMAT_BGR101111 7
  93. # define ADDR_SURF_MACRO_TILE_ASPECT_1 0
  94. # define ADDR_SURF_MACRO_TILE_ASPECT_2 1
  95. # define ADDR_SURF_MACRO_TILE_ASPECT_4 2
  96. # define ADDR_SURF_MACRO_TILE_ASPECT_8 3
  97. # define GRPH_ARRAY_LINEAR_GENERAL 0
  98. # define GRPH_ARRAY_LINEAR_ALIGNED 1
  99. # define GRPH_ARRAY_1D_TILED_THIN1 2
  100. # define GRPH_ARRAY_2D_TILED_THIN1 4
  101. # define DISPLAY_MICRO_TILING 0
  102. # define THIN_MICRO_TILING 1
  103. # define DEPTH_MICRO_TILING 2
  104. # define ROTATED_MICRO_TILING 4
  105. # define GRPH_ENDIAN_NONE 0
  106. # define GRPH_ENDIAN_8IN16 1
  107. # define GRPH_ENDIAN_8IN32 2
  108. # define GRPH_ENDIAN_8IN64 3
  109. # define GRPH_RED_SEL_R 0
  110. # define GRPH_RED_SEL_G 1
  111. # define GRPH_RED_SEL_B 2
  112. # define GRPH_RED_SEL_A 3
  113. # define GRPH_GREEN_SEL_G 0
  114. # define GRPH_GREEN_SEL_B 1
  115. # define GRPH_GREEN_SEL_A 2
  116. # define GRPH_GREEN_SEL_R 3
  117. # define GRPH_BLUE_SEL_B 0
  118. # define GRPH_BLUE_SEL_A 1
  119. # define GRPH_BLUE_SEL_R 2
  120. # define GRPH_BLUE_SEL_G 3
  121. # define GRPH_ALPHA_SEL_A 0
  122. # define GRPH_ALPHA_SEL_R 1
  123. # define GRPH_ALPHA_SEL_G 2
  124. # define GRPH_ALPHA_SEL_B 3
  125. # define INPUT_GAMMA_USE_LUT 0
  126. # define INPUT_GAMMA_BYPASS 1
  127. # define INPUT_GAMMA_SRGB_24 2
  128. # define INPUT_GAMMA_XVYCC_222 3
  129. # define INPUT_CSC_BYPASS 0
  130. # define INPUT_CSC_PROG_COEFF 1
  131. # define INPUT_CSC_PROG_SHARED_MATRIXA 2
  132. # define OUTPUT_CSC_BYPASS 0
  133. # define OUTPUT_CSC_TV_RGB 1
  134. # define OUTPUT_CSC_YCBCR_601 2
  135. # define OUTPUT_CSC_YCBCR_709 3
  136. # define OUTPUT_CSC_PROG_COEFF 4
  137. # define OUTPUT_CSC_PROG_SHARED_MATRIXB 5
  138. # define DEGAMMA_BYPASS 0
  139. # define DEGAMMA_SRGB_24 1
  140. # define DEGAMMA_XVYCC_222 2
  141. # define GAMUT_REMAP_BYPASS 0
  142. # define GAMUT_REMAP_PROG_COEFF 1
  143. # define GAMUT_REMAP_PROG_SHARED_MATRIXA 2
  144. # define GAMUT_REMAP_PROG_SHARED_MATRIXB 3
  145. # define REGAMMA_BYPASS 0
  146. # define REGAMMA_SRGB_24 1
  147. # define REGAMMA_XVYCC_222 2
  148. # define REGAMMA_PROG_A 3
  149. # define REGAMMA_PROG_B 4
  150. # define FMT_CLAMP_6BPC 0
  151. # define FMT_CLAMP_8BPC 1
  152. # define FMT_CLAMP_10BPC 2
  153. # define HDMI_24BIT_DEEP_COLOR 0
  154. # define HDMI_30BIT_DEEP_COLOR 1
  155. # define HDMI_36BIT_DEEP_COLOR 2
  156. # define HDMI_ACR_HW 0
  157. # define HDMI_ACR_32 1
  158. # define HDMI_ACR_44 2
  159. # define HDMI_ACR_48 3
  160. # define HDMI_ACR_X1 1
  161. # define HDMI_ACR_X2 2
  162. # define HDMI_ACR_X4 4
  163. # define AFMT_AVI_INFO_Y_RGB 0
  164. # define AFMT_AVI_INFO_Y_YCBCR422 1
  165. # define AFMT_AVI_INFO_Y_YCBCR444 2
  166. #define NO_AUTO 0
  167. #define ES_AUTO 1
  168. #define GS_AUTO 2
  169. #define ES_AND_GS_AUTO 3
  170. # define ARRAY_MODE(x) ((x) << 2)
  171. # define PIPE_CONFIG(x) ((x) << 6)
  172. # define TILE_SPLIT(x) ((x) << 11)
  173. # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
  174. # define SAMPLE_SPLIT(x) ((x) << 25)
  175. # define BANK_WIDTH(x) ((x) << 0)
  176. # define BANK_HEIGHT(x) ((x) << 2)
  177. # define MACRO_TILE_ASPECT(x) ((x) << 4)
  178. # define NUM_BANKS(x) ((x) << 6)
  179. #define MSG_ENTER_RLC_SAFE_MODE 1
  180. #define MSG_EXIT_RLC_SAFE_MODE 0
  181. /*
  182. * PM4
  183. */
  184. #define PACKET_TYPE0 0
  185. #define PACKET_TYPE1 1
  186. #define PACKET_TYPE2 2
  187. #define PACKET_TYPE3 3
  188. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  189. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  190. #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
  191. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  192. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  193. ((reg) & 0xFFFF) | \
  194. ((n) & 0x3FFF) << 16)
  195. #define CP_PACKET2 0x80000000
  196. #define PACKET2_PAD_SHIFT 0
  197. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  198. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  199. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  200. (((op) & 0xFF) << 8) | \
  201. ((n) & 0x3FFF) << 16)
  202. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  203. /* Packet 3 types */
  204. #define PACKET3_NOP 0x10
  205. #define PACKET3_SET_BASE 0x11
  206. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  207. #define CE_PARTITION_BASE 3
  208. #define PACKET3_CLEAR_STATE 0x12
  209. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  210. #define PACKET3_DISPATCH_DIRECT 0x15
  211. #define PACKET3_DISPATCH_INDIRECT 0x16
  212. #define PACKET3_ATOMIC_GDS 0x1D
  213. #define PACKET3_ATOMIC_MEM 0x1E
  214. #define PACKET3_OCCLUSION_QUERY 0x1F
  215. #define PACKET3_SET_PREDICATION 0x20
  216. #define PACKET3_REG_RMW 0x21
  217. #define PACKET3_COND_EXEC 0x22
  218. #define PACKET3_PRED_EXEC 0x23
  219. #define PACKET3_DRAW_INDIRECT 0x24
  220. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  221. #define PACKET3_INDEX_BASE 0x26
  222. #define PACKET3_DRAW_INDEX_2 0x27
  223. #define PACKET3_CONTEXT_CONTROL 0x28
  224. #define PACKET3_INDEX_TYPE 0x2A
  225. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  226. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  227. #define PACKET3_NUM_INSTANCES 0x2F
  228. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  229. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  230. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  231. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  232. #define PACKET3_DRAW_PREAMBLE 0x36
  233. #define PACKET3_WRITE_DATA 0x37
  234. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  235. /* 0 - register
  236. * 1 - memory (sync - via GRBM)
  237. * 2 - gl2
  238. * 3 - gds
  239. * 4 - reserved
  240. * 5 - memory (async - direct)
  241. */
  242. #define WR_ONE_ADDR (1 << 16)
  243. #define WR_CONFIRM (1 << 20)
  244. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  245. /* 0 - LRU
  246. * 1 - Stream
  247. */
  248. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  249. /* 0 - me
  250. * 1 - pfp
  251. * 2 - ce
  252. */
  253. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  254. #define PACKET3_MEM_SEMAPHORE 0x39
  255. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  256. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  257. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  258. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  259. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  260. #define PACKET3_COPY_DW 0x3B
  261. #define PACKET3_WAIT_REG_MEM 0x3C
  262. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  263. /* 0 - always
  264. * 1 - <
  265. * 2 - <=
  266. * 3 - ==
  267. * 4 - !=
  268. * 5 - >=
  269. * 6 - >
  270. */
  271. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  272. /* 0 - reg
  273. * 1 - mem
  274. */
  275. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  276. /* 0 - wait_reg_mem
  277. * 1 - wr_wait_wr_reg
  278. */
  279. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  280. /* 0 - me
  281. * 1 - pfp
  282. */
  283. #define PACKET3_INDIRECT_BUFFER 0x3F
  284. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  285. #define INDIRECT_BUFFER_VALID (1 << 23)
  286. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  287. /* 0 - LRU
  288. * 1 - Stream
  289. * 2 - Bypass
  290. */
  291. #define PACKET3_COPY_DATA 0x40
  292. #define PACKET3_PFP_SYNC_ME 0x42
  293. #define PACKET3_SURFACE_SYNC 0x43
  294. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  295. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  296. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  297. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  298. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  299. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  300. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  301. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  302. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  303. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  304. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  305. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  306. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  307. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  308. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  309. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  310. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  311. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  312. # define PACKET3_CB_ACTION_ENA (1 << 25)
  313. # define PACKET3_DB_ACTION_ENA (1 << 26)
  314. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  315. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  316. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  317. #define PACKET3_COND_WRITE 0x45
  318. #define PACKET3_EVENT_WRITE 0x46
  319. #define EVENT_TYPE(x) ((x) << 0)
  320. #define EVENT_INDEX(x) ((x) << 8)
  321. /* 0 - any non-TS event
  322. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  323. * 2 - SAMPLE_PIPELINESTAT
  324. * 3 - SAMPLE_STREAMOUTSTAT*
  325. * 4 - *S_PARTIAL_FLUSH
  326. * 5 - EOP events
  327. * 6 - EOS events
  328. */
  329. #define PACKET3_EVENT_WRITE_EOP 0x47
  330. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  331. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  332. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  333. #define EOP_TCL1_ACTION_EN (1 << 16)
  334. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  335. #define EOP_TCL2_VOLATILE (1 << 24)
  336. #define EOP_CACHE_POLICY(x) ((x) << 25)
  337. /* 0 - LRU
  338. * 1 - Stream
  339. * 2 - Bypass
  340. */
  341. #define DATA_SEL(x) ((x) << 29)
  342. /* 0 - discard
  343. * 1 - send low 32bit data
  344. * 2 - send 64bit data
  345. * 3 - send 64bit GPU counter value
  346. * 4 - send 64bit sys counter value
  347. */
  348. #define INT_SEL(x) ((x) << 24)
  349. /* 0 - none
  350. * 1 - interrupt only (DATA_SEL = 0)
  351. * 2 - interrupt when data write is confirmed
  352. */
  353. #define DST_SEL(x) ((x) << 16)
  354. /* 0 - MC
  355. * 1 - TC/L2
  356. */
  357. #define PACKET3_EVENT_WRITE_EOS 0x48
  358. #define PACKET3_RELEASE_MEM 0x49
  359. #define PACKET3_PREAMBLE_CNTL 0x4A
  360. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  361. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  362. #define PACKET3_DMA_DATA 0x50
  363. /* 1. header
  364. * 2. CONTROL
  365. * 3. SRC_ADDR_LO or DATA [31:0]
  366. * 4. SRC_ADDR_HI [31:0]
  367. * 5. DST_ADDR_LO [31:0]
  368. * 6. DST_ADDR_HI [7:0]
  369. * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
  370. */
  371. /* CONTROL */
  372. # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
  373. /* 0 - ME
  374. * 1 - PFP
  375. */
  376. # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
  377. /* 0 - LRU
  378. * 1 - Stream
  379. * 2 - Bypass
  380. */
  381. # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
  382. # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
  383. /* 0 - DST_ADDR using DAS
  384. * 1 - GDS
  385. * 3 - DST_ADDR using L2
  386. */
  387. # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
  388. /* 0 - LRU
  389. * 1 - Stream
  390. * 2 - Bypass
  391. */
  392. # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
  393. # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
  394. /* 0 - SRC_ADDR using SAS
  395. * 1 - GDS
  396. * 2 - DATA
  397. * 3 - SRC_ADDR using L2
  398. */
  399. # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
  400. /* COMMAND */
  401. # define PACKET3_DMA_DATA_DIS_WC (1 << 21)
  402. # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
  403. /* 0 - none
  404. * 1 - 8 in 16
  405. * 2 - 8 in 32
  406. * 3 - 8 in 64
  407. */
  408. # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
  409. /* 0 - none
  410. * 1 - 8 in 16
  411. * 2 - 8 in 32
  412. * 3 - 8 in 64
  413. */
  414. # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
  415. /* 0 - memory
  416. * 1 - register
  417. */
  418. # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
  419. /* 0 - memory
  420. * 1 - register
  421. */
  422. # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
  423. # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
  424. # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
  425. #define PACKET3_AQUIRE_MEM 0x58
  426. #define PACKET3_REWIND 0x59
  427. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  428. #define PACKET3_LOAD_SH_REG 0x5F
  429. #define PACKET3_LOAD_CONFIG_REG 0x60
  430. #define PACKET3_LOAD_CONTEXT_REG 0x61
  431. #define PACKET3_SET_CONFIG_REG 0x68
  432. #define PACKET3_SET_CONFIG_REG_START 0x00002000
  433. #define PACKET3_SET_CONFIG_REG_END 0x00002c00
  434. #define PACKET3_SET_CONTEXT_REG 0x69
  435. #define PACKET3_SET_CONTEXT_REG_START 0x0000a000
  436. #define PACKET3_SET_CONTEXT_REG_END 0x0000a400
  437. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  438. #define PACKET3_SET_SH_REG 0x76
  439. #define PACKET3_SET_SH_REG_START 0x00002c00
  440. #define PACKET3_SET_SH_REG_END 0x00003000
  441. #define PACKET3_SET_SH_REG_OFFSET 0x77
  442. #define PACKET3_SET_QUEUE_REG 0x78
  443. #define PACKET3_SET_UCONFIG_REG 0x79
  444. #define PACKET3_SET_UCONFIG_REG_START 0x0000c000
  445. #define PACKET3_SET_UCONFIG_REG_END 0x0000c400
  446. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  447. #define PACKET3_SCRATCH_RAM_READ 0x7E
  448. #define PACKET3_LOAD_CONST_RAM 0x80
  449. #define PACKET3_WRITE_CONST_RAM 0x81
  450. #define PACKET3_DUMP_CONST_RAM 0x83
  451. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  452. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  453. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  454. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  455. #define PACKET3_SWITCH_BUFFER 0x8B
  456. /* SDMA - first instance at 0xd000, second at 0xd800 */
  457. #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
  458. #define SDMA1_REGISTER_OFFSET 0x200 /* not a register */
  459. #define SDMA_MAX_INSTANCE 2
  460. #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
  461. (((sub_op) & 0xFF) << 8) | \
  462. (((op) & 0xFF) << 0))
  463. /* sDMA opcodes */
  464. #define SDMA_OPCODE_NOP 0
  465. # define SDMA_NOP_COUNT(x) (((x) & 0x3FFF) << 16)
  466. #define SDMA_OPCODE_COPY 1
  467. # define SDMA_COPY_SUB_OPCODE_LINEAR 0
  468. # define SDMA_COPY_SUB_OPCODE_TILED 1
  469. # define SDMA_COPY_SUB_OPCODE_SOA 3
  470. # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
  471. # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
  472. # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
  473. #define SDMA_OPCODE_WRITE 2
  474. # define SDMA_WRITE_SUB_OPCODE_LINEAR 0
  475. # define SDMA_WRITE_SUB_OPCODE_TILED 1
  476. #define SDMA_OPCODE_INDIRECT_BUFFER 4
  477. #define SDMA_OPCODE_FENCE 5
  478. #define SDMA_OPCODE_TRAP 6
  479. #define SDMA_OPCODE_SEMAPHORE 7
  480. # define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
  481. /* 0 - increment
  482. * 1 - write 1
  483. */
  484. # define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
  485. /* 0 - wait
  486. * 1 - signal
  487. */
  488. # define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
  489. /* mailbox */
  490. #define SDMA_OPCODE_POLL_REG_MEM 8
  491. # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
  492. /* 0 - wait_reg_mem
  493. * 1 - wr_wait_wr_reg
  494. */
  495. # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
  496. /* 0 - always
  497. * 1 - <
  498. * 2 - <=
  499. * 3 - ==
  500. * 4 - !=
  501. * 5 - >=
  502. * 6 - >
  503. */
  504. # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
  505. /* 0 = register
  506. * 1 = memory
  507. */
  508. #define SDMA_OPCODE_COND_EXEC 9
  509. #define SDMA_OPCODE_CONSTANT_FILL 11
  510. # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
  511. /* 0 = byte fill
  512. * 2 = DW fill
  513. */
  514. #define SDMA_OPCODE_GENERATE_PTE_PDE 12
  515. #define SDMA_OPCODE_TIMESTAMP 13
  516. # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
  517. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
  518. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
  519. #define SDMA_OPCODE_SRBM_WRITE 14
  520. # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
  521. /* byte mask */
  522. #define VCE_CMD_NO_OP 0x00000000
  523. #define VCE_CMD_END 0x00000001
  524. #define VCE_CMD_IB 0x00000002
  525. #define VCE_CMD_FENCE 0x00000003
  526. #define VCE_CMD_TRAP 0x00000004
  527. #define VCE_CMD_IB_AUTO 0x00000005
  528. #define VCE_CMD_SEMAPHORE 0x00000006
  529. /* if PTR32, these are the bases for scratch and lds */
  530. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  531. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  532. #define KFD_CIK_SDMA_QUEUE_OFFSET 0x200
  533. /* valid for both DEFAULT_MTYPE and APE1_MTYPE */
  534. enum {
  535. MTYPE_CACHED = 0,
  536. MTYPE_NONCACHED = 3
  537. };
  538. /* mmPA_SC_RASTER_CONFIG mask */
  539. #define RB_MAP_PKR0(x) ((x) << 0)
  540. #define RB_MAP_PKR0_MASK (0x3 << 0)
  541. #define RB_MAP_PKR1(x) ((x) << 2)
  542. #define RB_MAP_PKR1_MASK (0x3 << 2)
  543. #define RB_XSEL2(x) ((x) << 4)
  544. #define RB_XSEL2_MASK (0x3 << 4)
  545. #define RB_XSEL (1 << 6)
  546. #define RB_YSEL (1 << 7)
  547. #define PKR_MAP(x) ((x) << 8)
  548. #define PKR_MAP_MASK (0x3 << 8)
  549. #define PKR_XSEL(x) ((x) << 10)
  550. #define PKR_XSEL_MASK (0x3 << 10)
  551. #define PKR_YSEL(x) ((x) << 12)
  552. #define PKR_YSEL_MASK (0x3 << 12)
  553. #define SC_MAP(x) ((x) << 16)
  554. #define SC_MAP_MASK (0x3 << 16)
  555. #define SC_XSEL(x) ((x) << 18)
  556. #define SC_XSEL_MASK (0x3 << 18)
  557. #define SC_YSEL(x) ((x) << 20)
  558. #define SC_YSEL_MASK (0x3 << 20)
  559. #define SE_MAP(x) ((x) << 24)
  560. #define SE_MAP_MASK (0x3 << 24)
  561. #define SE_XSEL(x) ((x) << 26)
  562. #define SE_XSEL_MASK (0x3 << 26)
  563. #define SE_YSEL(x) ((x) << 28)
  564. #define SE_YSEL_MASK (0x3 << 28)
  565. /* mmPA_SC_RASTER_CONFIG_1 mask */
  566. #define SE_PAIR_MAP(x) ((x) << 0)
  567. #define SE_PAIR_MAP_MASK (0x3 << 0)
  568. #define SE_PAIR_XSEL(x) ((x) << 2)
  569. #define SE_PAIR_XSEL_MASK (0x3 << 2)
  570. #define SE_PAIR_YSEL(x) ((x) << 4)
  571. #define SE_PAIR_YSEL_MASK (0x3 << 4)
  572. #endif