amdgpu_uvd.h 2.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_UVD_H__
  24. #define __AMDGPU_UVD_H__
  25. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  26. #define AMDGPU_MAX_UVD_HANDLES 40
  27. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  28. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  29. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  30. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  31. struct amdgpu_uvd {
  32. struct amdgpu_bo *vcpu_bo;
  33. void *cpu_addr;
  34. uint64_t gpu_addr;
  35. unsigned fw_version;
  36. void *saved_bo;
  37. unsigned max_handles;
  38. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  39. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  40. struct delayed_work idle_work;
  41. const struct firmware *fw; /* UVD firmware */
  42. struct amdgpu_ring ring;
  43. struct amdgpu_ring ring_enc[AMDGPU_MAX_UVD_ENC_RINGS];
  44. struct amdgpu_irq_src irq;
  45. bool address_64_bit;
  46. bool use_ctx_buf;
  47. struct amd_sched_entity entity;
  48. struct amd_sched_entity entity_enc;
  49. uint32_t srbm_soft_reset;
  50. unsigned num_enc_rings;
  51. };
  52. int amdgpu_uvd_sw_init(struct amdgpu_device *adev);
  53. int amdgpu_uvd_sw_fini(struct amdgpu_device *adev);
  54. int amdgpu_uvd_suspend(struct amdgpu_device *adev);
  55. int amdgpu_uvd_resume(struct amdgpu_device *adev);
  56. int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  57. struct dma_fence **fence);
  58. int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  59. bool direct, struct dma_fence **fence);
  60. void amdgpu_uvd_free_handles(struct amdgpu_device *adev,
  61. struct drm_file *filp);
  62. int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx);
  63. void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring);
  64. void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring);
  65. int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout);
  66. uint32_t amdgpu_uvd_used_handles(struct amdgpu_device *adev);
  67. #endif