amdgpu_ring.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. * Christian König
  28. */
  29. #include <linux/seq_file.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/amdgpu_drm.h>
  34. #include "amdgpu.h"
  35. #include "atom.h"
  36. /*
  37. * Rings
  38. * Most engines on the GPU are fed via ring buffers. Ring
  39. * buffers are areas of GPU accessible memory that the host
  40. * writes commands into and the GPU reads commands out of.
  41. * There is a rptr (read pointer) that determines where the
  42. * GPU is currently reading, and a wptr (write pointer)
  43. * which determines where the host has written. When the
  44. * pointers are equal, the ring is idle. When the host
  45. * writes commands to the ring buffer, it increments the
  46. * wptr. The GPU then starts fetching commands and executes
  47. * them until the pointers are equal again.
  48. */
  49. static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
  50. struct amdgpu_ring *ring);
  51. static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring);
  52. /**
  53. * amdgpu_ring_alloc - allocate space on the ring buffer
  54. *
  55. * @adev: amdgpu_device pointer
  56. * @ring: amdgpu_ring structure holding ring information
  57. * @ndw: number of dwords to allocate in the ring buffer
  58. *
  59. * Allocate @ndw dwords in the ring buffer (all asics).
  60. * Returns 0 on success, error on failure.
  61. */
  62. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw)
  63. {
  64. /* Align requested size with padding so unlock_commit can
  65. * pad safely */
  66. ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
  67. /* Make sure we aren't trying to allocate more space
  68. * than the maximum for one submission
  69. */
  70. if (WARN_ON_ONCE(ndw > ring->max_dw))
  71. return -ENOMEM;
  72. ring->count_dw = ndw;
  73. ring->wptr_old = ring->wptr;
  74. if (ring->funcs->begin_use)
  75. ring->funcs->begin_use(ring);
  76. return 0;
  77. }
  78. /** amdgpu_ring_insert_nop - insert NOP packets
  79. *
  80. * @ring: amdgpu_ring structure holding ring information
  81. * @count: the number of NOP packets to insert
  82. *
  83. * This is the generic insert_nop function for rings except SDMA
  84. */
  85. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  86. {
  87. int i;
  88. for (i = 0; i < count; i++)
  89. amdgpu_ring_write(ring, ring->funcs->nop);
  90. }
  91. /** amdgpu_ring_generic_pad_ib - pad IB with NOP packets
  92. *
  93. * @ring: amdgpu_ring structure holding ring information
  94. * @ib: IB to add NOP packets to
  95. *
  96. * This is the generic pad_ib function for rings except SDMA
  97. */
  98. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  99. {
  100. while (ib->length_dw & ring->funcs->align_mask)
  101. ib->ptr[ib->length_dw++] = ring->funcs->nop;
  102. }
  103. /**
  104. * amdgpu_ring_commit - tell the GPU to execute the new
  105. * commands on the ring buffer
  106. *
  107. * @adev: amdgpu_device pointer
  108. * @ring: amdgpu_ring structure holding ring information
  109. *
  110. * Update the wptr (write pointer) to tell the GPU to
  111. * execute new commands on the ring buffer (all asics).
  112. */
  113. void amdgpu_ring_commit(struct amdgpu_ring *ring)
  114. {
  115. uint32_t count;
  116. /* We pad to match fetch size */
  117. count = ring->funcs->align_mask + 1 -
  118. (ring->wptr & ring->funcs->align_mask);
  119. count %= ring->funcs->align_mask + 1;
  120. ring->funcs->insert_nop(ring, count);
  121. mb();
  122. amdgpu_ring_set_wptr(ring);
  123. if (ring->funcs->end_use)
  124. ring->funcs->end_use(ring);
  125. if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ)
  126. amdgpu_ring_lru_touch(ring->adev, ring);
  127. }
  128. /**
  129. * amdgpu_ring_undo - reset the wptr
  130. *
  131. * @ring: amdgpu_ring structure holding ring information
  132. *
  133. * Reset the driver's copy of the wptr (all asics).
  134. */
  135. void amdgpu_ring_undo(struct amdgpu_ring *ring)
  136. {
  137. ring->wptr = ring->wptr_old;
  138. if (ring->funcs->end_use)
  139. ring->funcs->end_use(ring);
  140. }
  141. /**
  142. * amdgpu_ring_init - init driver ring struct.
  143. *
  144. * @adev: amdgpu_device pointer
  145. * @ring: amdgpu_ring structure holding ring information
  146. * @max_ndw: maximum number of dw for ring alloc
  147. * @nop: nop packet for this ring
  148. *
  149. * Initialize the driver information for the selected ring (all asics).
  150. * Returns 0 on success, error on failure.
  151. */
  152. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  153. unsigned max_dw, struct amdgpu_irq_src *irq_src,
  154. unsigned irq_type)
  155. {
  156. int r;
  157. int sched_hw_submission = amdgpu_sched_hw_submission;
  158. /* Set the hw submission limit higher for KIQ because
  159. * it's used for a number of gfx/compute tasks by both
  160. * KFD and KGD which may have outstanding fences and
  161. * it doesn't really use the gpu scheduler anyway;
  162. * KIQ tasks get submitted directly to the ring.
  163. */
  164. if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
  165. sched_hw_submission = max(sched_hw_submission, 256);
  166. if (ring->adev == NULL) {
  167. if (adev->num_rings >= AMDGPU_MAX_RINGS)
  168. return -EINVAL;
  169. ring->adev = adev;
  170. ring->idx = adev->num_rings++;
  171. adev->rings[ring->idx] = ring;
  172. r = amdgpu_fence_driver_init_ring(ring, sched_hw_submission);
  173. if (r)
  174. return r;
  175. }
  176. r = amdgpu_wb_get(adev, &ring->rptr_offs);
  177. if (r) {
  178. dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
  179. return r;
  180. }
  181. r = amdgpu_wb_get(adev, &ring->wptr_offs);
  182. if (r) {
  183. dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
  184. return r;
  185. }
  186. r = amdgpu_wb_get(adev, &ring->fence_offs);
  187. if (r) {
  188. dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r);
  189. return r;
  190. }
  191. r = amdgpu_wb_get(adev, &ring->cond_exe_offs);
  192. if (r) {
  193. dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r);
  194. return r;
  195. }
  196. ring->cond_exe_gpu_addr = adev->wb.gpu_addr + (ring->cond_exe_offs * 4);
  197. ring->cond_exe_cpu_addr = &adev->wb.wb[ring->cond_exe_offs];
  198. /* always set cond_exec_polling to CONTINUE */
  199. *ring->cond_exe_cpu_addr = 1;
  200. r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);
  201. if (r) {
  202. dev_err(adev->dev, "failed initializing fences (%d).\n", r);
  203. return r;
  204. }
  205. ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission);
  206. ring->buf_mask = (ring->ring_size / 4) - 1;
  207. ring->ptr_mask = ring->funcs->support_64bit_ptrs ?
  208. 0xffffffffffffffff : ring->buf_mask;
  209. /* Allocate ring buffer */
  210. if (ring->ring_obj == NULL) {
  211. r = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
  212. AMDGPU_GEM_DOMAIN_GTT,
  213. &ring->ring_obj,
  214. &ring->gpu_addr,
  215. (void **)&ring->ring);
  216. if (r) {
  217. dev_err(adev->dev, "(%d) ring create failed\n", r);
  218. return r;
  219. }
  220. amdgpu_ring_clear_ring(ring);
  221. }
  222. ring->max_dw = max_dw;
  223. INIT_LIST_HEAD(&ring->lru_list);
  224. amdgpu_ring_lru_touch(adev, ring);
  225. if (amdgpu_debugfs_ring_init(adev, ring)) {
  226. DRM_ERROR("Failed to register debugfs file for rings !\n");
  227. }
  228. return 0;
  229. }
  230. /**
  231. * amdgpu_ring_fini - tear down the driver ring struct.
  232. *
  233. * @adev: amdgpu_device pointer
  234. * @ring: amdgpu_ring structure holding ring information
  235. *
  236. * Tear down the driver information for the selected ring (all asics).
  237. */
  238. void amdgpu_ring_fini(struct amdgpu_ring *ring)
  239. {
  240. ring->ready = false;
  241. /* Not to finish a ring which is not initialized */
  242. if (!(ring->adev) || !(ring->adev->rings[ring->idx]))
  243. return;
  244. amdgpu_wb_free(ring->adev, ring->rptr_offs);
  245. amdgpu_wb_free(ring->adev, ring->wptr_offs);
  246. amdgpu_wb_free(ring->adev, ring->cond_exe_offs);
  247. amdgpu_wb_free(ring->adev, ring->fence_offs);
  248. amdgpu_bo_free_kernel(&ring->ring_obj,
  249. &ring->gpu_addr,
  250. (void **)&ring->ring);
  251. amdgpu_debugfs_ring_fini(ring);
  252. ring->adev->rings[ring->idx] = NULL;
  253. }
  254. static void amdgpu_ring_lru_touch_locked(struct amdgpu_device *adev,
  255. struct amdgpu_ring *ring)
  256. {
  257. /* list_move_tail handles the case where ring isn't part of the list */
  258. list_move_tail(&ring->lru_list, &adev->ring_lru_list);
  259. }
  260. static bool amdgpu_ring_is_blacklisted(struct amdgpu_ring *ring,
  261. int *blacklist, int num_blacklist)
  262. {
  263. int i;
  264. for (i = 0; i < num_blacklist; i++) {
  265. if (ring->idx == blacklist[i])
  266. return true;
  267. }
  268. return false;
  269. }
  270. /**
  271. * amdgpu_ring_lru_get - get the least recently used ring for a HW IP block
  272. *
  273. * @adev: amdgpu_device pointer
  274. * @type: amdgpu_ring_type enum
  275. * @blacklist: blacklisted ring ids array
  276. * @num_blacklist: number of entries in @blacklist
  277. * @ring: output ring
  278. *
  279. * Retrieve the amdgpu_ring structure for the least recently used ring of
  280. * a specific IP block (all asics).
  281. * Returns 0 on success, error on failure.
  282. */
  283. int amdgpu_ring_lru_get(struct amdgpu_device *adev, int type, int *blacklist,
  284. int num_blacklist, struct amdgpu_ring **ring)
  285. {
  286. struct amdgpu_ring *entry;
  287. /* List is sorted in LRU order, find first entry corresponding
  288. * to the desired HW IP */
  289. *ring = NULL;
  290. spin_lock(&adev->ring_lru_list_lock);
  291. list_for_each_entry(entry, &adev->ring_lru_list, lru_list) {
  292. if (entry->funcs->type != type)
  293. continue;
  294. if (amdgpu_ring_is_blacklisted(entry, blacklist, num_blacklist))
  295. continue;
  296. *ring = entry;
  297. amdgpu_ring_lru_touch_locked(adev, *ring);
  298. break;
  299. }
  300. spin_unlock(&adev->ring_lru_list_lock);
  301. if (!*ring) {
  302. DRM_ERROR("Ring LRU contains no entries for ring type:%d\n", type);
  303. return -EINVAL;
  304. }
  305. return 0;
  306. }
  307. /**
  308. * amdgpu_ring_lru_touch - mark a ring as recently being used
  309. *
  310. * @adev: amdgpu_device pointer
  311. * @ring: ring to touch
  312. *
  313. * Move @ring to the tail of the lru list
  314. */
  315. void amdgpu_ring_lru_touch(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  316. {
  317. spin_lock(&adev->ring_lru_list_lock);
  318. amdgpu_ring_lru_touch_locked(adev, ring);
  319. spin_unlock(&adev->ring_lru_list_lock);
  320. }
  321. /*
  322. * Debugfs info
  323. */
  324. #if defined(CONFIG_DEBUG_FS)
  325. /* Layout of file is 12 bytes consisting of
  326. * - rptr
  327. * - wptr
  328. * - driver's copy of wptr
  329. *
  330. * followed by n-words of ring data
  331. */
  332. static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf,
  333. size_t size, loff_t *pos)
  334. {
  335. struct amdgpu_ring *ring = file_inode(f)->i_private;
  336. int r, i;
  337. uint32_t value, result, early[3];
  338. if (*pos & 3 || size & 3)
  339. return -EINVAL;
  340. result = 0;
  341. if (*pos < 12) {
  342. early[0] = amdgpu_ring_get_rptr(ring);
  343. early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask;
  344. early[2] = ring->wptr & ring->buf_mask;
  345. for (i = *pos / 4; i < 3 && size; i++) {
  346. r = put_user(early[i], (uint32_t *)buf);
  347. if (r)
  348. return r;
  349. buf += 4;
  350. result += 4;
  351. size -= 4;
  352. *pos += 4;
  353. }
  354. }
  355. while (size) {
  356. if (*pos >= (ring->ring_size + 12))
  357. return result;
  358. value = ring->ring[(*pos - 12)/4];
  359. r = put_user(value, (uint32_t*)buf);
  360. if (r)
  361. return r;
  362. buf += 4;
  363. result += 4;
  364. size -= 4;
  365. *pos += 4;
  366. }
  367. return result;
  368. }
  369. static const struct file_operations amdgpu_debugfs_ring_fops = {
  370. .owner = THIS_MODULE,
  371. .read = amdgpu_debugfs_ring_read,
  372. .llseek = default_llseek
  373. };
  374. #endif
  375. static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
  376. struct amdgpu_ring *ring)
  377. {
  378. #if defined(CONFIG_DEBUG_FS)
  379. struct drm_minor *minor = adev->ddev->primary;
  380. struct dentry *ent, *root = minor->debugfs_root;
  381. char name[32];
  382. sprintf(name, "amdgpu_ring_%s", ring->name);
  383. ent = debugfs_create_file(name,
  384. S_IFREG | S_IRUGO, root,
  385. ring, &amdgpu_debugfs_ring_fops);
  386. if (!ent)
  387. return -ENOMEM;
  388. i_size_write(ent->d_inode, ring->ring_size + 12);
  389. ring->ent = ent;
  390. #endif
  391. return 0;
  392. }
  393. static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring)
  394. {
  395. #if defined(CONFIG_DEBUG_FS)
  396. debugfs_remove(ring->ent);
  397. #endif
  398. }