amdgpu_irq.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_IRQ_H__
  24. #define __AMDGPU_IRQ_H__
  25. #include <linux/irqdomain.h>
  26. #include "amdgpu_ih.h"
  27. #define AMDGPU_MAX_IRQ_SRC_ID 0x100
  28. #define AMDGPU_MAX_IRQ_CLIENT_ID 0x100
  29. struct amdgpu_device;
  30. struct amdgpu_iv_entry;
  31. enum amdgpu_interrupt_state {
  32. AMDGPU_IRQ_STATE_DISABLE,
  33. AMDGPU_IRQ_STATE_ENABLE,
  34. };
  35. struct amdgpu_irq_src {
  36. unsigned num_types;
  37. atomic_t *enabled_types;
  38. const struct amdgpu_irq_src_funcs *funcs;
  39. void *data;
  40. };
  41. struct amdgpu_irq_client {
  42. struct amdgpu_irq_src **sources;
  43. };
  44. /* provided by interrupt generating IP blocks */
  45. struct amdgpu_irq_src_funcs {
  46. int (*set)(struct amdgpu_device *adev, struct amdgpu_irq_src *source,
  47. unsigned type, enum amdgpu_interrupt_state state);
  48. int (*process)(struct amdgpu_device *adev,
  49. struct amdgpu_irq_src *source,
  50. struct amdgpu_iv_entry *entry);
  51. };
  52. struct amdgpu_irq {
  53. bool installed;
  54. spinlock_t lock;
  55. /* interrupt sources */
  56. struct amdgpu_irq_client client[AMDGPU_IH_CLIENTID_MAX];
  57. /* status, etc. */
  58. bool msi_enabled; /* msi enabled */
  59. /* interrupt ring */
  60. struct amdgpu_ih_ring ih;
  61. const struct amdgpu_ih_funcs *ih_funcs;
  62. /* gen irq stuff */
  63. struct irq_domain *domain; /* GPU irq controller domain */
  64. unsigned virq[AMDGPU_MAX_IRQ_SRC_ID];
  65. uint32_t srbm_soft_reset;
  66. };
  67. void amdgpu_irq_preinstall(struct drm_device *dev);
  68. int amdgpu_irq_postinstall(struct drm_device *dev);
  69. void amdgpu_irq_uninstall(struct drm_device *dev);
  70. irqreturn_t amdgpu_irq_handler(int irq, void *arg);
  71. int amdgpu_irq_init(struct amdgpu_device *adev);
  72. void amdgpu_irq_fini(struct amdgpu_device *adev);
  73. int amdgpu_irq_add_id(struct amdgpu_device *adev,
  74. unsigned client_id, unsigned src_id,
  75. struct amdgpu_irq_src *source);
  76. void amdgpu_irq_dispatch(struct amdgpu_device *adev,
  77. struct amdgpu_iv_entry *entry);
  78. int amdgpu_irq_update(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  79. unsigned type);
  80. int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  81. unsigned type);
  82. int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  83. unsigned type);
  84. bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  85. unsigned type);
  86. void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev);
  87. int amdgpu_irq_add_domain(struct amdgpu_device *adev);
  88. void amdgpu_irq_remove_domain(struct amdgpu_device *adev);
  89. unsigned amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsigned src_id);
  90. #endif