amdgpu_irq.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/irq.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. #include "amdgpu_ih.h"
  34. #include "atom.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_trace.h"
  37. #include <linux/pm_runtime.h>
  38. #define AMDGPU_WAIT_IDLE_TIMEOUT 200
  39. /*
  40. * Handle hotplug events outside the interrupt handler proper.
  41. */
  42. /**
  43. * amdgpu_hotplug_work_func - display hotplug work handler
  44. *
  45. * @work: work struct
  46. *
  47. * This is the hot plug event work handler (all asics).
  48. * The work gets scheduled from the irq handler if there
  49. * was a hot plug interrupt. It walks the connector table
  50. * and calls the hotplug handler for each one, then sends
  51. * a drm hotplug event to alert userspace.
  52. */
  53. static void amdgpu_hotplug_work_func(struct work_struct *work)
  54. {
  55. struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
  56. hotplug_work);
  57. struct drm_device *dev = adev->ddev;
  58. struct drm_mode_config *mode_config = &dev->mode_config;
  59. struct drm_connector *connector;
  60. mutex_lock(&mode_config->mutex);
  61. list_for_each_entry(connector, &mode_config->connector_list, head)
  62. amdgpu_connector_hotplug(connector);
  63. mutex_unlock(&mode_config->mutex);
  64. /* Just fire off a uevent and let userspace tell us what to do */
  65. drm_helper_hpd_irq_event(dev);
  66. }
  67. /**
  68. * amdgpu_irq_reset_work_func - execute gpu reset
  69. *
  70. * @work: work struct
  71. *
  72. * Execute scheduled gpu reset (cayman+).
  73. * This function is called when the irq handler
  74. * thinks we need a gpu reset.
  75. */
  76. static void amdgpu_irq_reset_work_func(struct work_struct *work)
  77. {
  78. struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
  79. reset_work);
  80. if (!amdgpu_sriov_vf(adev))
  81. amdgpu_gpu_reset(adev);
  82. }
  83. /* Disable *all* interrupts */
  84. static void amdgpu_irq_disable_all(struct amdgpu_device *adev)
  85. {
  86. unsigned long irqflags;
  87. unsigned i, j, k;
  88. int r;
  89. spin_lock_irqsave(&adev->irq.lock, irqflags);
  90. for (i = 0; i < AMDGPU_IH_CLIENTID_MAX; ++i) {
  91. if (!adev->irq.client[i].sources)
  92. continue;
  93. for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
  94. struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
  95. if (!src || !src->funcs->set || !src->num_types)
  96. continue;
  97. for (k = 0; k < src->num_types; ++k) {
  98. atomic_set(&src->enabled_types[k], 0);
  99. r = src->funcs->set(adev, src, k,
  100. AMDGPU_IRQ_STATE_DISABLE);
  101. if (r)
  102. DRM_ERROR("error disabling interrupt (%d)\n",
  103. r);
  104. }
  105. }
  106. }
  107. spin_unlock_irqrestore(&adev->irq.lock, irqflags);
  108. }
  109. /**
  110. * amdgpu_irq_preinstall - drm irq preinstall callback
  111. *
  112. * @dev: drm dev pointer
  113. *
  114. * Gets the hw ready to enable irqs (all asics).
  115. * This function disables all interrupt sources on the GPU.
  116. */
  117. void amdgpu_irq_preinstall(struct drm_device *dev)
  118. {
  119. struct amdgpu_device *adev = dev->dev_private;
  120. /* Disable *all* interrupts */
  121. amdgpu_irq_disable_all(adev);
  122. /* Clear bits */
  123. amdgpu_ih_process(adev);
  124. }
  125. /**
  126. * amdgpu_irq_postinstall - drm irq preinstall callback
  127. *
  128. * @dev: drm dev pointer
  129. *
  130. * Handles stuff to be done after enabling irqs (all asics).
  131. * Returns 0 on success.
  132. */
  133. int amdgpu_irq_postinstall(struct drm_device *dev)
  134. {
  135. dev->max_vblank_count = 0x00ffffff;
  136. return 0;
  137. }
  138. /**
  139. * amdgpu_irq_uninstall - drm irq uninstall callback
  140. *
  141. * @dev: drm dev pointer
  142. *
  143. * This function disables all interrupt sources on the GPU (all asics).
  144. */
  145. void amdgpu_irq_uninstall(struct drm_device *dev)
  146. {
  147. struct amdgpu_device *adev = dev->dev_private;
  148. if (adev == NULL) {
  149. return;
  150. }
  151. amdgpu_irq_disable_all(adev);
  152. }
  153. /**
  154. * amdgpu_irq_handler - irq handler
  155. *
  156. * @int irq, void *arg: args
  157. *
  158. * This is the irq handler for the amdgpu driver (all asics).
  159. */
  160. irqreturn_t amdgpu_irq_handler(int irq, void *arg)
  161. {
  162. struct drm_device *dev = (struct drm_device *) arg;
  163. struct amdgpu_device *adev = dev->dev_private;
  164. irqreturn_t ret;
  165. ret = amdgpu_ih_process(adev);
  166. if (ret == IRQ_HANDLED)
  167. pm_runtime_mark_last_busy(dev->dev);
  168. return ret;
  169. }
  170. /**
  171. * amdgpu_msi_ok - asic specific msi checks
  172. *
  173. * @adev: amdgpu device pointer
  174. *
  175. * Handles asic specific MSI checks to determine if
  176. * MSIs should be enabled on a particular chip (all asics).
  177. * Returns true if MSIs should be enabled, false if MSIs
  178. * should not be enabled.
  179. */
  180. static bool amdgpu_msi_ok(struct amdgpu_device *adev)
  181. {
  182. /* force MSI on */
  183. if (amdgpu_msi == 1)
  184. return true;
  185. else if (amdgpu_msi == 0)
  186. return false;
  187. return true;
  188. }
  189. /**
  190. * amdgpu_irq_init - init driver interrupt info
  191. *
  192. * @adev: amdgpu device pointer
  193. *
  194. * Sets up the work irq handlers, vblank init, MSIs, etc. (all asics).
  195. * Returns 0 for success, error for failure.
  196. */
  197. int amdgpu_irq_init(struct amdgpu_device *adev)
  198. {
  199. int r = 0;
  200. spin_lock_init(&adev->irq.lock);
  201. if (!adev->enable_virtual_display)
  202. /* Disable vblank irqs aggressively for power-saving */
  203. adev->ddev->vblank_disable_immediate = true;
  204. r = drm_vblank_init(adev->ddev, adev->mode_info.num_crtc);
  205. if (r) {
  206. return r;
  207. }
  208. /* enable msi */
  209. adev->irq.msi_enabled = false;
  210. if (amdgpu_msi_ok(adev)) {
  211. int ret = pci_enable_msi(adev->pdev);
  212. if (!ret) {
  213. adev->irq.msi_enabled = true;
  214. dev_info(adev->dev, "amdgpu: using MSI.\n");
  215. }
  216. }
  217. INIT_WORK(&adev->hotplug_work, amdgpu_hotplug_work_func);
  218. INIT_WORK(&adev->reset_work, amdgpu_irq_reset_work_func);
  219. adev->irq.installed = true;
  220. r = drm_irq_install(adev->ddev, adev->ddev->pdev->irq);
  221. if (r) {
  222. adev->irq.installed = false;
  223. flush_work(&adev->hotplug_work);
  224. cancel_work_sync(&adev->reset_work);
  225. return r;
  226. }
  227. DRM_INFO("amdgpu: irq initialized.\n");
  228. return 0;
  229. }
  230. /**
  231. * amdgpu_irq_fini - tear down driver interrupt info
  232. *
  233. * @adev: amdgpu device pointer
  234. *
  235. * Tears down the work irq handlers, vblank handlers, MSIs, etc. (all asics).
  236. */
  237. void amdgpu_irq_fini(struct amdgpu_device *adev)
  238. {
  239. unsigned i, j;
  240. if (adev->irq.installed) {
  241. drm_irq_uninstall(adev->ddev);
  242. adev->irq.installed = false;
  243. if (adev->irq.msi_enabled)
  244. pci_disable_msi(adev->pdev);
  245. flush_work(&adev->hotplug_work);
  246. cancel_work_sync(&adev->reset_work);
  247. }
  248. for (i = 0; i < AMDGPU_IH_CLIENTID_MAX; ++i) {
  249. if (!adev->irq.client[i].sources)
  250. continue;
  251. for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
  252. struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
  253. if (!src)
  254. continue;
  255. kfree(src->enabled_types);
  256. src->enabled_types = NULL;
  257. if (src->data) {
  258. kfree(src->data);
  259. kfree(src);
  260. adev->irq.client[i].sources[j] = NULL;
  261. }
  262. }
  263. kfree(adev->irq.client[i].sources);
  264. }
  265. }
  266. /**
  267. * amdgpu_irq_add_id - register irq source
  268. *
  269. * @adev: amdgpu device pointer
  270. * @src_id: source id for this source
  271. * @source: irq source
  272. *
  273. */
  274. int amdgpu_irq_add_id(struct amdgpu_device *adev,
  275. unsigned client_id, unsigned src_id,
  276. struct amdgpu_irq_src *source)
  277. {
  278. if (client_id >= AMDGPU_IH_CLIENTID_MAX)
  279. return -EINVAL;
  280. if (src_id >= AMDGPU_MAX_IRQ_SRC_ID)
  281. return -EINVAL;
  282. if (!source->funcs)
  283. return -EINVAL;
  284. if (!adev->irq.client[client_id].sources) {
  285. adev->irq.client[client_id].sources =
  286. kcalloc(AMDGPU_MAX_IRQ_SRC_ID,
  287. sizeof(struct amdgpu_irq_src *),
  288. GFP_KERNEL);
  289. if (!adev->irq.client[client_id].sources)
  290. return -ENOMEM;
  291. }
  292. if (adev->irq.client[client_id].sources[src_id] != NULL)
  293. return -EINVAL;
  294. if (source->num_types && !source->enabled_types) {
  295. atomic_t *types;
  296. types = kcalloc(source->num_types, sizeof(atomic_t),
  297. GFP_KERNEL);
  298. if (!types)
  299. return -ENOMEM;
  300. source->enabled_types = types;
  301. }
  302. adev->irq.client[client_id].sources[src_id] = source;
  303. return 0;
  304. }
  305. /**
  306. * amdgpu_irq_dispatch - dispatch irq to IP blocks
  307. *
  308. * @adev: amdgpu device pointer
  309. * @entry: interrupt vector
  310. *
  311. * Dispatches the irq to the different IP blocks
  312. */
  313. void amdgpu_irq_dispatch(struct amdgpu_device *adev,
  314. struct amdgpu_iv_entry *entry)
  315. {
  316. unsigned client_id = entry->client_id;
  317. unsigned src_id = entry->src_id;
  318. struct amdgpu_irq_src *src;
  319. int r;
  320. trace_amdgpu_iv(entry);
  321. if (client_id >= AMDGPU_IH_CLIENTID_MAX) {
  322. DRM_DEBUG("Invalid client_id in IV: %d\n", client_id);
  323. return;
  324. }
  325. if (src_id >= AMDGPU_MAX_IRQ_SRC_ID) {
  326. DRM_DEBUG("Invalid src_id in IV: %d\n", src_id);
  327. return;
  328. }
  329. if (adev->irq.virq[src_id]) {
  330. generic_handle_irq(irq_find_mapping(adev->irq.domain, src_id));
  331. } else {
  332. if (!adev->irq.client[client_id].sources) {
  333. DRM_DEBUG("Unregistered interrupt client_id: %d src_id: %d\n",
  334. client_id, src_id);
  335. return;
  336. }
  337. src = adev->irq.client[client_id].sources[src_id];
  338. if (!src) {
  339. DRM_DEBUG("Unhandled interrupt src_id: %d\n", src_id);
  340. return;
  341. }
  342. r = src->funcs->process(adev, src, entry);
  343. if (r)
  344. DRM_ERROR("error processing interrupt (%d)\n", r);
  345. }
  346. }
  347. /**
  348. * amdgpu_irq_update - update hw interrupt state
  349. *
  350. * @adev: amdgpu device pointer
  351. * @src: interrupt src you want to enable
  352. * @type: type of interrupt you want to update
  353. *
  354. * Updates the interrupt state for a specific src (all asics).
  355. */
  356. int amdgpu_irq_update(struct amdgpu_device *adev,
  357. struct amdgpu_irq_src *src, unsigned type)
  358. {
  359. unsigned long irqflags;
  360. enum amdgpu_interrupt_state state;
  361. int r;
  362. spin_lock_irqsave(&adev->irq.lock, irqflags);
  363. /* we need to determine after taking the lock, otherwise
  364. we might disable just enabled interrupts again */
  365. if (amdgpu_irq_enabled(adev, src, type))
  366. state = AMDGPU_IRQ_STATE_ENABLE;
  367. else
  368. state = AMDGPU_IRQ_STATE_DISABLE;
  369. r = src->funcs->set(adev, src, type, state);
  370. spin_unlock_irqrestore(&adev->irq.lock, irqflags);
  371. return r;
  372. }
  373. void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev)
  374. {
  375. int i, j, k;
  376. for (i = 0; i < AMDGPU_IH_CLIENTID_MAX; ++i) {
  377. if (!adev->irq.client[i].sources)
  378. continue;
  379. for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
  380. struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
  381. if (!src || !src->funcs || !src->funcs->set)
  382. continue;
  383. for (k = 0; k < src->num_types; k++)
  384. amdgpu_irq_update(adev, src, k);
  385. }
  386. }
  387. }
  388. /**
  389. * amdgpu_irq_get - enable interrupt
  390. *
  391. * @adev: amdgpu device pointer
  392. * @src: interrupt src you want to enable
  393. * @type: type of interrupt you want to enable
  394. *
  395. * Enables the interrupt type for a specific src (all asics).
  396. */
  397. int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  398. unsigned type)
  399. {
  400. if (!adev->ddev->irq_enabled)
  401. return -ENOENT;
  402. if (type >= src->num_types)
  403. return -EINVAL;
  404. if (!src->enabled_types || !src->funcs->set)
  405. return -EINVAL;
  406. if (atomic_inc_return(&src->enabled_types[type]) == 1)
  407. return amdgpu_irq_update(adev, src, type);
  408. return 0;
  409. }
  410. /**
  411. * amdgpu_irq_put - disable interrupt
  412. *
  413. * @adev: amdgpu device pointer
  414. * @src: interrupt src you want to disable
  415. * @type: type of interrupt you want to disable
  416. *
  417. * Disables the interrupt type for a specific src (all asics).
  418. */
  419. int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  420. unsigned type)
  421. {
  422. if (!adev->ddev->irq_enabled)
  423. return -ENOENT;
  424. if (type >= src->num_types)
  425. return -EINVAL;
  426. if (!src->enabled_types || !src->funcs->set)
  427. return -EINVAL;
  428. if (atomic_dec_and_test(&src->enabled_types[type]))
  429. return amdgpu_irq_update(adev, src, type);
  430. return 0;
  431. }
  432. /**
  433. * amdgpu_irq_enabled - test if irq is enabled or not
  434. *
  435. * @adev: amdgpu device pointer
  436. * @idx: interrupt src you want to test
  437. *
  438. * Tests if the given interrupt source is enabled or not
  439. */
  440. bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  441. unsigned type)
  442. {
  443. if (!adev->ddev->irq_enabled)
  444. return false;
  445. if (type >= src->num_types)
  446. return false;
  447. if (!src->enabled_types || !src->funcs->set)
  448. return false;
  449. return !!atomic_read(&src->enabled_types[type]);
  450. }
  451. /* gen irq */
  452. static void amdgpu_irq_mask(struct irq_data *irqd)
  453. {
  454. /* XXX */
  455. }
  456. static void amdgpu_irq_unmask(struct irq_data *irqd)
  457. {
  458. /* XXX */
  459. }
  460. static struct irq_chip amdgpu_irq_chip = {
  461. .name = "amdgpu-ih",
  462. .irq_mask = amdgpu_irq_mask,
  463. .irq_unmask = amdgpu_irq_unmask,
  464. };
  465. static int amdgpu_irqdomain_map(struct irq_domain *d,
  466. unsigned int irq, irq_hw_number_t hwirq)
  467. {
  468. if (hwirq >= AMDGPU_MAX_IRQ_SRC_ID)
  469. return -EPERM;
  470. irq_set_chip_and_handler(irq,
  471. &amdgpu_irq_chip, handle_simple_irq);
  472. return 0;
  473. }
  474. static const struct irq_domain_ops amdgpu_hw_irqdomain_ops = {
  475. .map = amdgpu_irqdomain_map,
  476. };
  477. /**
  478. * amdgpu_irq_add_domain - create a linear irq domain
  479. *
  480. * @adev: amdgpu device pointer
  481. *
  482. * Create an irq domain for GPU interrupt sources
  483. * that may be driven by another driver (e.g., ACP).
  484. */
  485. int amdgpu_irq_add_domain(struct amdgpu_device *adev)
  486. {
  487. adev->irq.domain = irq_domain_add_linear(NULL, AMDGPU_MAX_IRQ_SRC_ID,
  488. &amdgpu_hw_irqdomain_ops, adev);
  489. if (!adev->irq.domain) {
  490. DRM_ERROR("GPU irq add domain failed\n");
  491. return -ENODEV;
  492. }
  493. return 0;
  494. }
  495. /**
  496. * amdgpu_irq_remove_domain - remove the irq domain
  497. *
  498. * @adev: amdgpu device pointer
  499. *
  500. * Remove the irq domain for GPU interrupt sources
  501. * that may be driven by another driver (e.g., ACP).
  502. */
  503. void amdgpu_irq_remove_domain(struct amdgpu_device *adev)
  504. {
  505. if (adev->irq.domain) {
  506. irq_domain_remove(adev->irq.domain);
  507. adev->irq.domain = NULL;
  508. }
  509. }
  510. /**
  511. * amdgpu_irq_create_mapping - create a mapping between a domain irq and a
  512. * Linux irq
  513. *
  514. * @adev: amdgpu device pointer
  515. * @src_id: IH source id
  516. *
  517. * Create a mapping between a domain irq (GPU IH src id) and a Linux irq
  518. * Use this for components that generate a GPU interrupt, but are driven
  519. * by a different driver (e.g., ACP).
  520. * Returns the Linux irq.
  521. */
  522. unsigned amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsigned src_id)
  523. {
  524. adev->irq.virq[src_id] = irq_create_mapping(adev->irq.domain, src_id);
  525. return adev->irq.virq[src_id];
  526. }