amdgpu_fence.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Dave Airlie
  30. */
  31. #include <linux/seq_file.h>
  32. #include <linux/atomic.h>
  33. #include <linux/wait.h>
  34. #include <linux/kref.h>
  35. #include <linux/slab.h>
  36. #include <linux/firmware.h>
  37. #include <drm/drmP.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. /*
  41. * Fences
  42. * Fences mark an event in the GPUs pipeline and are used
  43. * for GPU/CPU synchronization. When the fence is written,
  44. * it is expected that all buffers associated with that fence
  45. * are no longer in use by the associated ring on the GPU and
  46. * that the the relevant GPU caches have been flushed.
  47. */
  48. struct amdgpu_fence {
  49. struct dma_fence base;
  50. /* RB, DMA, etc. */
  51. struct amdgpu_ring *ring;
  52. };
  53. static struct kmem_cache *amdgpu_fence_slab;
  54. int amdgpu_fence_slab_init(void)
  55. {
  56. amdgpu_fence_slab = kmem_cache_create(
  57. "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
  58. SLAB_HWCACHE_ALIGN, NULL);
  59. if (!amdgpu_fence_slab)
  60. return -ENOMEM;
  61. return 0;
  62. }
  63. void amdgpu_fence_slab_fini(void)
  64. {
  65. rcu_barrier();
  66. kmem_cache_destroy(amdgpu_fence_slab);
  67. }
  68. /*
  69. * Cast helper
  70. */
  71. static const struct dma_fence_ops amdgpu_fence_ops;
  72. static inline struct amdgpu_fence *to_amdgpu_fence(struct dma_fence *f)
  73. {
  74. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  75. if (__f->base.ops == &amdgpu_fence_ops)
  76. return __f;
  77. return NULL;
  78. }
  79. /**
  80. * amdgpu_fence_write - write a fence value
  81. *
  82. * @ring: ring the fence is associated with
  83. * @seq: sequence number to write
  84. *
  85. * Writes a fence value to memory (all asics).
  86. */
  87. static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
  88. {
  89. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  90. if (drv->cpu_addr)
  91. *drv->cpu_addr = cpu_to_le32(seq);
  92. }
  93. /**
  94. * amdgpu_fence_read - read a fence value
  95. *
  96. * @ring: ring the fence is associated with
  97. *
  98. * Reads a fence value from memory (all asics).
  99. * Returns the value of the fence read from memory.
  100. */
  101. static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
  102. {
  103. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  104. u32 seq = 0;
  105. if (drv->cpu_addr)
  106. seq = le32_to_cpu(*drv->cpu_addr);
  107. else
  108. seq = atomic_read(&drv->last_seq);
  109. return seq;
  110. }
  111. /**
  112. * amdgpu_fence_emit - emit a fence on the requested ring
  113. *
  114. * @ring: ring the fence is associated with
  115. * @f: resulting fence object
  116. *
  117. * Emits a fence command on the requested ring (all asics).
  118. * Returns 0 on success, -ENOMEM on failure.
  119. */
  120. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **f)
  121. {
  122. struct amdgpu_device *adev = ring->adev;
  123. struct amdgpu_fence *fence;
  124. struct dma_fence __rcu **ptr;
  125. uint32_t seq;
  126. int r;
  127. fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
  128. if (fence == NULL)
  129. return -ENOMEM;
  130. seq = ++ring->fence_drv.sync_seq;
  131. fence->ring = ring;
  132. dma_fence_init(&fence->base, &amdgpu_fence_ops,
  133. &ring->fence_drv.lock,
  134. adev->fence_context + ring->idx,
  135. seq);
  136. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  137. seq, AMDGPU_FENCE_FLAG_INT);
  138. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  139. if (unlikely(rcu_dereference_protected(*ptr, 1))) {
  140. struct dma_fence *old;
  141. rcu_read_lock();
  142. old = dma_fence_get_rcu_safe(ptr);
  143. rcu_read_unlock();
  144. if (old) {
  145. r = dma_fence_wait(old, false);
  146. dma_fence_put(old);
  147. if (r)
  148. return r;
  149. }
  150. }
  151. /* This function can't be called concurrently anyway, otherwise
  152. * emitting the fence would mess up the hardware ring buffer.
  153. */
  154. rcu_assign_pointer(*ptr, dma_fence_get(&fence->base));
  155. *f = &fence->base;
  156. return 0;
  157. }
  158. /**
  159. * amdgpu_fence_schedule_fallback - schedule fallback check
  160. *
  161. * @ring: pointer to struct amdgpu_ring
  162. *
  163. * Start a timer as fallback to our interrupts.
  164. */
  165. static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
  166. {
  167. mod_timer(&ring->fence_drv.fallback_timer,
  168. jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
  169. }
  170. /**
  171. * amdgpu_fence_process - check for fence activity
  172. *
  173. * @ring: pointer to struct amdgpu_ring
  174. *
  175. * Checks the current fence value and calculates the last
  176. * signalled fence value. Wakes the fence queue if the
  177. * sequence number has increased.
  178. */
  179. void amdgpu_fence_process(struct amdgpu_ring *ring)
  180. {
  181. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  182. uint32_t seq, last_seq;
  183. int r;
  184. do {
  185. last_seq = atomic_read(&ring->fence_drv.last_seq);
  186. seq = amdgpu_fence_read(ring);
  187. } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
  188. if (seq != ring->fence_drv.sync_seq)
  189. amdgpu_fence_schedule_fallback(ring);
  190. if (unlikely(seq == last_seq))
  191. return;
  192. last_seq &= drv->num_fences_mask;
  193. seq &= drv->num_fences_mask;
  194. do {
  195. struct dma_fence *fence, **ptr;
  196. ++last_seq;
  197. last_seq &= drv->num_fences_mask;
  198. ptr = &drv->fences[last_seq];
  199. /* There is always exactly one thread signaling this fence slot */
  200. fence = rcu_dereference_protected(*ptr, 1);
  201. RCU_INIT_POINTER(*ptr, NULL);
  202. if (!fence)
  203. continue;
  204. r = dma_fence_signal(fence);
  205. if (!r)
  206. DMA_FENCE_TRACE(fence, "signaled from irq context\n");
  207. else
  208. BUG();
  209. dma_fence_put(fence);
  210. } while (last_seq != seq);
  211. }
  212. /**
  213. * amdgpu_fence_fallback - fallback for hardware interrupts
  214. *
  215. * @work: delayed work item
  216. *
  217. * Checks for fence activity.
  218. */
  219. static void amdgpu_fence_fallback(unsigned long arg)
  220. {
  221. struct amdgpu_ring *ring = (void *)arg;
  222. amdgpu_fence_process(ring);
  223. }
  224. /**
  225. * amdgpu_fence_wait_empty - wait for all fences to signal
  226. *
  227. * @adev: amdgpu device pointer
  228. * @ring: ring index the fence is associated with
  229. *
  230. * Wait for all fences on the requested ring to signal (all asics).
  231. * Returns 0 if the fences have passed, error for all other cases.
  232. */
  233. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
  234. {
  235. uint64_t seq = ACCESS_ONCE(ring->fence_drv.sync_seq);
  236. struct dma_fence *fence, **ptr;
  237. int r;
  238. if (!seq)
  239. return 0;
  240. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  241. rcu_read_lock();
  242. fence = rcu_dereference(*ptr);
  243. if (!fence || !dma_fence_get_rcu(fence)) {
  244. rcu_read_unlock();
  245. return 0;
  246. }
  247. rcu_read_unlock();
  248. r = dma_fence_wait(fence, false);
  249. dma_fence_put(fence);
  250. return r;
  251. }
  252. /**
  253. * amdgpu_fence_count_emitted - get the count of emitted fences
  254. *
  255. * @ring: ring the fence is associated with
  256. *
  257. * Get the number of fences emitted on the requested ring (all asics).
  258. * Returns the number of emitted fences on the ring. Used by the
  259. * dynpm code to ring track activity.
  260. */
  261. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
  262. {
  263. uint64_t emitted;
  264. /* We are not protected by ring lock when reading the last sequence
  265. * but it's ok to report slightly wrong fence count here.
  266. */
  267. amdgpu_fence_process(ring);
  268. emitted = 0x100000000ull;
  269. emitted -= atomic_read(&ring->fence_drv.last_seq);
  270. emitted += ACCESS_ONCE(ring->fence_drv.sync_seq);
  271. return lower_32_bits(emitted);
  272. }
  273. /**
  274. * amdgpu_fence_driver_start_ring - make the fence driver
  275. * ready for use on the requested ring.
  276. *
  277. * @ring: ring to start the fence driver on
  278. * @irq_src: interrupt source to use for this ring
  279. * @irq_type: interrupt type to use for this ring
  280. *
  281. * Make the fence driver ready for processing (all asics).
  282. * Not all asics have all rings, so each asic will only
  283. * start the fence driver on the rings it has.
  284. * Returns 0 for success, errors for failure.
  285. */
  286. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  287. struct amdgpu_irq_src *irq_src,
  288. unsigned irq_type)
  289. {
  290. struct amdgpu_device *adev = ring->adev;
  291. uint64_t index;
  292. if (ring != &adev->uvd.ring) {
  293. ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
  294. ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
  295. } else {
  296. /* put fence directly behind firmware */
  297. index = ALIGN(adev->uvd.fw->size, 8);
  298. ring->fence_drv.cpu_addr = adev->uvd.cpu_addr + index;
  299. ring->fence_drv.gpu_addr = adev->uvd.gpu_addr + index;
  300. }
  301. amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
  302. amdgpu_irq_get(adev, irq_src, irq_type);
  303. ring->fence_drv.irq_src = irq_src;
  304. ring->fence_drv.irq_type = irq_type;
  305. ring->fence_drv.initialized = true;
  306. dev_info(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
  307. "cpu addr 0x%p\n", ring->idx,
  308. ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
  309. return 0;
  310. }
  311. /**
  312. * amdgpu_fence_driver_init_ring - init the fence driver
  313. * for the requested ring.
  314. *
  315. * @ring: ring to init the fence driver on
  316. * @num_hw_submission: number of entries on the hardware queue
  317. *
  318. * Init the fence driver for the requested ring (all asics).
  319. * Helper function for amdgpu_fence_driver_init().
  320. */
  321. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  322. unsigned num_hw_submission)
  323. {
  324. long timeout;
  325. int r;
  326. /* Check that num_hw_submission is a power of two */
  327. if ((num_hw_submission & (num_hw_submission - 1)) != 0)
  328. return -EINVAL;
  329. ring->fence_drv.cpu_addr = NULL;
  330. ring->fence_drv.gpu_addr = 0;
  331. ring->fence_drv.sync_seq = 0;
  332. atomic_set(&ring->fence_drv.last_seq, 0);
  333. ring->fence_drv.initialized = false;
  334. setup_timer(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback,
  335. (unsigned long)ring);
  336. ring->fence_drv.num_fences_mask = num_hw_submission * 2 - 1;
  337. spin_lock_init(&ring->fence_drv.lock);
  338. ring->fence_drv.fences = kcalloc(num_hw_submission * 2, sizeof(void *),
  339. GFP_KERNEL);
  340. if (!ring->fence_drv.fences)
  341. return -ENOMEM;
  342. /* No need to setup the GPU scheduler for KIQ ring */
  343. if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) {
  344. timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
  345. if (timeout == 0) {
  346. /*
  347. * FIXME:
  348. * Delayed workqueue cannot use it directly,
  349. * so the scheduler will not use delayed workqueue if
  350. * MAX_SCHEDULE_TIMEOUT is set.
  351. * Currently keep it simple and silly.
  352. */
  353. timeout = MAX_SCHEDULE_TIMEOUT;
  354. }
  355. r = amd_sched_init(&ring->sched, &amdgpu_sched_ops,
  356. num_hw_submission,
  357. timeout, ring->name);
  358. if (r) {
  359. DRM_ERROR("Failed to create scheduler on ring %s.\n",
  360. ring->name);
  361. return r;
  362. }
  363. }
  364. return 0;
  365. }
  366. /**
  367. * amdgpu_fence_driver_init - init the fence driver
  368. * for all possible rings.
  369. *
  370. * @adev: amdgpu device pointer
  371. *
  372. * Init the fence driver for all possible rings (all asics).
  373. * Not all asics have all rings, so each asic will only
  374. * start the fence driver on the rings it has using
  375. * amdgpu_fence_driver_start_ring().
  376. * Returns 0 for success.
  377. */
  378. int amdgpu_fence_driver_init(struct amdgpu_device *adev)
  379. {
  380. if (amdgpu_debugfs_fence_init(adev))
  381. dev_err(adev->dev, "fence debugfs file creation failed\n");
  382. return 0;
  383. }
  384. /**
  385. * amdgpu_fence_driver_fini - tear down the fence driver
  386. * for all possible rings.
  387. *
  388. * @adev: amdgpu device pointer
  389. *
  390. * Tear down the fence driver for all possible rings (all asics).
  391. */
  392. void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
  393. {
  394. unsigned i, j;
  395. int r;
  396. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  397. struct amdgpu_ring *ring = adev->rings[i];
  398. if (!ring || !ring->fence_drv.initialized)
  399. continue;
  400. r = amdgpu_fence_wait_empty(ring);
  401. if (r) {
  402. /* no need to trigger GPU reset as we are unloading */
  403. amdgpu_fence_driver_force_completion(adev);
  404. }
  405. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  406. ring->fence_drv.irq_type);
  407. amd_sched_fini(&ring->sched);
  408. del_timer_sync(&ring->fence_drv.fallback_timer);
  409. for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
  410. dma_fence_put(ring->fence_drv.fences[j]);
  411. kfree(ring->fence_drv.fences);
  412. ring->fence_drv.fences = NULL;
  413. ring->fence_drv.initialized = false;
  414. }
  415. }
  416. /**
  417. * amdgpu_fence_driver_suspend - suspend the fence driver
  418. * for all possible rings.
  419. *
  420. * @adev: amdgpu device pointer
  421. *
  422. * Suspend the fence driver for all possible rings (all asics).
  423. */
  424. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
  425. {
  426. int i, r;
  427. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  428. struct amdgpu_ring *ring = adev->rings[i];
  429. if (!ring || !ring->fence_drv.initialized)
  430. continue;
  431. /* wait for gpu to finish processing current batch */
  432. r = amdgpu_fence_wait_empty(ring);
  433. if (r) {
  434. /* delay GPU reset to resume */
  435. amdgpu_fence_driver_force_completion(adev);
  436. }
  437. /* disable the interrupt */
  438. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  439. ring->fence_drv.irq_type);
  440. }
  441. }
  442. /**
  443. * amdgpu_fence_driver_resume - resume the fence driver
  444. * for all possible rings.
  445. *
  446. * @adev: amdgpu device pointer
  447. *
  448. * Resume the fence driver for all possible rings (all asics).
  449. * Not all asics have all rings, so each asic will only
  450. * start the fence driver on the rings it has using
  451. * amdgpu_fence_driver_start_ring().
  452. * Returns 0 for success.
  453. */
  454. void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
  455. {
  456. int i;
  457. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  458. struct amdgpu_ring *ring = adev->rings[i];
  459. if (!ring || !ring->fence_drv.initialized)
  460. continue;
  461. /* enable the interrupt */
  462. amdgpu_irq_get(adev, ring->fence_drv.irq_src,
  463. ring->fence_drv.irq_type);
  464. }
  465. }
  466. /**
  467. * amdgpu_fence_driver_force_completion - force all fence waiter to complete
  468. *
  469. * @adev: amdgpu device pointer
  470. *
  471. * In case of GPU reset failure make sure no process keep waiting on fence
  472. * that will never complete.
  473. */
  474. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev)
  475. {
  476. int i;
  477. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  478. struct amdgpu_ring *ring = adev->rings[i];
  479. if (!ring || !ring->fence_drv.initialized)
  480. continue;
  481. amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
  482. }
  483. }
  484. void amdgpu_fence_driver_force_completion_ring(struct amdgpu_ring *ring)
  485. {
  486. if (ring)
  487. amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
  488. }
  489. /*
  490. * Common fence implementation
  491. */
  492. static const char *amdgpu_fence_get_driver_name(struct dma_fence *fence)
  493. {
  494. return "amdgpu";
  495. }
  496. static const char *amdgpu_fence_get_timeline_name(struct dma_fence *f)
  497. {
  498. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  499. return (const char *)fence->ring->name;
  500. }
  501. /**
  502. * amdgpu_fence_enable_signaling - enable signalling on fence
  503. * @fence: fence
  504. *
  505. * This function is called with fence_queue lock held, and adds a callback
  506. * to fence_queue that checks if this fence is signaled, and if so it
  507. * signals the fence and removes itself.
  508. */
  509. static bool amdgpu_fence_enable_signaling(struct dma_fence *f)
  510. {
  511. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  512. struct amdgpu_ring *ring = fence->ring;
  513. if (!timer_pending(&ring->fence_drv.fallback_timer))
  514. amdgpu_fence_schedule_fallback(ring);
  515. DMA_FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
  516. return true;
  517. }
  518. /**
  519. * amdgpu_fence_free - free up the fence memory
  520. *
  521. * @rcu: RCU callback head
  522. *
  523. * Free up the fence memory after the RCU grace period.
  524. */
  525. static void amdgpu_fence_free(struct rcu_head *rcu)
  526. {
  527. struct dma_fence *f = container_of(rcu, struct dma_fence, rcu);
  528. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  529. kmem_cache_free(amdgpu_fence_slab, fence);
  530. }
  531. /**
  532. * amdgpu_fence_release - callback that fence can be freed
  533. *
  534. * @fence: fence
  535. *
  536. * This function is called when the reference count becomes zero.
  537. * It just RCU schedules freeing up the fence.
  538. */
  539. static void amdgpu_fence_release(struct dma_fence *f)
  540. {
  541. call_rcu(&f->rcu, amdgpu_fence_free);
  542. }
  543. static const struct dma_fence_ops amdgpu_fence_ops = {
  544. .get_driver_name = amdgpu_fence_get_driver_name,
  545. .get_timeline_name = amdgpu_fence_get_timeline_name,
  546. .enable_signaling = amdgpu_fence_enable_signaling,
  547. .wait = dma_fence_default_wait,
  548. .release = amdgpu_fence_release,
  549. };
  550. /*
  551. * Fence debugfs
  552. */
  553. #if defined(CONFIG_DEBUG_FS)
  554. static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
  555. {
  556. struct drm_info_node *node = (struct drm_info_node *)m->private;
  557. struct drm_device *dev = node->minor->dev;
  558. struct amdgpu_device *adev = dev->dev_private;
  559. int i;
  560. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  561. struct amdgpu_ring *ring = adev->rings[i];
  562. if (!ring || !ring->fence_drv.initialized)
  563. continue;
  564. amdgpu_fence_process(ring);
  565. seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
  566. seq_printf(m, "Last signaled fence 0x%08x\n",
  567. atomic_read(&ring->fence_drv.last_seq));
  568. seq_printf(m, "Last emitted 0x%08x\n",
  569. ring->fence_drv.sync_seq);
  570. }
  571. return 0;
  572. }
  573. /**
  574. * amdgpu_debugfs_gpu_reset - manually trigger a gpu reset
  575. *
  576. * Manually trigger a gpu reset at the next fence wait.
  577. */
  578. static int amdgpu_debugfs_gpu_reset(struct seq_file *m, void *data)
  579. {
  580. struct drm_info_node *node = (struct drm_info_node *) m->private;
  581. struct drm_device *dev = node->minor->dev;
  582. struct amdgpu_device *adev = dev->dev_private;
  583. seq_printf(m, "gpu reset\n");
  584. amdgpu_gpu_reset(adev);
  585. return 0;
  586. }
  587. static const struct drm_info_list amdgpu_debugfs_fence_list[] = {
  588. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  589. {"amdgpu_gpu_reset", &amdgpu_debugfs_gpu_reset, 0, NULL}
  590. };
  591. static const struct drm_info_list amdgpu_debugfs_fence_list_sriov[] = {
  592. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  593. };
  594. #endif
  595. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
  596. {
  597. #if defined(CONFIG_DEBUG_FS)
  598. if (amdgpu_sriov_vf(adev))
  599. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list_sriov, 1);
  600. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
  601. #else
  602. return 0;
  603. #endif
  604. }