amdgpu_acp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include <linux/irqdomain.h>
  26. #include <linux/pm_domain.h>
  27. #include <linux/platform_device.h>
  28. #include <sound/designware_i2s.h>
  29. #include <sound/pcm.h>
  30. #include "amdgpu.h"
  31. #include "atom.h"
  32. #include "amdgpu_acp.h"
  33. #include "acp_gfx_if.h"
  34. #define ACP_TILE_ON_MASK 0x03
  35. #define ACP_TILE_OFF_MASK 0x02
  36. #define ACP_TILE_ON_RETAIN_REG_MASK 0x1f
  37. #define ACP_TILE_OFF_RETAIN_REG_MASK 0x20
  38. #define ACP_TILE_P1_MASK 0x3e
  39. #define ACP_TILE_P2_MASK 0x3d
  40. #define ACP_TILE_DSP0_MASK 0x3b
  41. #define ACP_TILE_DSP1_MASK 0x37
  42. #define ACP_TILE_DSP2_MASK 0x2f
  43. #define ACP_DMA_REGS_END 0x146c0
  44. #define ACP_I2S_PLAY_REGS_START 0x14840
  45. #define ACP_I2S_PLAY_REGS_END 0x148b4
  46. #define ACP_I2S_CAP_REGS_START 0x148b8
  47. #define ACP_I2S_CAP_REGS_END 0x1496c
  48. #define ACP_I2S_COMP1_CAP_REG_OFFSET 0xac
  49. #define ACP_I2S_COMP2_CAP_REG_OFFSET 0xa8
  50. #define ACP_I2S_COMP1_PLAY_REG_OFFSET 0x6c
  51. #define ACP_I2S_COMP2_PLAY_REG_OFFSET 0x68
  52. #define mmACP_PGFSM_RETAIN_REG 0x51c9
  53. #define mmACP_PGFSM_CONFIG_REG 0x51ca
  54. #define mmACP_PGFSM_READ_REG_0 0x51cc
  55. #define mmACP_MEM_SHUT_DOWN_REQ_LO 0x51f8
  56. #define mmACP_MEM_SHUT_DOWN_REQ_HI 0x51f9
  57. #define mmACP_MEM_SHUT_DOWN_STS_LO 0x51fa
  58. #define mmACP_MEM_SHUT_DOWN_STS_HI 0x51fb
  59. #define ACP_TIMEOUT_LOOP 0x000000FF
  60. #define ACP_DEVS 3
  61. #define ACP_SRC_ID 162
  62. enum {
  63. ACP_TILE_P1 = 0,
  64. ACP_TILE_P2,
  65. ACP_TILE_DSP0,
  66. ACP_TILE_DSP1,
  67. ACP_TILE_DSP2,
  68. };
  69. static int acp_sw_init(void *handle)
  70. {
  71. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  72. adev->acp.parent = adev->dev;
  73. adev->acp.cgs_device =
  74. amdgpu_cgs_create_device(adev);
  75. if (!adev->acp.cgs_device)
  76. return -EINVAL;
  77. return 0;
  78. }
  79. static int acp_sw_fini(void *handle)
  80. {
  81. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  82. if (adev->acp.cgs_device)
  83. amdgpu_cgs_destroy_device(adev->acp.cgs_device);
  84. return 0;
  85. }
  86. /* power off a tile/block within ACP */
  87. static int acp_suspend_tile(void *cgs_dev, int tile)
  88. {
  89. u32 val = 0;
  90. u32 count = 0;
  91. if ((tile < ACP_TILE_P1) || (tile > ACP_TILE_DSP2)) {
  92. pr_err("Invalid ACP tile : %d to suspend\n", tile);
  93. return -1;
  94. }
  95. val = cgs_read_register(cgs_dev, mmACP_PGFSM_READ_REG_0 + tile);
  96. val &= ACP_TILE_ON_MASK;
  97. if (val == 0x0) {
  98. val = cgs_read_register(cgs_dev, mmACP_PGFSM_RETAIN_REG);
  99. val = val | (1 << tile);
  100. cgs_write_register(cgs_dev, mmACP_PGFSM_RETAIN_REG, val);
  101. cgs_write_register(cgs_dev, mmACP_PGFSM_CONFIG_REG,
  102. 0x500 + tile);
  103. count = ACP_TIMEOUT_LOOP;
  104. while (true) {
  105. val = cgs_read_register(cgs_dev, mmACP_PGFSM_READ_REG_0
  106. + tile);
  107. val = val & ACP_TILE_ON_MASK;
  108. if (val == ACP_TILE_OFF_MASK)
  109. break;
  110. if (--count == 0) {
  111. pr_err("Timeout reading ACP PGFSM status\n");
  112. return -ETIMEDOUT;
  113. }
  114. udelay(100);
  115. }
  116. val = cgs_read_register(cgs_dev, mmACP_PGFSM_RETAIN_REG);
  117. val |= ACP_TILE_OFF_RETAIN_REG_MASK;
  118. cgs_write_register(cgs_dev, mmACP_PGFSM_RETAIN_REG, val);
  119. }
  120. return 0;
  121. }
  122. /* power on a tile/block within ACP */
  123. static int acp_resume_tile(void *cgs_dev, int tile)
  124. {
  125. u32 val = 0;
  126. u32 count = 0;
  127. if ((tile < ACP_TILE_P1) || (tile > ACP_TILE_DSP2)) {
  128. pr_err("Invalid ACP tile to resume\n");
  129. return -1;
  130. }
  131. val = cgs_read_register(cgs_dev, mmACP_PGFSM_READ_REG_0 + tile);
  132. val = val & ACP_TILE_ON_MASK;
  133. if (val != 0x0) {
  134. cgs_write_register(cgs_dev, mmACP_PGFSM_CONFIG_REG,
  135. 0x600 + tile);
  136. count = ACP_TIMEOUT_LOOP;
  137. while (true) {
  138. val = cgs_read_register(cgs_dev, mmACP_PGFSM_READ_REG_0
  139. + tile);
  140. val = val & ACP_TILE_ON_MASK;
  141. if (val == 0x0)
  142. break;
  143. if (--count == 0) {
  144. pr_err("Timeout reading ACP PGFSM status\n");
  145. return -ETIMEDOUT;
  146. }
  147. udelay(100);
  148. }
  149. val = cgs_read_register(cgs_dev, mmACP_PGFSM_RETAIN_REG);
  150. if (tile == ACP_TILE_P1)
  151. val = val & (ACP_TILE_P1_MASK);
  152. else if (tile == ACP_TILE_P2)
  153. val = val & (ACP_TILE_P2_MASK);
  154. cgs_write_register(cgs_dev, mmACP_PGFSM_RETAIN_REG, val);
  155. }
  156. return 0;
  157. }
  158. struct acp_pm_domain {
  159. void *cgs_dev;
  160. struct generic_pm_domain gpd;
  161. };
  162. static int acp_poweroff(struct generic_pm_domain *genpd)
  163. {
  164. int i, ret;
  165. struct acp_pm_domain *apd;
  166. apd = container_of(genpd, struct acp_pm_domain, gpd);
  167. if (apd != NULL) {
  168. /* Donot return abruptly if any of power tile fails to suspend.
  169. * Log it and continue powering off other tile
  170. */
  171. for (i = 4; i >= 0 ; i--) {
  172. ret = acp_suspend_tile(apd->cgs_dev, ACP_TILE_P1 + i);
  173. if (ret)
  174. pr_err("ACP tile %d tile suspend failed\n", i);
  175. }
  176. }
  177. return 0;
  178. }
  179. static int acp_poweron(struct generic_pm_domain *genpd)
  180. {
  181. int i, ret;
  182. struct acp_pm_domain *apd;
  183. apd = container_of(genpd, struct acp_pm_domain, gpd);
  184. if (apd != NULL) {
  185. for (i = 0; i < 2; i++) {
  186. ret = acp_resume_tile(apd->cgs_dev, ACP_TILE_P1 + i);
  187. if (ret) {
  188. pr_err("ACP tile %d resume failed\n", i);
  189. break;
  190. }
  191. }
  192. /* Disable DSPs which are not going to be used */
  193. for (i = 0; i < 3; i++) {
  194. ret = acp_suspend_tile(apd->cgs_dev, ACP_TILE_DSP0 + i);
  195. /* Continue suspending other DSP, even if one fails */
  196. if (ret)
  197. pr_err("ACP DSP %d suspend failed\n", i);
  198. }
  199. }
  200. return 0;
  201. }
  202. static struct device *get_mfd_cell_dev(const char *device_name, int r)
  203. {
  204. char auto_dev_name[25];
  205. struct device *dev;
  206. snprintf(auto_dev_name, sizeof(auto_dev_name),
  207. "%s.%d.auto", device_name, r);
  208. dev = bus_find_device_by_name(&platform_bus_type, NULL, auto_dev_name);
  209. dev_info(dev, "device %s added to pm domain\n", auto_dev_name);
  210. return dev;
  211. }
  212. /**
  213. * acp_hw_init - start and test ACP block
  214. *
  215. * @adev: amdgpu_device pointer
  216. *
  217. */
  218. static int acp_hw_init(void *handle)
  219. {
  220. int r, i;
  221. uint64_t acp_base;
  222. struct device *dev;
  223. struct i2s_platform_data *i2s_pdata;
  224. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  225. const struct amdgpu_ip_block *ip_block =
  226. amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_ACP);
  227. if (!ip_block)
  228. return -EINVAL;
  229. r = amd_acp_hw_init(adev->acp.cgs_device,
  230. ip_block->version->major, ip_block->version->minor);
  231. /* -ENODEV means board uses AZ rather than ACP */
  232. if (r == -ENODEV)
  233. return 0;
  234. else if (r)
  235. return r;
  236. r = cgs_get_pci_resource(adev->acp.cgs_device, CGS_RESOURCE_TYPE_MMIO,
  237. 0x5289, 0, &acp_base);
  238. if (r == -ENODEV)
  239. return 0;
  240. else if (r)
  241. return r;
  242. if (adev->asic_type != CHIP_STONEY) {
  243. adev->acp.acp_genpd = kzalloc(sizeof(struct acp_pm_domain), GFP_KERNEL);
  244. if (adev->acp.acp_genpd == NULL)
  245. return -ENOMEM;
  246. adev->acp.acp_genpd->gpd.name = "ACP_AUDIO";
  247. adev->acp.acp_genpd->gpd.power_off = acp_poweroff;
  248. adev->acp.acp_genpd->gpd.power_on = acp_poweron;
  249. adev->acp.acp_genpd->cgs_dev = adev->acp.cgs_device;
  250. pm_genpd_init(&adev->acp.acp_genpd->gpd, NULL, false);
  251. }
  252. adev->acp.acp_cell = kzalloc(sizeof(struct mfd_cell) * ACP_DEVS,
  253. GFP_KERNEL);
  254. if (adev->acp.acp_cell == NULL)
  255. return -ENOMEM;
  256. adev->acp.acp_res = kzalloc(sizeof(struct resource) * 4, GFP_KERNEL);
  257. if (adev->acp.acp_res == NULL) {
  258. kfree(adev->acp.acp_cell);
  259. return -ENOMEM;
  260. }
  261. i2s_pdata = kzalloc(sizeof(struct i2s_platform_data) * 2, GFP_KERNEL);
  262. if (i2s_pdata == NULL) {
  263. kfree(adev->acp.acp_res);
  264. kfree(adev->acp.acp_cell);
  265. return -ENOMEM;
  266. }
  267. switch (adev->asic_type) {
  268. case CHIP_STONEY:
  269. i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  270. DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  271. break;
  272. default:
  273. i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
  274. }
  275. i2s_pdata[0].cap = DWC_I2S_PLAY;
  276. i2s_pdata[0].snd_rates = SNDRV_PCM_RATE_8000_96000;
  277. i2s_pdata[0].i2s_reg_comp1 = ACP_I2S_COMP1_PLAY_REG_OFFSET;
  278. i2s_pdata[0].i2s_reg_comp2 = ACP_I2S_COMP2_PLAY_REG_OFFSET;
  279. switch (adev->asic_type) {
  280. case CHIP_STONEY:
  281. i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  282. DW_I2S_QUIRK_COMP_PARAM1 |
  283. DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  284. break;
  285. default:
  286. i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  287. DW_I2S_QUIRK_COMP_PARAM1;
  288. }
  289. i2s_pdata[1].cap = DWC_I2S_RECORD;
  290. i2s_pdata[1].snd_rates = SNDRV_PCM_RATE_8000_96000;
  291. i2s_pdata[1].i2s_reg_comp1 = ACP_I2S_COMP1_CAP_REG_OFFSET;
  292. i2s_pdata[1].i2s_reg_comp2 = ACP_I2S_COMP2_CAP_REG_OFFSET;
  293. adev->acp.acp_res[0].name = "acp2x_dma";
  294. adev->acp.acp_res[0].flags = IORESOURCE_MEM;
  295. adev->acp.acp_res[0].start = acp_base;
  296. adev->acp.acp_res[0].end = acp_base + ACP_DMA_REGS_END;
  297. adev->acp.acp_res[1].name = "acp2x_dw_i2s_play";
  298. adev->acp.acp_res[1].flags = IORESOURCE_MEM;
  299. adev->acp.acp_res[1].start = acp_base + ACP_I2S_PLAY_REGS_START;
  300. adev->acp.acp_res[1].end = acp_base + ACP_I2S_PLAY_REGS_END;
  301. adev->acp.acp_res[2].name = "acp2x_dw_i2s_cap";
  302. adev->acp.acp_res[2].flags = IORESOURCE_MEM;
  303. adev->acp.acp_res[2].start = acp_base + ACP_I2S_CAP_REGS_START;
  304. adev->acp.acp_res[2].end = acp_base + ACP_I2S_CAP_REGS_END;
  305. adev->acp.acp_res[3].name = "acp2x_dma_irq";
  306. adev->acp.acp_res[3].flags = IORESOURCE_IRQ;
  307. adev->acp.acp_res[3].start = amdgpu_irq_create_mapping(adev, 162);
  308. adev->acp.acp_res[3].end = adev->acp.acp_res[3].start;
  309. adev->acp.acp_cell[0].name = "acp_audio_dma";
  310. adev->acp.acp_cell[0].num_resources = 4;
  311. adev->acp.acp_cell[0].resources = &adev->acp.acp_res[0];
  312. adev->acp.acp_cell[1].name = "designware-i2s";
  313. adev->acp.acp_cell[1].num_resources = 1;
  314. adev->acp.acp_cell[1].resources = &adev->acp.acp_res[1];
  315. adev->acp.acp_cell[1].platform_data = &i2s_pdata[0];
  316. adev->acp.acp_cell[1].pdata_size = sizeof(struct i2s_platform_data);
  317. adev->acp.acp_cell[2].name = "designware-i2s";
  318. adev->acp.acp_cell[2].num_resources = 1;
  319. adev->acp.acp_cell[2].resources = &adev->acp.acp_res[2];
  320. adev->acp.acp_cell[2].platform_data = &i2s_pdata[1];
  321. adev->acp.acp_cell[2].pdata_size = sizeof(struct i2s_platform_data);
  322. r = mfd_add_hotplug_devices(adev->acp.parent, adev->acp.acp_cell,
  323. ACP_DEVS);
  324. if (r)
  325. return r;
  326. if (adev->asic_type != CHIP_STONEY) {
  327. for (i = 0; i < ACP_DEVS ; i++) {
  328. dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
  329. r = pm_genpd_add_device(&adev->acp.acp_genpd->gpd, dev);
  330. if (r) {
  331. dev_err(dev, "Failed to add dev to genpd\n");
  332. return r;
  333. }
  334. }
  335. }
  336. return 0;
  337. }
  338. /**
  339. * acp_hw_fini - stop the hardware block
  340. *
  341. * @adev: amdgpu_device pointer
  342. *
  343. */
  344. static int acp_hw_fini(void *handle)
  345. {
  346. int i, ret;
  347. struct device *dev;
  348. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  349. /* return early if no ACP */
  350. if (!adev->acp.acp_cell)
  351. return 0;
  352. if (adev->acp.acp_genpd) {
  353. for (i = 0; i < ACP_DEVS ; i++) {
  354. dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
  355. ret = pm_genpd_remove_device(&adev->acp.acp_genpd->gpd, dev);
  356. /* If removal fails, dont giveup and try rest */
  357. if (ret)
  358. dev_err(dev, "remove dev from genpd failed\n");
  359. }
  360. kfree(adev->acp.acp_genpd);
  361. }
  362. mfd_remove_devices(adev->acp.parent);
  363. kfree(adev->acp.acp_res);
  364. kfree(adev->acp.acp_cell);
  365. return 0;
  366. }
  367. static int acp_suspend(void *handle)
  368. {
  369. return 0;
  370. }
  371. static int acp_resume(void *handle)
  372. {
  373. return 0;
  374. }
  375. static int acp_early_init(void *handle)
  376. {
  377. return 0;
  378. }
  379. static bool acp_is_idle(void *handle)
  380. {
  381. return true;
  382. }
  383. static int acp_wait_for_idle(void *handle)
  384. {
  385. return 0;
  386. }
  387. static int acp_soft_reset(void *handle)
  388. {
  389. return 0;
  390. }
  391. static int acp_set_clockgating_state(void *handle,
  392. enum amd_clockgating_state state)
  393. {
  394. return 0;
  395. }
  396. static int acp_set_powergating_state(void *handle,
  397. enum amd_powergating_state state)
  398. {
  399. return 0;
  400. }
  401. static const struct amd_ip_funcs acp_ip_funcs = {
  402. .name = "acp_ip",
  403. .early_init = acp_early_init,
  404. .late_init = NULL,
  405. .sw_init = acp_sw_init,
  406. .sw_fini = acp_sw_fini,
  407. .hw_init = acp_hw_init,
  408. .hw_fini = acp_hw_fini,
  409. .suspend = acp_suspend,
  410. .resume = acp_resume,
  411. .is_idle = acp_is_idle,
  412. .wait_for_idle = acp_wait_for_idle,
  413. .soft_reset = acp_soft_reset,
  414. .set_clockgating_state = acp_set_clockgating_state,
  415. .set_powergating_state = acp_set_powergating_state,
  416. };
  417. const struct amdgpu_ip_block_version acp_ip_block =
  418. {
  419. .type = AMD_IP_BLOCK_TYPE_ACP,
  420. .major = 2,
  421. .minor = 2,
  422. .rev = 0,
  423. .funcs = &acp_ip_funcs,
  424. };