amdgpu.h 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <kgd_kfd_interface.h>
  46. #include "amd_shared.h"
  47. #include "amdgpu_mode.h"
  48. #include "amdgpu_ih.h"
  49. #include "amdgpu_irq.h"
  50. #include "amdgpu_ucode.h"
  51. #include "amdgpu_ttm.h"
  52. #include "amdgpu_psp.h"
  53. #include "amdgpu_gds.h"
  54. #include "amdgpu_sync.h"
  55. #include "amdgpu_ring.h"
  56. #include "amdgpu_vm.h"
  57. #include "amd_powerplay.h"
  58. #include "amdgpu_dpm.h"
  59. #include "amdgpu_acp.h"
  60. #include "amdgpu_uvd.h"
  61. #include "amdgpu_vce.h"
  62. #include "amdgpu_vcn.h"
  63. #include "gpu_scheduler.h"
  64. #include "amdgpu_virt.h"
  65. #include "amdgpu_gart.h"
  66. /*
  67. * Modules parameters.
  68. */
  69. extern int amdgpu_modeset;
  70. extern int amdgpu_vram_limit;
  71. extern int amdgpu_vis_vram_limit;
  72. extern int amdgpu_gart_size;
  73. extern int amdgpu_gtt_size;
  74. extern int amdgpu_moverate;
  75. extern int amdgpu_benchmarking;
  76. extern int amdgpu_testing;
  77. extern int amdgpu_audio;
  78. extern int amdgpu_disp_priority;
  79. extern int amdgpu_hw_i2c;
  80. extern int amdgpu_pcie_gen2;
  81. extern int amdgpu_msi;
  82. extern int amdgpu_lockup_timeout;
  83. extern int amdgpu_dpm;
  84. extern int amdgpu_fw_load_type;
  85. extern int amdgpu_aspm;
  86. extern int amdgpu_runtime_pm;
  87. extern unsigned amdgpu_ip_block_mask;
  88. extern int amdgpu_bapm;
  89. extern int amdgpu_deep_color;
  90. extern int amdgpu_vm_size;
  91. extern int amdgpu_vm_block_size;
  92. extern int amdgpu_vm_fragment_size;
  93. extern int amdgpu_vm_fault_stop;
  94. extern int amdgpu_vm_debug;
  95. extern int amdgpu_vm_update_mode;
  96. extern int amdgpu_sched_jobs;
  97. extern int amdgpu_sched_hw_submission;
  98. extern int amdgpu_no_evict;
  99. extern int amdgpu_direct_gma_size;
  100. extern unsigned amdgpu_pcie_gen_cap;
  101. extern unsigned amdgpu_pcie_lane_cap;
  102. extern unsigned amdgpu_cg_mask;
  103. extern unsigned amdgpu_pg_mask;
  104. extern unsigned amdgpu_sdma_phase_quantum;
  105. extern char *amdgpu_disable_cu;
  106. extern char *amdgpu_virtual_display;
  107. extern unsigned amdgpu_pp_feature_mask;
  108. extern int amdgpu_vram_page_split;
  109. extern int amdgpu_ngg;
  110. extern int amdgpu_prim_buf_per_se;
  111. extern int amdgpu_pos_buf_per_se;
  112. extern int amdgpu_cntl_sb_buf_per_se;
  113. extern int amdgpu_param_buf_per_se;
  114. extern int amdgpu_job_hang_limit;
  115. extern int amdgpu_lbpw;
  116. #ifdef CONFIG_DRM_AMDGPU_SI
  117. extern int amdgpu_si_support;
  118. #endif
  119. #ifdef CONFIG_DRM_AMDGPU_CIK
  120. extern int amdgpu_cik_support;
  121. #endif
  122. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  123. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  124. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  125. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  126. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  127. #define AMDGPU_IB_POOL_SIZE 16
  128. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  129. #define AMDGPUFB_CONN_LIMIT 4
  130. #define AMDGPU_BIOS_NUM_SCRATCH 16
  131. /* max number of IP instances */
  132. #define AMDGPU_MAX_SDMA_INSTANCES 2
  133. /* hard reset data */
  134. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  135. /* reset flags */
  136. #define AMDGPU_RESET_GFX (1 << 0)
  137. #define AMDGPU_RESET_COMPUTE (1 << 1)
  138. #define AMDGPU_RESET_DMA (1 << 2)
  139. #define AMDGPU_RESET_CP (1 << 3)
  140. #define AMDGPU_RESET_GRBM (1 << 4)
  141. #define AMDGPU_RESET_DMA1 (1 << 5)
  142. #define AMDGPU_RESET_RLC (1 << 6)
  143. #define AMDGPU_RESET_SEM (1 << 7)
  144. #define AMDGPU_RESET_IH (1 << 8)
  145. #define AMDGPU_RESET_VMC (1 << 9)
  146. #define AMDGPU_RESET_MC (1 << 10)
  147. #define AMDGPU_RESET_DISPLAY (1 << 11)
  148. #define AMDGPU_RESET_UVD (1 << 12)
  149. #define AMDGPU_RESET_VCE (1 << 13)
  150. #define AMDGPU_RESET_VCE1 (1 << 14)
  151. /* GFX current status */
  152. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  153. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  154. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  155. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  156. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  157. /* max cursor sizes (in pixels) */
  158. #define CIK_CURSOR_WIDTH 128
  159. #define CIK_CURSOR_HEIGHT 128
  160. struct amdgpu_device;
  161. struct amdgpu_ib;
  162. struct amdgpu_cs_parser;
  163. struct amdgpu_job;
  164. struct amdgpu_irq_src;
  165. struct amdgpu_fpriv;
  166. enum amdgpu_cp_irq {
  167. AMDGPU_CP_IRQ_GFX_EOP = 0,
  168. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  169. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  170. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  171. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  172. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  173. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  174. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  175. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  176. AMDGPU_CP_IRQ_LAST
  177. };
  178. enum amdgpu_sdma_irq {
  179. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  180. AMDGPU_SDMA_IRQ_TRAP1,
  181. AMDGPU_SDMA_IRQ_LAST
  182. };
  183. enum amdgpu_thermal_irq {
  184. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  185. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  186. AMDGPU_THERMAL_IRQ_LAST
  187. };
  188. enum amdgpu_kiq_irq {
  189. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  190. AMDGPU_CP_KIQ_IRQ_LAST
  191. };
  192. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  193. enum amd_ip_block_type block_type,
  194. enum amd_clockgating_state state);
  195. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  196. enum amd_ip_block_type block_type,
  197. enum amd_powergating_state state);
  198. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  199. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  200. enum amd_ip_block_type block_type);
  201. bool amdgpu_is_idle(struct amdgpu_device *adev,
  202. enum amd_ip_block_type block_type);
  203. #define AMDGPU_MAX_IP_NUM 16
  204. struct amdgpu_ip_block_status {
  205. bool valid;
  206. bool sw;
  207. bool hw;
  208. bool late_initialized;
  209. bool hang;
  210. };
  211. struct amdgpu_ip_block_version {
  212. const enum amd_ip_block_type type;
  213. const u32 major;
  214. const u32 minor;
  215. const u32 rev;
  216. const struct amd_ip_funcs *funcs;
  217. };
  218. struct amdgpu_ip_block {
  219. struct amdgpu_ip_block_status status;
  220. const struct amdgpu_ip_block_version *version;
  221. };
  222. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  223. enum amd_ip_block_type type,
  224. u32 major, u32 minor);
  225. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  226. enum amd_ip_block_type type);
  227. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  228. const struct amdgpu_ip_block_version *ip_block_version);
  229. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  230. struct amdgpu_buffer_funcs {
  231. /* maximum bytes in a single operation */
  232. uint32_t copy_max_bytes;
  233. /* number of dw to reserve per operation */
  234. unsigned copy_num_dw;
  235. /* used for buffer migration */
  236. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  237. /* src addr in bytes */
  238. uint64_t src_offset,
  239. /* dst addr in bytes */
  240. uint64_t dst_offset,
  241. /* number of byte to transfer */
  242. uint32_t byte_count);
  243. /* maximum bytes in a single operation */
  244. uint32_t fill_max_bytes;
  245. /* number of dw to reserve per operation */
  246. unsigned fill_num_dw;
  247. /* used for buffer clearing */
  248. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  249. /* value to write to memory */
  250. uint32_t src_data,
  251. /* dst addr in bytes */
  252. uint64_t dst_offset,
  253. /* number of byte to fill */
  254. uint32_t byte_count);
  255. };
  256. /* provided by hw blocks that can write ptes, e.g., sdma */
  257. struct amdgpu_vm_pte_funcs {
  258. /* copy pte entries from GART */
  259. void (*copy_pte)(struct amdgpu_ib *ib,
  260. uint64_t pe, uint64_t src,
  261. unsigned count);
  262. /* write pte one entry at a time with addr mapping */
  263. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  264. uint64_t value, unsigned count,
  265. uint32_t incr);
  266. /* for linear pte/pde updates without addr mapping */
  267. void (*set_pte_pde)(struct amdgpu_ib *ib,
  268. uint64_t pe,
  269. uint64_t addr, unsigned count,
  270. uint32_t incr, uint64_t flags);
  271. };
  272. /* provided by the gmc block */
  273. struct amdgpu_gart_funcs {
  274. /* flush the vm tlb via mmio */
  275. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  276. uint32_t vmid);
  277. /* write pte/pde updates using the cpu */
  278. int (*set_pte_pde)(struct amdgpu_device *adev,
  279. void *cpu_pt_addr, /* cpu addr of page table */
  280. uint32_t gpu_page_idx, /* pte/pde to update */
  281. uint64_t addr, /* addr to write into pte/pde */
  282. uint64_t flags); /* access flags */
  283. /* enable/disable PRT support */
  284. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  285. /* set pte flags based per asic */
  286. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  287. uint32_t flags);
  288. /* get the pde for a given mc addr */
  289. u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
  290. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  291. };
  292. /* provided by the ih block */
  293. struct amdgpu_ih_funcs {
  294. /* ring read/write ptr handling, called from interrupt context */
  295. u32 (*get_wptr)(struct amdgpu_device *adev);
  296. void (*decode_iv)(struct amdgpu_device *adev,
  297. struct amdgpu_iv_entry *entry);
  298. void (*set_rptr)(struct amdgpu_device *adev);
  299. };
  300. /*
  301. * BIOS.
  302. */
  303. bool amdgpu_get_bios(struct amdgpu_device *adev);
  304. bool amdgpu_read_bios(struct amdgpu_device *adev);
  305. /*
  306. * Dummy page
  307. */
  308. struct amdgpu_dummy_page {
  309. struct page *page;
  310. dma_addr_t addr;
  311. };
  312. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  313. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  314. /*
  315. * Clocks
  316. */
  317. #define AMDGPU_MAX_PPLL 3
  318. struct amdgpu_clock {
  319. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  320. struct amdgpu_pll spll;
  321. struct amdgpu_pll mpll;
  322. /* 10 Khz units */
  323. uint32_t default_mclk;
  324. uint32_t default_sclk;
  325. uint32_t default_dispclk;
  326. uint32_t current_dispclk;
  327. uint32_t dp_extclk;
  328. uint32_t max_pixel_clock;
  329. };
  330. /*
  331. * GEM.
  332. */
  333. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  334. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  335. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  336. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  337. struct drm_file *file_priv);
  338. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  339. struct drm_file *file_priv);
  340. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  341. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  342. struct drm_gem_object *
  343. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  344. struct dma_buf_attachment *attach,
  345. struct sg_table *sg);
  346. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  347. struct drm_gem_object *gobj,
  348. int flags);
  349. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  350. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  351. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  352. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  353. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  354. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  355. /* sub-allocation manager, it has to be protected by another lock.
  356. * By conception this is an helper for other part of the driver
  357. * like the indirect buffer or semaphore, which both have their
  358. * locking.
  359. *
  360. * Principe is simple, we keep a list of sub allocation in offset
  361. * order (first entry has offset == 0, last entry has the highest
  362. * offset).
  363. *
  364. * When allocating new object we first check if there is room at
  365. * the end total_size - (last_object_offset + last_object_size) >=
  366. * alloc_size. If so we allocate new object there.
  367. *
  368. * When there is not enough room at the end, we start waiting for
  369. * each sub object until we reach object_offset+object_size >=
  370. * alloc_size, this object then become the sub object we return.
  371. *
  372. * Alignment can't be bigger than page size.
  373. *
  374. * Hole are not considered for allocation to keep things simple.
  375. * Assumption is that there won't be hole (all object on same
  376. * alignment).
  377. */
  378. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  379. struct amdgpu_sa_manager {
  380. wait_queue_head_t wq;
  381. struct amdgpu_bo *bo;
  382. struct list_head *hole;
  383. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  384. struct list_head olist;
  385. unsigned size;
  386. uint64_t gpu_addr;
  387. void *cpu_ptr;
  388. uint32_t domain;
  389. uint32_t align;
  390. };
  391. /* sub-allocation buffer */
  392. struct amdgpu_sa_bo {
  393. struct list_head olist;
  394. struct list_head flist;
  395. struct amdgpu_sa_manager *manager;
  396. unsigned soffset;
  397. unsigned eoffset;
  398. struct dma_fence *fence;
  399. };
  400. /*
  401. * GEM objects.
  402. */
  403. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  404. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  405. int alignment, u32 initial_domain,
  406. u64 flags, bool kernel,
  407. struct drm_gem_object **obj);
  408. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  409. struct drm_device *dev,
  410. struct drm_mode_create_dumb *args);
  411. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  412. struct drm_device *dev,
  413. uint32_t handle, uint64_t *offset_p);
  414. int amdgpu_fence_slab_init(void);
  415. void amdgpu_fence_slab_fini(void);
  416. /*
  417. * VMHUB structures, functions & helpers
  418. */
  419. struct amdgpu_vmhub {
  420. uint32_t ctx0_ptb_addr_lo32;
  421. uint32_t ctx0_ptb_addr_hi32;
  422. uint32_t vm_inv_eng0_req;
  423. uint32_t vm_inv_eng0_ack;
  424. uint32_t vm_context0_cntl;
  425. uint32_t vm_l2_pro_fault_status;
  426. uint32_t vm_l2_pro_fault_cntl;
  427. };
  428. /*
  429. * GPU MC structures, functions & helpers
  430. */
  431. struct amdgpu_mc {
  432. resource_size_t aper_size;
  433. resource_size_t aper_base;
  434. resource_size_t agp_base;
  435. /* for some chips with <= 32MB we need to lie
  436. * about vram size near mc fb location */
  437. u64 mc_vram_size;
  438. u64 visible_vram_size;
  439. u64 gart_size;
  440. u64 gart_start;
  441. u64 gart_end;
  442. u64 vram_start;
  443. u64 vram_end;
  444. unsigned vram_width;
  445. u64 real_vram_size;
  446. int vram_mtrr;
  447. u64 mc_mask;
  448. const struct firmware *fw; /* MC firmware */
  449. uint32_t fw_version;
  450. struct amdgpu_irq_src vm_fault;
  451. uint32_t vram_type;
  452. uint32_t srbm_soft_reset;
  453. bool prt_warning;
  454. uint64_t stolen_size;
  455. /* apertures */
  456. u64 shared_aperture_start;
  457. u64 shared_aperture_end;
  458. u64 private_aperture_start;
  459. u64 private_aperture_end;
  460. /* protects concurrent invalidation */
  461. spinlock_t invalidate_lock;
  462. };
  463. /*
  464. * GPU doorbell structures, functions & helpers
  465. */
  466. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  467. {
  468. AMDGPU_DOORBELL_KIQ = 0x000,
  469. AMDGPU_DOORBELL_HIQ = 0x001,
  470. AMDGPU_DOORBELL_DIQ = 0x002,
  471. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  472. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  473. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  474. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  475. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  476. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  477. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  478. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  479. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  480. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  481. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  482. AMDGPU_DOORBELL_IH = 0x1E8,
  483. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  484. AMDGPU_DOORBELL_INVALID = 0xFFFF
  485. } AMDGPU_DOORBELL_ASSIGNMENT;
  486. struct amdgpu_doorbell {
  487. /* doorbell mmio */
  488. resource_size_t base;
  489. resource_size_t size;
  490. u32 __iomem *ptr;
  491. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  492. };
  493. /*
  494. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  495. */
  496. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  497. {
  498. /*
  499. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  500. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  501. * Compute related doorbells are allocated from 0x00 to 0x8a
  502. */
  503. /* kernel scheduling */
  504. AMDGPU_DOORBELL64_KIQ = 0x00,
  505. /* HSA interface queue and debug queue */
  506. AMDGPU_DOORBELL64_HIQ = 0x01,
  507. AMDGPU_DOORBELL64_DIQ = 0x02,
  508. /* Compute engines */
  509. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  510. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  511. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  512. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  513. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  514. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  515. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  516. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  517. /* User queue doorbell range (128 doorbells) */
  518. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  519. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  520. /* Graphics engine */
  521. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  522. /*
  523. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  524. * Graphics voltage island aperture 1
  525. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  526. */
  527. /* sDMA engines */
  528. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  529. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  530. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  531. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  532. /* Interrupt handler */
  533. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  534. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  535. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  536. /* VCN engine use 32 bits doorbell */
  537. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  538. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  539. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  540. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  541. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  542. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  543. */
  544. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
  545. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
  546. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
  547. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
  548. AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
  549. AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
  550. AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
  551. AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
  552. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  553. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  554. } AMDGPU_DOORBELL64_ASSIGNMENT;
  555. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  556. phys_addr_t *aperture_base,
  557. size_t *aperture_size,
  558. size_t *start_offset);
  559. /*
  560. * IRQS.
  561. */
  562. struct amdgpu_flip_work {
  563. struct delayed_work flip_work;
  564. struct work_struct unpin_work;
  565. struct amdgpu_device *adev;
  566. int crtc_id;
  567. u32 target_vblank;
  568. uint64_t base;
  569. struct drm_pending_vblank_event *event;
  570. struct amdgpu_bo *old_abo;
  571. struct dma_fence *excl;
  572. unsigned shared_count;
  573. struct dma_fence **shared;
  574. struct dma_fence_cb cb;
  575. bool async;
  576. };
  577. /*
  578. * CP & rings.
  579. */
  580. struct amdgpu_ib {
  581. struct amdgpu_sa_bo *sa_bo;
  582. uint32_t length_dw;
  583. uint64_t gpu_addr;
  584. uint32_t *ptr;
  585. uint32_t flags;
  586. };
  587. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  588. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  589. struct amdgpu_job **job, struct amdgpu_vm *vm);
  590. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  591. struct amdgpu_job **job);
  592. void amdgpu_job_free_resources(struct amdgpu_job *job);
  593. void amdgpu_job_free(struct amdgpu_job *job);
  594. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  595. struct amd_sched_entity *entity, void *owner,
  596. struct dma_fence **f);
  597. /*
  598. * Queue manager
  599. */
  600. struct amdgpu_queue_mapper {
  601. int hw_ip;
  602. struct mutex lock;
  603. /* protected by lock */
  604. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  605. };
  606. struct amdgpu_queue_mgr {
  607. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  608. };
  609. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  610. struct amdgpu_queue_mgr *mgr);
  611. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  612. struct amdgpu_queue_mgr *mgr);
  613. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  614. struct amdgpu_queue_mgr *mgr,
  615. u32 hw_ip, u32 instance, u32 ring,
  616. struct amdgpu_ring **out_ring);
  617. /*
  618. * context related structures
  619. */
  620. struct amdgpu_ctx_ring {
  621. uint64_t sequence;
  622. struct dma_fence **fences;
  623. struct amd_sched_entity entity;
  624. };
  625. struct amdgpu_ctx {
  626. struct kref refcount;
  627. struct amdgpu_device *adev;
  628. struct amdgpu_queue_mgr queue_mgr;
  629. unsigned reset_counter;
  630. spinlock_t ring_lock;
  631. struct dma_fence **fences;
  632. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  633. bool preamble_presented;
  634. };
  635. struct amdgpu_ctx_mgr {
  636. struct amdgpu_device *adev;
  637. struct mutex lock;
  638. /* protected by lock */
  639. struct idr ctx_handles;
  640. };
  641. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  642. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  643. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  644. struct dma_fence *fence);
  645. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  646. struct amdgpu_ring *ring, uint64_t seq);
  647. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  648. struct drm_file *filp);
  649. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  650. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  651. /*
  652. * file private structure
  653. */
  654. struct amdgpu_fpriv {
  655. struct amdgpu_vm vm;
  656. struct amdgpu_bo_va *prt_va;
  657. struct amdgpu_bo_va *csa_va;
  658. struct mutex bo_list_lock;
  659. struct idr bo_list_handles;
  660. struct amdgpu_ctx_mgr ctx_mgr;
  661. u32 vram_lost_counter;
  662. };
  663. /*
  664. * residency list
  665. */
  666. struct amdgpu_bo_list_entry {
  667. struct amdgpu_bo *robj;
  668. struct ttm_validate_buffer tv;
  669. struct amdgpu_bo_va *bo_va;
  670. uint32_t priority;
  671. struct page **user_pages;
  672. int user_invalidated;
  673. };
  674. struct amdgpu_bo_list {
  675. struct mutex lock;
  676. struct rcu_head rhead;
  677. struct kref refcount;
  678. struct amdgpu_bo *gds_obj;
  679. struct amdgpu_bo *gws_obj;
  680. struct amdgpu_bo *oa_obj;
  681. unsigned first_userptr;
  682. unsigned num_entries;
  683. struct amdgpu_bo_list_entry *array;
  684. };
  685. struct amdgpu_bo_list *
  686. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  687. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  688. struct list_head *validated);
  689. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  690. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  691. /*
  692. * GFX stuff
  693. */
  694. #include "clearstate_defs.h"
  695. struct amdgpu_rlc_funcs {
  696. void (*enter_safe_mode)(struct amdgpu_device *adev);
  697. void (*exit_safe_mode)(struct amdgpu_device *adev);
  698. };
  699. struct amdgpu_rlc {
  700. /* for power gating */
  701. struct amdgpu_bo *save_restore_obj;
  702. uint64_t save_restore_gpu_addr;
  703. volatile uint32_t *sr_ptr;
  704. const u32 *reg_list;
  705. u32 reg_list_size;
  706. /* for clear state */
  707. struct amdgpu_bo *clear_state_obj;
  708. uint64_t clear_state_gpu_addr;
  709. volatile uint32_t *cs_ptr;
  710. const struct cs_section_def *cs_data;
  711. u32 clear_state_size;
  712. /* for cp tables */
  713. struct amdgpu_bo *cp_table_obj;
  714. uint64_t cp_table_gpu_addr;
  715. volatile uint32_t *cp_table_ptr;
  716. u32 cp_table_size;
  717. /* safe mode for updating CG/PG state */
  718. bool in_safe_mode;
  719. const struct amdgpu_rlc_funcs *funcs;
  720. /* for firmware data */
  721. u32 save_and_restore_offset;
  722. u32 clear_state_descriptor_offset;
  723. u32 avail_scratch_ram_locations;
  724. u32 reg_restore_list_size;
  725. u32 reg_list_format_start;
  726. u32 reg_list_format_separate_start;
  727. u32 starting_offsets_start;
  728. u32 reg_list_format_size_bytes;
  729. u32 reg_list_size_bytes;
  730. u32 *register_list_format;
  731. u32 *register_restore;
  732. };
  733. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  734. struct amdgpu_mec {
  735. struct amdgpu_bo *hpd_eop_obj;
  736. u64 hpd_eop_gpu_addr;
  737. struct amdgpu_bo *mec_fw_obj;
  738. u64 mec_fw_gpu_addr;
  739. u32 num_mec;
  740. u32 num_pipe_per_mec;
  741. u32 num_queue_per_pipe;
  742. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  743. /* These are the resources for which amdgpu takes ownership */
  744. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  745. };
  746. struct amdgpu_kiq {
  747. u64 eop_gpu_addr;
  748. struct amdgpu_bo *eop_obj;
  749. struct mutex ring_mutex;
  750. struct amdgpu_ring ring;
  751. struct amdgpu_irq_src irq;
  752. };
  753. /*
  754. * GPU scratch registers structures, functions & helpers
  755. */
  756. struct amdgpu_scratch {
  757. unsigned num_reg;
  758. uint32_t reg_base;
  759. uint32_t free_mask;
  760. };
  761. /*
  762. * GFX configurations
  763. */
  764. #define AMDGPU_GFX_MAX_SE 4
  765. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  766. struct amdgpu_rb_config {
  767. uint32_t rb_backend_disable;
  768. uint32_t user_rb_backend_disable;
  769. uint32_t raster_config;
  770. uint32_t raster_config_1;
  771. };
  772. struct gb_addr_config {
  773. uint16_t pipe_interleave_size;
  774. uint8_t num_pipes;
  775. uint8_t max_compress_frags;
  776. uint8_t num_banks;
  777. uint8_t num_se;
  778. uint8_t num_rb_per_se;
  779. };
  780. struct amdgpu_gfx_config {
  781. unsigned max_shader_engines;
  782. unsigned max_tile_pipes;
  783. unsigned max_cu_per_sh;
  784. unsigned max_sh_per_se;
  785. unsigned max_backends_per_se;
  786. unsigned max_texture_channel_caches;
  787. unsigned max_gprs;
  788. unsigned max_gs_threads;
  789. unsigned max_hw_contexts;
  790. unsigned sc_prim_fifo_size_frontend;
  791. unsigned sc_prim_fifo_size_backend;
  792. unsigned sc_hiz_tile_fifo_size;
  793. unsigned sc_earlyz_tile_fifo_size;
  794. unsigned num_tile_pipes;
  795. unsigned backend_enable_mask;
  796. unsigned mem_max_burst_length_bytes;
  797. unsigned mem_row_size_in_kb;
  798. unsigned shader_engine_tile_size;
  799. unsigned num_gpus;
  800. unsigned multi_gpu_tile_size;
  801. unsigned mc_arb_ramcfg;
  802. unsigned gb_addr_config;
  803. unsigned num_rbs;
  804. unsigned gs_vgt_table_depth;
  805. unsigned gs_prim_buffer_depth;
  806. uint32_t tile_mode_array[32];
  807. uint32_t macrotile_mode_array[16];
  808. struct gb_addr_config gb_addr_config_fields;
  809. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  810. /* gfx configure feature */
  811. uint32_t double_offchip_lds_buf;
  812. };
  813. struct amdgpu_cu_info {
  814. uint32_t max_waves_per_simd;
  815. uint32_t wave_front_size;
  816. uint32_t max_scratch_slots_per_cu;
  817. uint32_t lds_size;
  818. /* total active CU number */
  819. uint32_t number;
  820. uint32_t ao_cu_mask;
  821. uint32_t ao_cu_bitmap[4][4];
  822. uint32_t bitmap[4][4];
  823. };
  824. struct amdgpu_gfx_funcs {
  825. /* get the gpu clock counter */
  826. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  827. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  828. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  829. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  830. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  831. };
  832. struct amdgpu_ngg_buf {
  833. struct amdgpu_bo *bo;
  834. uint64_t gpu_addr;
  835. uint32_t size;
  836. uint32_t bo_size;
  837. };
  838. enum {
  839. NGG_PRIM = 0,
  840. NGG_POS,
  841. NGG_CNTL,
  842. NGG_PARAM,
  843. NGG_BUF_MAX
  844. };
  845. struct amdgpu_ngg {
  846. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  847. uint32_t gds_reserve_addr;
  848. uint32_t gds_reserve_size;
  849. bool init;
  850. };
  851. struct amdgpu_gfx {
  852. struct mutex gpu_clock_mutex;
  853. struct amdgpu_gfx_config config;
  854. struct amdgpu_rlc rlc;
  855. struct amdgpu_mec mec;
  856. struct amdgpu_kiq kiq;
  857. struct amdgpu_scratch scratch;
  858. const struct firmware *me_fw; /* ME firmware */
  859. uint32_t me_fw_version;
  860. const struct firmware *pfp_fw; /* PFP firmware */
  861. uint32_t pfp_fw_version;
  862. const struct firmware *ce_fw; /* CE firmware */
  863. uint32_t ce_fw_version;
  864. const struct firmware *rlc_fw; /* RLC firmware */
  865. uint32_t rlc_fw_version;
  866. const struct firmware *mec_fw; /* MEC firmware */
  867. uint32_t mec_fw_version;
  868. const struct firmware *mec2_fw; /* MEC2 firmware */
  869. uint32_t mec2_fw_version;
  870. uint32_t me_feature_version;
  871. uint32_t ce_feature_version;
  872. uint32_t pfp_feature_version;
  873. uint32_t rlc_feature_version;
  874. uint32_t mec_feature_version;
  875. uint32_t mec2_feature_version;
  876. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  877. unsigned num_gfx_rings;
  878. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  879. unsigned num_compute_rings;
  880. struct amdgpu_irq_src eop_irq;
  881. struct amdgpu_irq_src priv_reg_irq;
  882. struct amdgpu_irq_src priv_inst_irq;
  883. /* gfx status */
  884. uint32_t gfx_current_status;
  885. /* ce ram size*/
  886. unsigned ce_ram_size;
  887. struct amdgpu_cu_info cu_info;
  888. const struct amdgpu_gfx_funcs *funcs;
  889. /* reset mask */
  890. uint32_t grbm_soft_reset;
  891. uint32_t srbm_soft_reset;
  892. bool in_reset;
  893. /* s3/s4 mask */
  894. bool in_suspend;
  895. /* NGG */
  896. struct amdgpu_ngg ngg;
  897. };
  898. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  899. unsigned size, struct amdgpu_ib *ib);
  900. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  901. struct dma_fence *f);
  902. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  903. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  904. struct dma_fence **f);
  905. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  906. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  907. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  908. /*
  909. * CS.
  910. */
  911. struct amdgpu_cs_chunk {
  912. uint32_t chunk_id;
  913. uint32_t length_dw;
  914. void *kdata;
  915. };
  916. struct amdgpu_cs_parser {
  917. struct amdgpu_device *adev;
  918. struct drm_file *filp;
  919. struct amdgpu_ctx *ctx;
  920. /* chunks */
  921. unsigned nchunks;
  922. struct amdgpu_cs_chunk *chunks;
  923. /* scheduler job object */
  924. struct amdgpu_job *job;
  925. /* buffer objects */
  926. struct ww_acquire_ctx ticket;
  927. struct amdgpu_bo_list *bo_list;
  928. struct amdgpu_bo_list_entry vm_pd;
  929. struct list_head validated;
  930. struct dma_fence *fence;
  931. uint64_t bytes_moved_threshold;
  932. uint64_t bytes_moved_vis_threshold;
  933. uint64_t bytes_moved;
  934. uint64_t bytes_moved_vis;
  935. struct amdgpu_bo_list_entry *evictable;
  936. /* user fence */
  937. struct amdgpu_bo_list_entry uf_entry;
  938. unsigned num_post_dep_syncobjs;
  939. struct drm_syncobj **post_dep_syncobjs;
  940. };
  941. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  942. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  943. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  944. struct amdgpu_job {
  945. struct amd_sched_job base;
  946. struct amdgpu_device *adev;
  947. struct amdgpu_vm *vm;
  948. struct amdgpu_ring *ring;
  949. struct amdgpu_sync sync;
  950. struct amdgpu_sync dep_sync;
  951. struct amdgpu_sync sched_sync;
  952. struct amdgpu_ib *ibs;
  953. struct dma_fence *fence; /* the hw fence */
  954. uint32_t preamble_status;
  955. uint32_t num_ibs;
  956. void *owner;
  957. uint64_t fence_ctx; /* the fence_context this job uses */
  958. bool vm_needs_flush;
  959. unsigned vm_id;
  960. uint64_t vm_pd_addr;
  961. uint32_t gds_base, gds_size;
  962. uint32_t gws_base, gws_size;
  963. uint32_t oa_base, oa_size;
  964. /* user fence handling */
  965. uint64_t uf_addr;
  966. uint64_t uf_sequence;
  967. };
  968. #define to_amdgpu_job(sched_job) \
  969. container_of((sched_job), struct amdgpu_job, base)
  970. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  971. uint32_t ib_idx, int idx)
  972. {
  973. return p->job->ibs[ib_idx].ptr[idx];
  974. }
  975. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  976. uint32_t ib_idx, int idx,
  977. uint32_t value)
  978. {
  979. p->job->ibs[ib_idx].ptr[idx] = value;
  980. }
  981. /*
  982. * Writeback
  983. */
  984. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  985. struct amdgpu_wb {
  986. struct amdgpu_bo *wb_obj;
  987. volatile uint32_t *wb;
  988. uint64_t gpu_addr;
  989. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  990. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  991. };
  992. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  993. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  994. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  995. /*
  996. * SDMA
  997. */
  998. struct amdgpu_sdma_instance {
  999. /* SDMA firmware */
  1000. const struct firmware *fw;
  1001. uint32_t fw_version;
  1002. uint32_t feature_version;
  1003. struct amdgpu_ring ring;
  1004. bool burst_nop;
  1005. };
  1006. struct amdgpu_sdma {
  1007. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1008. #ifdef CONFIG_DRM_AMDGPU_SI
  1009. //SI DMA has a difference trap irq number for the second engine
  1010. struct amdgpu_irq_src trap_irq_1;
  1011. #endif
  1012. struct amdgpu_irq_src trap_irq;
  1013. struct amdgpu_irq_src illegal_inst_irq;
  1014. int num_instances;
  1015. uint32_t srbm_soft_reset;
  1016. };
  1017. /*
  1018. * Firmware
  1019. */
  1020. enum amdgpu_firmware_load_type {
  1021. AMDGPU_FW_LOAD_DIRECT = 0,
  1022. AMDGPU_FW_LOAD_SMU,
  1023. AMDGPU_FW_LOAD_PSP,
  1024. };
  1025. struct amdgpu_firmware {
  1026. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1027. enum amdgpu_firmware_load_type load_type;
  1028. struct amdgpu_bo *fw_buf;
  1029. unsigned int fw_size;
  1030. unsigned int max_ucodes;
  1031. /* firmwares are loaded by psp instead of smu from vega10 */
  1032. const struct amdgpu_psp_funcs *funcs;
  1033. struct amdgpu_bo *rbuf;
  1034. struct mutex mutex;
  1035. /* gpu info firmware data pointer */
  1036. const struct firmware *gpu_info_fw;
  1037. };
  1038. /*
  1039. * Benchmarking
  1040. */
  1041. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1042. /*
  1043. * Testing
  1044. */
  1045. void amdgpu_test_moves(struct amdgpu_device *adev);
  1046. /*
  1047. * MMU Notifier
  1048. */
  1049. #if defined(CONFIG_MMU_NOTIFIER)
  1050. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1051. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1052. #else
  1053. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1054. {
  1055. return -ENODEV;
  1056. }
  1057. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1058. #endif
  1059. /*
  1060. * Debugfs
  1061. */
  1062. struct amdgpu_debugfs {
  1063. const struct drm_info_list *files;
  1064. unsigned num_files;
  1065. };
  1066. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1067. const struct drm_info_list *files,
  1068. unsigned nfiles);
  1069. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1070. #if defined(CONFIG_DEBUG_FS)
  1071. int amdgpu_debugfs_init(struct drm_minor *minor);
  1072. #endif
  1073. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1074. /*
  1075. * amdgpu smumgr functions
  1076. */
  1077. struct amdgpu_smumgr_funcs {
  1078. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1079. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1080. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1081. };
  1082. /*
  1083. * amdgpu smumgr
  1084. */
  1085. struct amdgpu_smumgr {
  1086. struct amdgpu_bo *toc_buf;
  1087. struct amdgpu_bo *smu_buf;
  1088. /* asic priv smu data */
  1089. void *priv;
  1090. spinlock_t smu_lock;
  1091. /* smumgr functions */
  1092. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1093. /* ucode loading complete flag */
  1094. uint32_t fw_flags;
  1095. };
  1096. /*
  1097. * ASIC specific register table accessible by UMD
  1098. */
  1099. struct amdgpu_allowed_register_entry {
  1100. uint32_t reg_offset;
  1101. bool grbm_indexed;
  1102. };
  1103. /*
  1104. * ASIC specific functions.
  1105. */
  1106. struct amdgpu_asic_funcs {
  1107. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1108. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1109. u8 *bios, u32 length_bytes);
  1110. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1111. u32 sh_num, u32 reg_offset, u32 *value);
  1112. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1113. int (*reset)(struct amdgpu_device *adev);
  1114. /* get the reference clock */
  1115. u32 (*get_xclk)(struct amdgpu_device *adev);
  1116. /* MM block clocks */
  1117. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1118. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1119. /* static power management */
  1120. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1121. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1122. /* get config memsize register */
  1123. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1124. };
  1125. /*
  1126. * IOCTL.
  1127. */
  1128. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1129. struct drm_file *filp);
  1130. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1131. struct drm_file *filp);
  1132. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1133. struct drm_file *filp);
  1134. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1135. struct drm_file *filp);
  1136. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1137. struct drm_file *filp);
  1138. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1139. struct drm_file *filp);
  1140. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1141. struct drm_file *filp);
  1142. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1143. struct drm_file *filp);
  1144. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1145. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1146. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1147. struct drm_file *filp);
  1148. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1149. struct drm_file *filp);
  1150. /* VRAM scratch page for HDP bug, default vram page */
  1151. struct amdgpu_vram_scratch {
  1152. struct amdgpu_bo *robj;
  1153. volatile uint32_t *ptr;
  1154. u64 gpu_addr;
  1155. };
  1156. /*
  1157. * ACPI
  1158. */
  1159. struct amdgpu_atif_notification_cfg {
  1160. bool enabled;
  1161. int command_code;
  1162. };
  1163. struct amdgpu_atif_notifications {
  1164. bool display_switch;
  1165. bool expansion_mode_change;
  1166. bool thermal_state;
  1167. bool forced_power_state;
  1168. bool system_power_state;
  1169. bool display_conf_change;
  1170. bool px_gfx_switch;
  1171. bool brightness_change;
  1172. bool dgpu_display_event;
  1173. };
  1174. struct amdgpu_atif_functions {
  1175. bool system_params;
  1176. bool sbios_requests;
  1177. bool select_active_disp;
  1178. bool lid_state;
  1179. bool get_tv_standard;
  1180. bool set_tv_standard;
  1181. bool get_panel_expansion_mode;
  1182. bool set_panel_expansion_mode;
  1183. bool temperature_change;
  1184. bool graphics_device_types;
  1185. };
  1186. struct amdgpu_atif {
  1187. struct amdgpu_atif_notifications notifications;
  1188. struct amdgpu_atif_functions functions;
  1189. struct amdgpu_atif_notification_cfg notification_cfg;
  1190. struct amdgpu_encoder *encoder_for_bl;
  1191. };
  1192. struct amdgpu_atcs_functions {
  1193. bool get_ext_state;
  1194. bool pcie_perf_req;
  1195. bool pcie_dev_rdy;
  1196. bool pcie_bus_width;
  1197. };
  1198. struct amdgpu_atcs {
  1199. struct amdgpu_atcs_functions functions;
  1200. };
  1201. /*
  1202. * CGS
  1203. */
  1204. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1205. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1206. /*
  1207. * Core structure, functions and helpers.
  1208. */
  1209. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1210. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1211. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1212. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1213. #define AMDGPU_RESET_MAGIC_NUM 64
  1214. struct amdgpu_device {
  1215. struct device *dev;
  1216. struct drm_device *ddev;
  1217. struct pci_dev *pdev;
  1218. #ifdef CONFIG_DRM_AMD_ACP
  1219. struct amdgpu_acp acp;
  1220. #endif
  1221. /* ASIC */
  1222. enum amd_asic_type asic_type;
  1223. uint32_t family;
  1224. uint32_t rev_id;
  1225. uint32_t external_rev_id;
  1226. unsigned long flags;
  1227. int usec_timeout;
  1228. const struct amdgpu_asic_funcs *asic_funcs;
  1229. bool shutdown;
  1230. bool need_dma32;
  1231. bool accel_working;
  1232. struct work_struct reset_work;
  1233. struct notifier_block acpi_nb;
  1234. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1235. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1236. unsigned debugfs_count;
  1237. #if defined(CONFIG_DEBUG_FS)
  1238. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1239. #endif
  1240. struct amdgpu_atif atif;
  1241. struct amdgpu_atcs atcs;
  1242. struct mutex srbm_mutex;
  1243. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1244. struct mutex grbm_idx_mutex;
  1245. struct dev_pm_domain vga_pm_domain;
  1246. bool have_disp_power_ref;
  1247. /* BIOS */
  1248. bool is_atom_fw;
  1249. uint8_t *bios;
  1250. uint32_t bios_size;
  1251. struct amdgpu_bo *stolen_vga_memory;
  1252. uint32_t bios_scratch_reg_offset;
  1253. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1254. /* Register/doorbell mmio */
  1255. resource_size_t rmmio_base;
  1256. resource_size_t rmmio_size;
  1257. void __iomem *rmmio;
  1258. /* protects concurrent MM_INDEX/DATA based register access */
  1259. spinlock_t mmio_idx_lock;
  1260. /* protects concurrent SMC based register access */
  1261. spinlock_t smc_idx_lock;
  1262. amdgpu_rreg_t smc_rreg;
  1263. amdgpu_wreg_t smc_wreg;
  1264. /* protects concurrent PCIE register access */
  1265. spinlock_t pcie_idx_lock;
  1266. amdgpu_rreg_t pcie_rreg;
  1267. amdgpu_wreg_t pcie_wreg;
  1268. amdgpu_rreg_t pciep_rreg;
  1269. amdgpu_wreg_t pciep_wreg;
  1270. /* protects concurrent UVD register access */
  1271. spinlock_t uvd_ctx_idx_lock;
  1272. amdgpu_rreg_t uvd_ctx_rreg;
  1273. amdgpu_wreg_t uvd_ctx_wreg;
  1274. /* protects concurrent DIDT register access */
  1275. spinlock_t didt_idx_lock;
  1276. amdgpu_rreg_t didt_rreg;
  1277. amdgpu_wreg_t didt_wreg;
  1278. /* protects concurrent gc_cac register access */
  1279. spinlock_t gc_cac_idx_lock;
  1280. amdgpu_rreg_t gc_cac_rreg;
  1281. amdgpu_wreg_t gc_cac_wreg;
  1282. /* protects concurrent se_cac register access */
  1283. spinlock_t se_cac_idx_lock;
  1284. amdgpu_rreg_t se_cac_rreg;
  1285. amdgpu_wreg_t se_cac_wreg;
  1286. /* protects concurrent ENDPOINT (audio) register access */
  1287. spinlock_t audio_endpt_idx_lock;
  1288. amdgpu_block_rreg_t audio_endpt_rreg;
  1289. amdgpu_block_wreg_t audio_endpt_wreg;
  1290. void __iomem *rio_mem;
  1291. resource_size_t rio_mem_size;
  1292. struct amdgpu_doorbell doorbell;
  1293. /* clock/pll info */
  1294. struct amdgpu_clock clock;
  1295. /* MC */
  1296. struct amdgpu_mc mc;
  1297. struct amdgpu_gart gart;
  1298. struct amdgpu_dummy_page dummy_page;
  1299. struct amdgpu_vm_manager vm_manager;
  1300. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1301. /* memory management */
  1302. struct amdgpu_mman mman;
  1303. struct amdgpu_vram_scratch vram_scratch;
  1304. struct amdgpu_wb wb;
  1305. atomic64_t num_bytes_moved;
  1306. atomic64_t num_evictions;
  1307. atomic64_t num_vram_cpu_page_faults;
  1308. atomic_t gpu_reset_counter;
  1309. atomic_t vram_lost_counter;
  1310. /* data for buffer migration throttling */
  1311. struct {
  1312. spinlock_t lock;
  1313. s64 last_update_us;
  1314. s64 accum_us; /* accumulated microseconds */
  1315. s64 accum_us_vis; /* for visible VRAM */
  1316. u32 log2_max_MBps;
  1317. } mm_stats;
  1318. /* display */
  1319. bool enable_virtual_display;
  1320. struct amdgpu_mode_info mode_info;
  1321. struct work_struct hotplug_work;
  1322. struct amdgpu_irq_src crtc_irq;
  1323. struct amdgpu_irq_src pageflip_irq;
  1324. struct amdgpu_irq_src hpd_irq;
  1325. /* rings */
  1326. u64 fence_context;
  1327. unsigned num_rings;
  1328. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1329. bool ib_pool_ready;
  1330. struct amdgpu_sa_manager ring_tmp_bo;
  1331. /* interrupts */
  1332. struct amdgpu_irq irq;
  1333. /* powerplay */
  1334. struct amd_powerplay powerplay;
  1335. bool pp_enabled;
  1336. bool pp_force_state_enabled;
  1337. /* dpm */
  1338. struct amdgpu_pm pm;
  1339. u32 cg_flags;
  1340. u32 pg_flags;
  1341. /* amdgpu smumgr */
  1342. struct amdgpu_smumgr smu;
  1343. /* gfx */
  1344. struct amdgpu_gfx gfx;
  1345. /* sdma */
  1346. struct amdgpu_sdma sdma;
  1347. /* uvd */
  1348. struct amdgpu_uvd uvd;
  1349. /* vce */
  1350. struct amdgpu_vce vce;
  1351. /* vcn */
  1352. struct amdgpu_vcn vcn;
  1353. /* firmwares */
  1354. struct amdgpu_firmware firmware;
  1355. /* PSP */
  1356. struct psp_context psp;
  1357. /* GDS */
  1358. struct amdgpu_gds gds;
  1359. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1360. int num_ip_blocks;
  1361. struct mutex mn_lock;
  1362. DECLARE_HASHTABLE(mn_hash, 7);
  1363. /* tracking pinned memory */
  1364. u64 vram_pin_size;
  1365. u64 invisible_pin_size;
  1366. u64 gart_pin_size;
  1367. /* amdkfd interface */
  1368. struct kfd_dev *kfd;
  1369. /* delayed work_func for deferring clockgating during resume */
  1370. struct delayed_work late_init_work;
  1371. struct amdgpu_virt virt;
  1372. /* link all shadow bo */
  1373. struct list_head shadow_list;
  1374. struct mutex shadow_list_lock;
  1375. /* link all gtt */
  1376. spinlock_t gtt_list_lock;
  1377. struct list_head gtt_list;
  1378. /* keep an lru list of rings by HW IP */
  1379. struct list_head ring_lru_list;
  1380. spinlock_t ring_lru_list_lock;
  1381. /* record hw reset is performed */
  1382. bool has_hw_reset;
  1383. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1384. /* record last mm index being written through WREG32*/
  1385. unsigned long last_mm_index;
  1386. };
  1387. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1388. {
  1389. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1390. }
  1391. int amdgpu_device_init(struct amdgpu_device *adev,
  1392. struct drm_device *ddev,
  1393. struct pci_dev *pdev,
  1394. uint32_t flags);
  1395. void amdgpu_device_fini(struct amdgpu_device *adev);
  1396. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1397. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1398. uint32_t acc_flags);
  1399. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1400. uint32_t acc_flags);
  1401. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1402. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1403. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1404. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1405. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1406. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1407. /*
  1408. * Registers read & write functions.
  1409. */
  1410. #define AMDGPU_REGS_IDX (1<<0)
  1411. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1412. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1413. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1414. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1415. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1416. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1417. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1418. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1419. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1420. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1421. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1422. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1423. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1424. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1425. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1426. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1427. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1428. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1429. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1430. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1431. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1432. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1433. #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
  1434. #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
  1435. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1436. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1437. #define WREG32_P(reg, val, mask) \
  1438. do { \
  1439. uint32_t tmp_ = RREG32(reg); \
  1440. tmp_ &= (mask); \
  1441. tmp_ |= ((val) & ~(mask)); \
  1442. WREG32(reg, tmp_); \
  1443. } while (0)
  1444. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1445. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1446. #define WREG32_PLL_P(reg, val, mask) \
  1447. do { \
  1448. uint32_t tmp_ = RREG32_PLL(reg); \
  1449. tmp_ &= (mask); \
  1450. tmp_ |= ((val) & ~(mask)); \
  1451. WREG32_PLL(reg, tmp_); \
  1452. } while (0)
  1453. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1454. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1455. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1456. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1457. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1458. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1459. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1460. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1461. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1462. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1463. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1464. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1465. #define REG_GET_FIELD(value, reg, field) \
  1466. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1467. #define WREG32_FIELD(reg, field, val) \
  1468. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1469. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1470. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1471. /*
  1472. * BIOS helpers.
  1473. */
  1474. #define RBIOS8(i) (adev->bios[i])
  1475. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1476. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1477. static inline struct amdgpu_sdma_instance *
  1478. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1479. {
  1480. struct amdgpu_device *adev = ring->adev;
  1481. int i;
  1482. for (i = 0; i < adev->sdma.num_instances; i++)
  1483. if (&adev->sdma.instance[i].ring == ring)
  1484. break;
  1485. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1486. return &adev->sdma.instance[i];
  1487. else
  1488. return NULL;
  1489. }
  1490. /*
  1491. * ASICs macro.
  1492. */
  1493. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1494. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1495. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1496. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1497. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1498. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1499. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1500. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1501. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1502. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1503. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1504. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1505. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1506. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1507. #define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
  1508. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1509. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1510. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1511. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1512. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1513. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1514. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1515. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1516. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1517. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1518. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1519. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1520. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1521. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1522. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1523. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1524. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1525. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1526. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1527. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1528. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1529. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1530. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1531. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1532. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1533. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1534. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1535. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1536. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1537. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1538. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1539. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1540. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1541. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1542. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1543. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1544. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1545. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1546. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1547. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1548. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1549. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1550. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1551. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1552. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1553. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1554. /* Common functions */
  1555. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1556. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1557. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1558. bool amdgpu_need_post(struct amdgpu_device *adev);
  1559. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1560. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  1561. u64 num_vis_bytes);
  1562. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1563. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1564. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1565. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1566. uint32_t flags);
  1567. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1568. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1569. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1570. unsigned long end);
  1571. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1572. int *last_invalidated);
  1573. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1574. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1575. struct ttm_mem_reg *mem);
  1576. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1577. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1578. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1579. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1580. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1581. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1582. const u32 *registers,
  1583. const u32 array_size);
  1584. bool amdgpu_device_is_px(struct drm_device *dev);
  1585. /* atpx handler */
  1586. #if defined(CONFIG_VGA_SWITCHEROO)
  1587. void amdgpu_register_atpx_handler(void);
  1588. void amdgpu_unregister_atpx_handler(void);
  1589. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1590. bool amdgpu_is_atpx_hybrid(void);
  1591. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1592. bool amdgpu_has_atpx(void);
  1593. #else
  1594. static inline void amdgpu_register_atpx_handler(void) {}
  1595. static inline void amdgpu_unregister_atpx_handler(void) {}
  1596. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1597. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1598. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1599. static inline bool amdgpu_has_atpx(void) { return false; }
  1600. #endif
  1601. /*
  1602. * KMS
  1603. */
  1604. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1605. extern const int amdgpu_max_kms_ioctl;
  1606. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  1607. struct amdgpu_fpriv *fpriv);
  1608. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1609. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1610. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1611. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1612. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1613. struct drm_file *file_priv);
  1614. int amdgpu_suspend(struct amdgpu_device *adev);
  1615. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1616. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1617. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1618. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1619. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1620. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1621. unsigned long arg);
  1622. /*
  1623. * functions used by amdgpu_encoder.c
  1624. */
  1625. struct amdgpu_afmt_acr {
  1626. u32 clock;
  1627. int n_32khz;
  1628. int cts_32khz;
  1629. int n_44_1khz;
  1630. int cts_44_1khz;
  1631. int n_48khz;
  1632. int cts_48khz;
  1633. };
  1634. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1635. /* amdgpu_acpi.c */
  1636. #if defined(CONFIG_ACPI)
  1637. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1638. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1639. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1640. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1641. u8 perf_req, bool advertise);
  1642. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1643. #else
  1644. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1645. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1646. #endif
  1647. struct amdgpu_bo_va_mapping *
  1648. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1649. uint64_t addr, struct amdgpu_bo **bo);
  1650. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1651. #include "amdgpu_object.h"
  1652. #endif