xilinx-spi.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * Xilinx Spartan6 Slave Serial SPI Driver
  3. *
  4. * Copyright (C) 2017 DENX Software Engineering
  5. *
  6. * Anatolij Gustschin <agust@denx.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * Manage Xilinx FPGA firmware that is loaded over SPI using
  13. * the slave serial configuration interface.
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/fpga/fpga-mgr.h>
  18. #include <linux/gpio/consumer.h>
  19. #include <linux/module.h>
  20. #include <linux/mod_devicetable.h>
  21. #include <linux/of.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/sizes.h>
  24. struct xilinx_spi_conf {
  25. struct spi_device *spi;
  26. struct gpio_desc *prog_b;
  27. struct gpio_desc *done;
  28. };
  29. static enum fpga_mgr_states xilinx_spi_state(struct fpga_manager *mgr)
  30. {
  31. struct xilinx_spi_conf *conf = mgr->priv;
  32. if (!gpiod_get_value(conf->done))
  33. return FPGA_MGR_STATE_RESET;
  34. return FPGA_MGR_STATE_UNKNOWN;
  35. }
  36. static int xilinx_spi_write_init(struct fpga_manager *mgr,
  37. struct fpga_image_info *info,
  38. const char *buf, size_t count)
  39. {
  40. struct xilinx_spi_conf *conf = mgr->priv;
  41. const size_t prog_latency_7500us = 7500;
  42. const size_t prog_pulse_1us = 1;
  43. if (info->flags & FPGA_MGR_PARTIAL_RECONFIG) {
  44. dev_err(&mgr->dev, "Partial reconfiguration not supported.\n");
  45. return -EINVAL;
  46. }
  47. gpiod_set_value(conf->prog_b, 1);
  48. udelay(prog_pulse_1us); /* min is 500 ns */
  49. gpiod_set_value(conf->prog_b, 0);
  50. if (gpiod_get_value(conf->done)) {
  51. dev_err(&mgr->dev, "Unexpected DONE pin state...\n");
  52. return -EIO;
  53. }
  54. /* program latency */
  55. usleep_range(prog_latency_7500us, prog_latency_7500us + 100);
  56. return 0;
  57. }
  58. static int xilinx_spi_write(struct fpga_manager *mgr, const char *buf,
  59. size_t count)
  60. {
  61. struct xilinx_spi_conf *conf = mgr->priv;
  62. const char *fw_data = buf;
  63. const char *fw_data_end = fw_data + count;
  64. while (fw_data < fw_data_end) {
  65. size_t remaining, stride;
  66. int ret;
  67. remaining = fw_data_end - fw_data;
  68. stride = min_t(size_t, remaining, SZ_4K);
  69. ret = spi_write(conf->spi, fw_data, stride);
  70. if (ret) {
  71. dev_err(&mgr->dev, "SPI error in firmware write: %d\n",
  72. ret);
  73. return ret;
  74. }
  75. fw_data += stride;
  76. }
  77. return 0;
  78. }
  79. static int xilinx_spi_apply_cclk_cycles(struct xilinx_spi_conf *conf)
  80. {
  81. struct spi_device *spi = conf->spi;
  82. const u8 din_data[1] = { 0xff };
  83. int ret;
  84. ret = spi_write(conf->spi, din_data, sizeof(din_data));
  85. if (ret)
  86. dev_err(&spi->dev, "applying CCLK cycles failed: %d\n", ret);
  87. return ret;
  88. }
  89. static int xilinx_spi_write_complete(struct fpga_manager *mgr,
  90. struct fpga_image_info *info)
  91. {
  92. struct xilinx_spi_conf *conf = mgr->priv;
  93. unsigned long timeout;
  94. int ret;
  95. if (gpiod_get_value(conf->done))
  96. return xilinx_spi_apply_cclk_cycles(conf);
  97. timeout = jiffies + usecs_to_jiffies(info->config_complete_timeout_us);
  98. while (time_before(jiffies, timeout)) {
  99. ret = xilinx_spi_apply_cclk_cycles(conf);
  100. if (ret)
  101. return ret;
  102. if (gpiod_get_value(conf->done))
  103. return xilinx_spi_apply_cclk_cycles(conf);
  104. }
  105. dev_err(&mgr->dev, "Timeout after config data transfer.\n");
  106. return -ETIMEDOUT;
  107. }
  108. static const struct fpga_manager_ops xilinx_spi_ops = {
  109. .state = xilinx_spi_state,
  110. .write_init = xilinx_spi_write_init,
  111. .write = xilinx_spi_write,
  112. .write_complete = xilinx_spi_write_complete,
  113. };
  114. static int xilinx_spi_probe(struct spi_device *spi)
  115. {
  116. struct xilinx_spi_conf *conf;
  117. conf = devm_kzalloc(&spi->dev, sizeof(*conf), GFP_KERNEL);
  118. if (!conf)
  119. return -ENOMEM;
  120. conf->spi = spi;
  121. /* PROGRAM_B is active low */
  122. conf->prog_b = devm_gpiod_get(&spi->dev, "prog_b", GPIOD_OUT_LOW);
  123. if (IS_ERR(conf->prog_b)) {
  124. dev_err(&spi->dev, "Failed to get PROGRAM_B gpio: %ld\n",
  125. PTR_ERR(conf->prog_b));
  126. return PTR_ERR(conf->prog_b);
  127. }
  128. conf->done = devm_gpiod_get(&spi->dev, "done", GPIOD_IN);
  129. if (IS_ERR(conf->done)) {
  130. dev_err(&spi->dev, "Failed to get DONE gpio: %ld\n",
  131. PTR_ERR(conf->done));
  132. return PTR_ERR(conf->done);
  133. }
  134. return fpga_mgr_register(&spi->dev, "Xilinx Slave Serial FPGA Manager",
  135. &xilinx_spi_ops, conf);
  136. }
  137. static int xilinx_spi_remove(struct spi_device *spi)
  138. {
  139. fpga_mgr_unregister(&spi->dev);
  140. return 0;
  141. }
  142. static const struct of_device_id xlnx_spi_of_match[] = {
  143. { .compatible = "xlnx,fpga-slave-serial", },
  144. {}
  145. };
  146. MODULE_DEVICE_TABLE(of, xlnx_spi_of_match);
  147. static struct spi_driver xilinx_slave_spi_driver = {
  148. .driver = {
  149. .name = "xlnx-slave-spi",
  150. .of_match_table = of_match_ptr(xlnx_spi_of_match),
  151. },
  152. .probe = xilinx_spi_probe,
  153. .remove = xilinx_spi_remove,
  154. };
  155. module_spi_driver(xilinx_slave_spi_driver)
  156. MODULE_LICENSE("GPL v2");
  157. MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
  158. MODULE_DESCRIPTION("Load Xilinx FPGA firmware over SPI");