clk-s5pv210-audss.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright (c) 2014 Tomasz Figa <t.figa@samsung.com>
  3. *
  4. * Based on Exynos Audio Subsystem Clock Controller driver:
  5. *
  6. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  7. * Author: Padmavathi Venna <padma.v@samsung.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Driver for Audio Subsystem Clock Controller of S5PV210-compatible SoCs.
  14. */
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/of_address.h>
  19. #include <linux/syscore_ops.h>
  20. #include <linux/init.h>
  21. #include <linux/platform_device.h>
  22. #include <dt-bindings/clock/s5pv210-audss.h>
  23. static DEFINE_SPINLOCK(lock);
  24. static void __iomem *reg_base;
  25. static struct clk_hw_onecell_data *clk_data;
  26. #define ASS_CLK_SRC 0x0
  27. #define ASS_CLK_DIV 0x4
  28. #define ASS_CLK_GATE 0x8
  29. #ifdef CONFIG_PM_SLEEP
  30. static unsigned long reg_save[][2] = {
  31. {ASS_CLK_SRC, 0},
  32. {ASS_CLK_DIV, 0},
  33. {ASS_CLK_GATE, 0},
  34. };
  35. static int s5pv210_audss_clk_suspend(void)
  36. {
  37. int i;
  38. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  39. reg_save[i][1] = readl(reg_base + reg_save[i][0]);
  40. return 0;
  41. }
  42. static void s5pv210_audss_clk_resume(void)
  43. {
  44. int i;
  45. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  46. writel(reg_save[i][1], reg_base + reg_save[i][0]);
  47. }
  48. static struct syscore_ops s5pv210_audss_clk_syscore_ops = {
  49. .suspend = s5pv210_audss_clk_suspend,
  50. .resume = s5pv210_audss_clk_resume,
  51. };
  52. #endif /* CONFIG_PM_SLEEP */
  53. /* register s5pv210_audss clocks */
  54. static int s5pv210_audss_clk_probe(struct platform_device *pdev)
  55. {
  56. int i, ret = 0;
  57. struct resource *res;
  58. const char *mout_audss_p[2];
  59. const char *mout_i2s_p[3];
  60. const char *hclk_p;
  61. struct clk_hw **clk_table;
  62. struct clk *hclk, *pll_ref, *pll_in, *cdclk, *sclk_audio;
  63. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  64. reg_base = devm_ioremap_resource(&pdev->dev, res);
  65. if (IS_ERR(reg_base)) {
  66. dev_err(&pdev->dev, "failed to map audss registers\n");
  67. return PTR_ERR(reg_base);
  68. }
  69. clk_data = devm_kzalloc(&pdev->dev,
  70. sizeof(*clk_data) +
  71. sizeof(*clk_data->hws) * AUDSS_MAX_CLKS,
  72. GFP_KERNEL);
  73. if (!clk_data)
  74. return -ENOMEM;
  75. clk_data->num = AUDSS_MAX_CLKS;
  76. clk_table = clk_data->hws;
  77. hclk = devm_clk_get(&pdev->dev, "hclk");
  78. if (IS_ERR(hclk)) {
  79. dev_err(&pdev->dev, "failed to get hclk clock\n");
  80. return PTR_ERR(hclk);
  81. }
  82. pll_in = devm_clk_get(&pdev->dev, "fout_epll");
  83. if (IS_ERR(pll_in)) {
  84. dev_err(&pdev->dev, "failed to get fout_epll clock\n");
  85. return PTR_ERR(pll_in);
  86. }
  87. sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio0");
  88. if (IS_ERR(sclk_audio)) {
  89. dev_err(&pdev->dev, "failed to get sclk_audio0 clock\n");
  90. return PTR_ERR(sclk_audio);
  91. }
  92. /* iiscdclk0 is an optional external I2S codec clock */
  93. cdclk = devm_clk_get(&pdev->dev, "iiscdclk0");
  94. pll_ref = devm_clk_get(&pdev->dev, "xxti");
  95. if (!IS_ERR(pll_ref))
  96. mout_audss_p[0] = __clk_get_name(pll_ref);
  97. else
  98. mout_audss_p[0] = "xxti";
  99. mout_audss_p[1] = __clk_get_name(pll_in);
  100. clk_table[CLK_MOUT_AUDSS] = clk_hw_register_mux(NULL, "mout_audss",
  101. mout_audss_p, ARRAY_SIZE(mout_audss_p),
  102. CLK_SET_RATE_NO_REPARENT,
  103. reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
  104. mout_i2s_p[0] = "mout_audss";
  105. if (!IS_ERR(cdclk))
  106. mout_i2s_p[1] = __clk_get_name(cdclk);
  107. else
  108. mout_i2s_p[1] = "iiscdclk0";
  109. mout_i2s_p[2] = __clk_get_name(sclk_audio);
  110. clk_table[CLK_MOUT_I2S_A] = clk_hw_register_mux(NULL, "mout_i2s_audss",
  111. mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
  112. CLK_SET_RATE_NO_REPARENT,
  113. reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
  114. clk_table[CLK_DOUT_AUD_BUS] = clk_hw_register_divider(NULL,
  115. "dout_aud_bus", "mout_audss", 0,
  116. reg_base + ASS_CLK_DIV, 0, 4, 0, &lock);
  117. clk_table[CLK_DOUT_I2S_A] = clk_hw_register_divider(NULL,
  118. "dout_i2s_audss", "mout_i2s_audss", 0,
  119. reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
  120. clk_table[CLK_I2S] = clk_hw_register_gate(NULL, "i2s_audss",
  121. "dout_i2s_audss", CLK_SET_RATE_PARENT,
  122. reg_base + ASS_CLK_GATE, 6, 0, &lock);
  123. hclk_p = __clk_get_name(hclk);
  124. clk_table[CLK_HCLK_I2S] = clk_hw_register_gate(NULL, "hclk_i2s_audss",
  125. hclk_p, CLK_IGNORE_UNUSED,
  126. reg_base + ASS_CLK_GATE, 5, 0, &lock);
  127. clk_table[CLK_HCLK_UART] = clk_hw_register_gate(NULL, "hclk_uart_audss",
  128. hclk_p, CLK_IGNORE_UNUSED,
  129. reg_base + ASS_CLK_GATE, 4, 0, &lock);
  130. clk_table[CLK_HCLK_HWA] = clk_hw_register_gate(NULL, "hclk_hwa_audss",
  131. hclk_p, CLK_IGNORE_UNUSED,
  132. reg_base + ASS_CLK_GATE, 3, 0, &lock);
  133. clk_table[CLK_HCLK_DMA] = clk_hw_register_gate(NULL, "hclk_dma_audss",
  134. hclk_p, CLK_IGNORE_UNUSED,
  135. reg_base + ASS_CLK_GATE, 2, 0, &lock);
  136. clk_table[CLK_HCLK_BUF] = clk_hw_register_gate(NULL, "hclk_buf_audss",
  137. hclk_p, CLK_IGNORE_UNUSED,
  138. reg_base + ASS_CLK_GATE, 1, 0, &lock);
  139. clk_table[CLK_HCLK_RP] = clk_hw_register_gate(NULL, "hclk_rp_audss",
  140. hclk_p, CLK_IGNORE_UNUSED,
  141. reg_base + ASS_CLK_GATE, 0, 0, &lock);
  142. for (i = 0; i < clk_data->num; i++) {
  143. if (IS_ERR(clk_table[i])) {
  144. dev_err(&pdev->dev, "failed to register clock %d\n", i);
  145. ret = PTR_ERR(clk_table[i]);
  146. goto unregister;
  147. }
  148. }
  149. ret = of_clk_add_hw_provider(pdev->dev.of_node, of_clk_hw_onecell_get,
  150. clk_data);
  151. if (ret) {
  152. dev_err(&pdev->dev, "failed to add clock provider\n");
  153. goto unregister;
  154. }
  155. #ifdef CONFIG_PM_SLEEP
  156. register_syscore_ops(&s5pv210_audss_clk_syscore_ops);
  157. #endif
  158. return 0;
  159. unregister:
  160. for (i = 0; i < clk_data->num; i++) {
  161. if (!IS_ERR(clk_table[i]))
  162. clk_hw_unregister(clk_table[i]);
  163. }
  164. return ret;
  165. }
  166. static const struct of_device_id s5pv210_audss_clk_of_match[] = {
  167. { .compatible = "samsung,s5pv210-audss-clock", },
  168. {},
  169. };
  170. static struct platform_driver s5pv210_audss_clk_driver = {
  171. .driver = {
  172. .name = "s5pv210-audss-clk",
  173. .suppress_bind_attrs = true,
  174. .of_match_table = s5pv210_audss_clk_of_match,
  175. },
  176. .probe = s5pv210_audss_clk_probe,
  177. };
  178. static int __init s5pv210_audss_clk_init(void)
  179. {
  180. return platform_driver_register(&s5pv210_audss_clk_driver);
  181. }
  182. core_initcall(s5pv210_audss_clk_init);