123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813 |
- /*
- * Renesas Clock Pulse Generator / Module Standby and Software Reset
- *
- * Copyright (C) 2015 Glider bvba
- *
- * Based on clk-mstp.c, clk-rcar-gen2.c, and clk-rcar-gen3.c
- *
- * Copyright (C) 2013 Ideas On Board SPRL
- * Copyright (C) 2015 Renesas Electronics Corp.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- */
- #include <linux/clk.h>
- #include <linux/clk-provider.h>
- #include <linux/clk/renesas.h>
- #include <linux/delay.h>
- #include <linux/device.h>
- #include <linux/init.h>
- #include <linux/mod_devicetable.h>
- #include <linux/module.h>
- #include <linux/of_address.h>
- #include <linux/of_device.h>
- #include <linux/platform_device.h>
- #include <linux/pm_clock.h>
- #include <linux/pm_domain.h>
- #include <linux/reset-controller.h>
- #include <linux/slab.h>
- #include <dt-bindings/clock/renesas-cpg-mssr.h>
- #include "renesas-cpg-mssr.h"
- #include "clk-div6.h"
- #ifdef DEBUG
- #define WARN_DEBUG(x) WARN_ON(x)
- #else
- #define WARN_DEBUG(x) do { } while (0)
- #endif
- /*
- * Module Standby and Software Reset register offets.
- *
- * If the registers exist, these are valid for SH-Mobile, R-Mobile,
- * R-Car Gen2, R-Car Gen3, and RZ/G1.
- * These are NOT valid for R-Car Gen1 and RZ/A1!
- */
- /*
- * Module Stop Status Register offsets
- */
- static const u16 mstpsr[] = {
- 0x030, 0x038, 0x040, 0x048, 0x04C, 0x03C, 0x1C0, 0x1C4,
- 0x9A0, 0x9A4, 0x9A8, 0x9AC,
- };
- #define MSTPSR(i) mstpsr[i]
- /*
- * System Module Stop Control Register offsets
- */
- static const u16 smstpcr[] = {
- 0x130, 0x134, 0x138, 0x13C, 0x140, 0x144, 0x148, 0x14C,
- 0x990, 0x994, 0x998, 0x99C,
- };
- #define SMSTPCR(i) smstpcr[i]
- /*
- * Software Reset Register offsets
- */
- static const u16 srcr[] = {
- 0x0A0, 0x0A8, 0x0B0, 0x0B8, 0x0BC, 0x0C4, 0x1C8, 0x1CC,
- 0x920, 0x924, 0x928, 0x92C,
- };
- #define SRCR(i) srcr[i]
- /* Realtime Module Stop Control Register offsets */
- #define RMSTPCR(i) (smstpcr[i] - 0x20)
- /* Modem Module Stop Control Register offsets (r8a73a4) */
- #define MMSTPCR(i) (smstpcr[i] + 0x20)
- /* Software Reset Clearing Register offsets */
- #define SRSTCLR(i) (0x940 + (i) * 4)
- /**
- * Clock Pulse Generator / Module Standby and Software Reset Private Data
- *
- * @rcdev: Optional reset controller entity
- * @dev: CPG/MSSR device
- * @base: CPG/MSSR register block base address
- * @rmw_lock: protects RMW register accesses
- * @clks: Array containing all Core and Module Clocks
- * @num_core_clks: Number of Core Clocks in clks[]
- * @num_mod_clks: Number of Module Clocks in clks[]
- * @last_dt_core_clk: ID of the last Core Clock exported to DT
- */
- struct cpg_mssr_priv {
- #ifdef CONFIG_RESET_CONTROLLER
- struct reset_controller_dev rcdev;
- #endif
- struct device *dev;
- void __iomem *base;
- spinlock_t rmw_lock;
- struct clk **clks;
- unsigned int num_core_clks;
- unsigned int num_mod_clks;
- unsigned int last_dt_core_clk;
- };
- /**
- * struct mstp_clock - MSTP gating clock
- * @hw: handle between common and hardware-specific interfaces
- * @index: MSTP clock number
- * @priv: CPG/MSSR private data
- */
- struct mstp_clock {
- struct clk_hw hw;
- u32 index;
- struct cpg_mssr_priv *priv;
- };
- #define to_mstp_clock(_hw) container_of(_hw, struct mstp_clock, hw)
- static int cpg_mstp_clock_endisable(struct clk_hw *hw, bool enable)
- {
- struct mstp_clock *clock = to_mstp_clock(hw);
- struct cpg_mssr_priv *priv = clock->priv;
- unsigned int reg = clock->index / 32;
- unsigned int bit = clock->index % 32;
- struct device *dev = priv->dev;
- u32 bitmask = BIT(bit);
- unsigned long flags;
- unsigned int i;
- u32 value;
- dev_dbg(dev, "MSTP %u%02u/%pC %s\n", reg, bit, hw->clk,
- enable ? "ON" : "OFF");
- spin_lock_irqsave(&priv->rmw_lock, flags);
- value = readl(priv->base + SMSTPCR(reg));
- if (enable)
- value &= ~bitmask;
- else
- value |= bitmask;
- writel(value, priv->base + SMSTPCR(reg));
- spin_unlock_irqrestore(&priv->rmw_lock, flags);
- if (!enable)
- return 0;
- for (i = 1000; i > 0; --i) {
- if (!(readl(priv->base + MSTPSR(reg)) & bitmask))
- break;
- cpu_relax();
- }
- if (!i) {
- dev_err(dev, "Failed to enable SMSTP %p[%d]\n",
- priv->base + SMSTPCR(reg), bit);
- return -ETIMEDOUT;
- }
- return 0;
- }
- static int cpg_mstp_clock_enable(struct clk_hw *hw)
- {
- return cpg_mstp_clock_endisable(hw, true);
- }
- static void cpg_mstp_clock_disable(struct clk_hw *hw)
- {
- cpg_mstp_clock_endisable(hw, false);
- }
- static int cpg_mstp_clock_is_enabled(struct clk_hw *hw)
- {
- struct mstp_clock *clock = to_mstp_clock(hw);
- struct cpg_mssr_priv *priv = clock->priv;
- u32 value;
- value = readl(priv->base + MSTPSR(clock->index / 32));
- return !(value & BIT(clock->index % 32));
- }
- static const struct clk_ops cpg_mstp_clock_ops = {
- .enable = cpg_mstp_clock_enable,
- .disable = cpg_mstp_clock_disable,
- .is_enabled = cpg_mstp_clock_is_enabled,
- };
- static
- struct clk *cpg_mssr_clk_src_twocell_get(struct of_phandle_args *clkspec,
- void *data)
- {
- unsigned int clkidx = clkspec->args[1];
- struct cpg_mssr_priv *priv = data;
- struct device *dev = priv->dev;
- unsigned int idx;
- const char *type;
- struct clk *clk;
- switch (clkspec->args[0]) {
- case CPG_CORE:
- type = "core";
- if (clkidx > priv->last_dt_core_clk) {
- dev_err(dev, "Invalid %s clock index %u\n", type,
- clkidx);
- return ERR_PTR(-EINVAL);
- }
- clk = priv->clks[clkidx];
- break;
- case CPG_MOD:
- type = "module";
- idx = MOD_CLK_PACK(clkidx);
- if (clkidx % 100 > 31 || idx >= priv->num_mod_clks) {
- dev_err(dev, "Invalid %s clock index %u\n", type,
- clkidx);
- return ERR_PTR(-EINVAL);
- }
- clk = priv->clks[priv->num_core_clks + idx];
- break;
- default:
- dev_err(dev, "Invalid CPG clock type %u\n", clkspec->args[0]);
- return ERR_PTR(-EINVAL);
- }
- if (IS_ERR(clk))
- dev_err(dev, "Cannot get %s clock %u: %ld", type, clkidx,
- PTR_ERR(clk));
- else
- dev_dbg(dev, "clock (%u, %u) is %pC at %lu Hz\n",
- clkspec->args[0], clkspec->args[1], clk,
- clk_get_rate(clk));
- return clk;
- }
- static void __init cpg_mssr_register_core_clk(const struct cpg_core_clk *core,
- const struct cpg_mssr_info *info,
- struct cpg_mssr_priv *priv)
- {
- struct clk *clk = ERR_PTR(-ENOTSUPP), *parent;
- struct device *dev = priv->dev;
- unsigned int id = core->id, div = core->div;
- const char *parent_name;
- WARN_DEBUG(id >= priv->num_core_clks);
- WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT);
- if (!core->name) {
- /* Skip NULLified clock */
- return;
- }
- switch (core->type) {
- case CLK_TYPE_IN:
- clk = of_clk_get_by_name(priv->dev->of_node, core->name);
- break;
- case CLK_TYPE_FF:
- case CLK_TYPE_DIV6P1:
- case CLK_TYPE_DIV6_RO:
- WARN_DEBUG(core->parent >= priv->num_core_clks);
- parent = priv->clks[core->parent];
- if (IS_ERR(parent)) {
- clk = parent;
- goto fail;
- }
- parent_name = __clk_get_name(parent);
- if (core->type == CLK_TYPE_DIV6_RO)
- /* Multiply with the DIV6 register value */
- div *= (readl(priv->base + core->offset) & 0x3f) + 1;
- if (core->type == CLK_TYPE_DIV6P1) {
- clk = cpg_div6_register(core->name, 1, &parent_name,
- priv->base + core->offset);
- } else {
- clk = clk_register_fixed_factor(NULL, core->name,
- parent_name, 0,
- core->mult, div);
- }
- break;
- default:
- if (info->cpg_clk_register)
- clk = info->cpg_clk_register(dev, core, info,
- priv->clks, priv->base);
- else
- dev_err(dev, "%s has unsupported core clock type %u\n",
- core->name, core->type);
- break;
- }
- if (IS_ERR_OR_NULL(clk))
- goto fail;
- dev_dbg(dev, "Core clock %pC at %lu Hz\n", clk, clk_get_rate(clk));
- priv->clks[id] = clk;
- return;
- fail:
- dev_err(dev, "Failed to register %s clock %s: %ld\n", "core",
- core->name, PTR_ERR(clk));
- }
- static void __init cpg_mssr_register_mod_clk(const struct mssr_mod_clk *mod,
- const struct cpg_mssr_info *info,
- struct cpg_mssr_priv *priv)
- {
- struct mstp_clock *clock = NULL;
- struct device *dev = priv->dev;
- unsigned int id = mod->id;
- struct clk_init_data init;
- struct clk *parent, *clk;
- const char *parent_name;
- unsigned int i;
- WARN_DEBUG(id < priv->num_core_clks);
- WARN_DEBUG(id >= priv->num_core_clks + priv->num_mod_clks);
- WARN_DEBUG(mod->parent >= priv->num_core_clks + priv->num_mod_clks);
- WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT);
- if (!mod->name) {
- /* Skip NULLified clock */
- return;
- }
- parent = priv->clks[mod->parent];
- if (IS_ERR(parent)) {
- clk = parent;
- goto fail;
- }
- clock = kzalloc(sizeof(*clock), GFP_KERNEL);
- if (!clock) {
- clk = ERR_PTR(-ENOMEM);
- goto fail;
- }
- init.name = mod->name;
- init.ops = &cpg_mstp_clock_ops;
- init.flags = CLK_IS_BASIC | CLK_SET_RATE_PARENT;
- for (i = 0; i < info->num_crit_mod_clks; i++)
- if (id == info->crit_mod_clks[i]) {
- dev_dbg(dev, "MSTP %s setting CLK_IS_CRITICAL\n",
- mod->name);
- init.flags |= CLK_IS_CRITICAL;
- break;
- }
- parent_name = __clk_get_name(parent);
- init.parent_names = &parent_name;
- init.num_parents = 1;
- clock->index = id - priv->num_core_clks;
- clock->priv = priv;
- clock->hw.init = &init;
- clk = clk_register(NULL, &clock->hw);
- if (IS_ERR(clk))
- goto fail;
- dev_dbg(dev, "Module clock %pC at %lu Hz\n", clk, clk_get_rate(clk));
- priv->clks[id] = clk;
- return;
- fail:
- dev_err(dev, "Failed to register %s clock %s: %ld\n", "module",
- mod->name, PTR_ERR(clk));
- kfree(clock);
- }
- struct cpg_mssr_clk_domain {
- struct generic_pm_domain genpd;
- struct device_node *np;
- unsigned int num_core_pm_clks;
- unsigned int core_pm_clks[0];
- };
- static struct cpg_mssr_clk_domain *cpg_mssr_clk_domain;
- static bool cpg_mssr_is_pm_clk(const struct of_phandle_args *clkspec,
- struct cpg_mssr_clk_domain *pd)
- {
- unsigned int i;
- if (clkspec->np != pd->np || clkspec->args_count != 2)
- return false;
- switch (clkspec->args[0]) {
- case CPG_CORE:
- for (i = 0; i < pd->num_core_pm_clks; i++)
- if (clkspec->args[1] == pd->core_pm_clks[i])
- return true;
- return false;
- case CPG_MOD:
- return true;
- default:
- return false;
- }
- }
- int cpg_mssr_attach_dev(struct generic_pm_domain *unused, struct device *dev)
- {
- struct cpg_mssr_clk_domain *pd = cpg_mssr_clk_domain;
- struct device_node *np = dev->of_node;
- struct of_phandle_args clkspec;
- struct clk *clk;
- int i = 0;
- int error;
- if (!pd) {
- dev_dbg(dev, "CPG/MSSR clock domain not yet available\n");
- return -EPROBE_DEFER;
- }
- while (!of_parse_phandle_with_args(np, "clocks", "#clock-cells", i,
- &clkspec)) {
- if (cpg_mssr_is_pm_clk(&clkspec, pd))
- goto found;
- of_node_put(clkspec.np);
- i++;
- }
- return 0;
- found:
- clk = of_clk_get_from_provider(&clkspec);
- of_node_put(clkspec.np);
- if (IS_ERR(clk))
- return PTR_ERR(clk);
- error = pm_clk_create(dev);
- if (error) {
- dev_err(dev, "pm_clk_create failed %d\n", error);
- goto fail_put;
- }
- error = pm_clk_add_clk(dev, clk);
- if (error) {
- dev_err(dev, "pm_clk_add_clk %pC failed %d\n", clk, error);
- goto fail_destroy;
- }
- return 0;
- fail_destroy:
- pm_clk_destroy(dev);
- fail_put:
- clk_put(clk);
- return error;
- }
- void cpg_mssr_detach_dev(struct generic_pm_domain *unused, struct device *dev)
- {
- if (!pm_clk_no_clocks(dev))
- pm_clk_destroy(dev);
- }
- static int __init cpg_mssr_add_clk_domain(struct device *dev,
- const unsigned int *core_pm_clks,
- unsigned int num_core_pm_clks)
- {
- struct device_node *np = dev->of_node;
- struct generic_pm_domain *genpd;
- struct cpg_mssr_clk_domain *pd;
- size_t pm_size = num_core_pm_clks * sizeof(core_pm_clks[0]);
- pd = devm_kzalloc(dev, sizeof(*pd) + pm_size, GFP_KERNEL);
- if (!pd)
- return -ENOMEM;
- pd->np = np;
- pd->num_core_pm_clks = num_core_pm_clks;
- memcpy(pd->core_pm_clks, core_pm_clks, pm_size);
- genpd = &pd->genpd;
- genpd->name = np->name;
- genpd->flags = GENPD_FLAG_PM_CLK;
- genpd->attach_dev = cpg_mssr_attach_dev;
- genpd->detach_dev = cpg_mssr_detach_dev;
- pm_genpd_init(genpd, &pm_domain_always_on_gov, false);
- cpg_mssr_clk_domain = pd;
- of_genpd_add_provider_simple(np, genpd);
- return 0;
- }
- #ifdef CONFIG_RESET_CONTROLLER
- #define rcdev_to_priv(x) container_of(x, struct cpg_mssr_priv, rcdev)
- static int cpg_mssr_reset(struct reset_controller_dev *rcdev,
- unsigned long id)
- {
- struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
- unsigned int reg = id / 32;
- unsigned int bit = id % 32;
- u32 bitmask = BIT(bit);
- dev_dbg(priv->dev, "reset %u%02u\n", reg, bit);
- /* Reset module */
- writel(bitmask, priv->base + SRCR(reg));
- /* Wait for at least one cycle of the RCLK clock (@ ca. 32 kHz) */
- udelay(35);
- /* Release module from reset state */
- writel(bitmask, priv->base + SRSTCLR(reg));
- return 0;
- }
- static int cpg_mssr_assert(struct reset_controller_dev *rcdev, unsigned long id)
- {
- struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
- unsigned int reg = id / 32;
- unsigned int bit = id % 32;
- u32 bitmask = BIT(bit);
- dev_dbg(priv->dev, "assert %u%02u\n", reg, bit);
- writel(bitmask, priv->base + SRCR(reg));
- return 0;
- }
- static int cpg_mssr_deassert(struct reset_controller_dev *rcdev,
- unsigned long id)
- {
- struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
- unsigned int reg = id / 32;
- unsigned int bit = id % 32;
- u32 bitmask = BIT(bit);
- dev_dbg(priv->dev, "deassert %u%02u\n", reg, bit);
- writel(bitmask, priv->base + SRSTCLR(reg));
- return 0;
- }
- static int cpg_mssr_status(struct reset_controller_dev *rcdev,
- unsigned long id)
- {
- struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
- unsigned int reg = id / 32;
- unsigned int bit = id % 32;
- u32 bitmask = BIT(bit);
- return !!(readl(priv->base + SRCR(reg)) & bitmask);
- }
- static const struct reset_control_ops cpg_mssr_reset_ops = {
- .reset = cpg_mssr_reset,
- .assert = cpg_mssr_assert,
- .deassert = cpg_mssr_deassert,
- .status = cpg_mssr_status,
- };
- static int cpg_mssr_reset_xlate(struct reset_controller_dev *rcdev,
- const struct of_phandle_args *reset_spec)
- {
- struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
- unsigned int unpacked = reset_spec->args[0];
- unsigned int idx = MOD_CLK_PACK(unpacked);
- if (unpacked % 100 > 31 || idx >= rcdev->nr_resets) {
- dev_err(priv->dev, "Invalid reset index %u\n", unpacked);
- return -EINVAL;
- }
- return idx;
- }
- static int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv)
- {
- priv->rcdev.ops = &cpg_mssr_reset_ops;
- priv->rcdev.of_node = priv->dev->of_node;
- priv->rcdev.of_reset_n_cells = 1;
- priv->rcdev.of_xlate = cpg_mssr_reset_xlate;
- priv->rcdev.nr_resets = priv->num_mod_clks;
- return devm_reset_controller_register(priv->dev, &priv->rcdev);
- }
- #else /* !CONFIG_RESET_CONTROLLER */
- static inline int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv)
- {
- return 0;
- }
- #endif /* !CONFIG_RESET_CONTROLLER */
- static const struct of_device_id cpg_mssr_match[] = {
- #ifdef CONFIG_CLK_R8A7743
- {
- .compatible = "renesas,r8a7743-cpg-mssr",
- .data = &r8a7743_cpg_mssr_info,
- },
- #endif
- #ifdef CONFIG_CLK_R8A7745
- {
- .compatible = "renesas,r8a7745-cpg-mssr",
- .data = &r8a7745_cpg_mssr_info,
- },
- #endif
- #ifdef CONFIG_CLK_R8A7790
- {
- .compatible = "renesas,r8a7790-cpg-mssr",
- .data = &r8a7790_cpg_mssr_info,
- },
- #endif
- #ifdef CONFIG_CLK_R8A7791
- {
- .compatible = "renesas,r8a7791-cpg-mssr",
- .data = &r8a7791_cpg_mssr_info,
- },
- /* R-Car M2-N is (almost) identical to R-Car M2-W w.r.t. clocks. */
- {
- .compatible = "renesas,r8a7793-cpg-mssr",
- .data = &r8a7791_cpg_mssr_info,
- },
- #endif
- #ifdef CONFIG_CLK_R8A7792
- {
- .compatible = "renesas,r8a7792-cpg-mssr",
- .data = &r8a7792_cpg_mssr_info,
- },
- #endif
- #ifdef CONFIG_CLK_R8A7794
- {
- .compatible = "renesas,r8a7794-cpg-mssr",
- .data = &r8a7794_cpg_mssr_info,
- },
- #endif
- #ifdef CONFIG_CLK_R8A7795
- {
- .compatible = "renesas,r8a7795-cpg-mssr",
- .data = &r8a7795_cpg_mssr_info,
- },
- #endif
- #ifdef CONFIG_CLK_R8A7796
- {
- .compatible = "renesas,r8a7796-cpg-mssr",
- .data = &r8a7796_cpg_mssr_info,
- },
- #endif
- #ifdef CONFIG_CLK_R8A77995
- {
- .compatible = "renesas,r8a77995-cpg-mssr",
- .data = &r8a77995_cpg_mssr_info,
- },
- #endif
- { /* sentinel */ }
- };
- static void cpg_mssr_del_clk_provider(void *data)
- {
- of_clk_del_provider(data);
- }
- static int __init cpg_mssr_probe(struct platform_device *pdev)
- {
- struct device *dev = &pdev->dev;
- struct device_node *np = dev->of_node;
- const struct cpg_mssr_info *info;
- struct cpg_mssr_priv *priv;
- unsigned int nclks, i;
- struct resource *res;
- struct clk **clks;
- int error;
- info = of_device_get_match_data(dev);
- if (info->init) {
- error = info->init(dev);
- if (error)
- return error;
- }
- priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
- if (!priv)
- return -ENOMEM;
- priv->dev = dev;
- spin_lock_init(&priv->rmw_lock);
- res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- priv->base = devm_ioremap_resource(dev, res);
- if (IS_ERR(priv->base))
- return PTR_ERR(priv->base);
- nclks = info->num_total_core_clks + info->num_hw_mod_clks;
- clks = devm_kmalloc_array(dev, nclks, sizeof(*clks), GFP_KERNEL);
- if (!clks)
- return -ENOMEM;
- priv->clks = clks;
- priv->num_core_clks = info->num_total_core_clks;
- priv->num_mod_clks = info->num_hw_mod_clks;
- priv->last_dt_core_clk = info->last_dt_core_clk;
- for (i = 0; i < nclks; i++)
- clks[i] = ERR_PTR(-ENOENT);
- for (i = 0; i < info->num_core_clks; i++)
- cpg_mssr_register_core_clk(&info->core_clks[i], info, priv);
- for (i = 0; i < info->num_mod_clks; i++)
- cpg_mssr_register_mod_clk(&info->mod_clks[i], info, priv);
- error = of_clk_add_provider(np, cpg_mssr_clk_src_twocell_get, priv);
- if (error)
- return error;
- error = devm_add_action_or_reset(dev,
- cpg_mssr_del_clk_provider,
- np);
- if (error)
- return error;
- error = cpg_mssr_add_clk_domain(dev, info->core_pm_clks,
- info->num_core_pm_clks);
- if (error)
- return error;
- error = cpg_mssr_reset_controller_register(priv);
- if (error)
- return error;
- return 0;
- }
- static struct platform_driver cpg_mssr_driver = {
- .driver = {
- .name = "renesas-cpg-mssr",
- .of_match_table = cpg_mssr_match,
- },
- };
- static int __init cpg_mssr_init(void)
- {
- return platform_driver_probe(&cpg_mssr_driver, cpg_mssr_probe);
- }
- subsys_initcall(cpg_mssr_init);
- void __init cpg_core_nullify_range(struct cpg_core_clk *core_clks,
- unsigned int num_core_clks,
- unsigned int first_clk,
- unsigned int last_clk)
- {
- unsigned int i;
- for (i = 0; i < num_core_clks; i++)
- if (core_clks[i].id >= first_clk &&
- core_clks[i].id <= last_clk)
- core_clks[i].name = NULL;
- }
- void __init mssr_mod_nullify(struct mssr_mod_clk *mod_clks,
- unsigned int num_mod_clks,
- const unsigned int *clks, unsigned int n)
- {
- unsigned int i, j;
- for (i = 0, j = 0; i < num_mod_clks && j < n; i++)
- if (mod_clks[i].id == clks[j]) {
- mod_clks[i].name = NULL;
- j++;
- }
- }
- void __init mssr_mod_reparent(struct mssr_mod_clk *mod_clks,
- unsigned int num_mod_clks,
- const struct mssr_mod_reparent *clks,
- unsigned int n)
- {
- unsigned int i, j;
- for (i = 0, j = 0; i < num_mod_clks && j < n; i++)
- if (mod_clks[i].id == clks[j].clk) {
- mod_clks[i].parent = clks[j].parent;
- j++;
- }
- }
- MODULE_DESCRIPTION("Renesas CPG/MSSR Driver");
- MODULE_LICENSE("GPL v2");
|