r8a7792-cpg-mssr.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * r8a7792 Clock Pulse Generator / Module Standby and Software Reset
  3. *
  4. * Copyright (C) 2017 Glider bvba
  5. *
  6. * Based on clk-rcar-gen2.c
  7. *
  8. * Copyright (C) 2013 Ideas On Board SPRL
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; version 2 of the License.
  13. */
  14. #include <linux/device.h>
  15. #include <linux/init.h>
  16. #include <linux/kernel.h>
  17. #include <linux/soc/renesas/rcar-rst.h>
  18. #include <dt-bindings/clock/r8a7792-cpg-mssr.h>
  19. #include "renesas-cpg-mssr.h"
  20. #include "rcar-gen2-cpg.h"
  21. enum clk_ids {
  22. /* Core Clock Outputs exported to DT */
  23. LAST_DT_CORE_CLK = R8A7792_CLK_OSC,
  24. /* External Input Clocks */
  25. CLK_EXTAL,
  26. /* Internal Core Clocks */
  27. CLK_MAIN,
  28. CLK_PLL0,
  29. CLK_PLL1,
  30. CLK_PLL3,
  31. CLK_PLL1_DIV2,
  32. /* Module Clocks */
  33. MOD_CLK_BASE
  34. };
  35. static const struct cpg_core_clk r8a7792_core_clks[] __initconst = {
  36. /* External Clock Inputs */
  37. DEF_INPUT("extal", CLK_EXTAL),
  38. /* Internal Core Clocks */
  39. DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN2_MAIN, CLK_EXTAL),
  40. DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN2_PLL0, CLK_MAIN),
  41. DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN2_PLL1, CLK_MAIN),
  42. DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
  43. DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
  44. /* Core Clock Outputs */
  45. DEF_BASE("lb", R8A7792_CLK_LB, CLK_TYPE_GEN2_LB, CLK_PLL1),
  46. DEF_BASE("qspi", R8A7792_CLK_QSPI, CLK_TYPE_GEN2_QSPI, CLK_PLL1_DIV2),
  47. DEF_FIXED("z", R8A7792_CLK_Z, CLK_PLL0, 1, 1),
  48. DEF_FIXED("zg", R8A7792_CLK_ZG, CLK_PLL1, 5, 1),
  49. DEF_FIXED("zx", R8A7792_CLK_ZX, CLK_PLL1, 3, 1),
  50. DEF_FIXED("zs", R8A7792_CLK_ZS, CLK_PLL1, 6, 1),
  51. DEF_FIXED("hp", R8A7792_CLK_HP, CLK_PLL1, 12, 1),
  52. DEF_FIXED("i", R8A7792_CLK_I, CLK_PLL1, 3, 1),
  53. DEF_FIXED("b", R8A7792_CLK_B, CLK_PLL1, 12, 1),
  54. DEF_FIXED("p", R8A7792_CLK_P, CLK_PLL1, 24, 1),
  55. DEF_FIXED("cl", R8A7792_CLK_CL, CLK_PLL1, 48, 1),
  56. DEF_FIXED("m2", R8A7792_CLK_M2, CLK_PLL1, 8, 1),
  57. DEF_FIXED("imp", R8A7792_CLK_IMP, CLK_PLL1, 4, 1),
  58. DEF_FIXED("zb3", R8A7792_CLK_ZB3, CLK_PLL3, 4, 1),
  59. DEF_FIXED("zb3d2", R8A7792_CLK_ZB3D2, CLK_PLL3, 8, 1),
  60. DEF_FIXED("ddr", R8A7792_CLK_DDR, CLK_PLL3, 8, 1),
  61. DEF_FIXED("sd", R8A7792_CLK_SD, CLK_PLL1_DIV2, 8, 1),
  62. DEF_FIXED("mp", R8A7792_CLK_MP, CLK_PLL1_DIV2, 15, 1),
  63. DEF_FIXED("cp", R8A7792_CLK_CP, CLK_PLL1, 48, 1),
  64. DEF_FIXED("cpex", R8A7792_CLK_CPEX, CLK_EXTAL, 2, 1),
  65. DEF_FIXED("rcan", R8A7792_CLK_RCAN, CLK_PLL1_DIV2, 49, 1),
  66. DEF_FIXED("r", R8A7792_CLK_R, CLK_PLL1, 49152, 1),
  67. DEF_FIXED("osc", R8A7792_CLK_OSC, CLK_PLL1, 12288, 1),
  68. };
  69. static const struct mssr_mod_clk r8a7792_mod_clks[] __initconst = {
  70. DEF_MOD("msiof0", 0, R8A7792_CLK_MP),
  71. DEF_MOD("jpu", 106, R8A7792_CLK_M2),
  72. DEF_MOD("tmu1", 111, R8A7792_CLK_P),
  73. DEF_MOD("3dg", 112, R8A7792_CLK_ZG),
  74. DEF_MOD("2d-dmac", 115, R8A7792_CLK_ZS),
  75. DEF_MOD("tmu3", 121, R8A7792_CLK_P),
  76. DEF_MOD("tmu2", 122, R8A7792_CLK_P),
  77. DEF_MOD("cmt0", 124, R8A7792_CLK_R),
  78. DEF_MOD("tmu0", 125, R8A7792_CLK_CP),
  79. DEF_MOD("vsp1du1", 127, R8A7792_CLK_ZS),
  80. DEF_MOD("vsp1du0", 128, R8A7792_CLK_ZS),
  81. DEF_MOD("vsp1-sy", 131, R8A7792_CLK_ZS),
  82. DEF_MOD("msiof1", 208, R8A7792_CLK_MP),
  83. DEF_MOD("sys-dmac1", 218, R8A7792_CLK_ZS),
  84. DEF_MOD("sys-dmac0", 219, R8A7792_CLK_ZS),
  85. DEF_MOD("tpu0", 304, R8A7792_CLK_CP),
  86. DEF_MOD("sdhi0", 314, R8A7792_CLK_SD),
  87. DEF_MOD("cmt1", 329, R8A7792_CLK_R),
  88. DEF_MOD("irqc", 407, R8A7792_CLK_CP),
  89. DEF_MOD("intc-sys", 408, R8A7792_CLK_ZS),
  90. DEF_MOD("audio-dmac0", 502, R8A7792_CLK_HP),
  91. DEF_MOD("thermal", 522, CLK_EXTAL),
  92. DEF_MOD("pwm", 523, R8A7792_CLK_P),
  93. DEF_MOD("hscif1", 716, R8A7792_CLK_ZS),
  94. DEF_MOD("hscif0", 717, R8A7792_CLK_ZS),
  95. DEF_MOD("scif3", 718, R8A7792_CLK_P),
  96. DEF_MOD("scif2", 719, R8A7792_CLK_P),
  97. DEF_MOD("scif1", 720, R8A7792_CLK_P),
  98. DEF_MOD("scif0", 721, R8A7792_CLK_P),
  99. DEF_MOD("du1", 723, R8A7792_CLK_ZX),
  100. DEF_MOD("du0", 724, R8A7792_CLK_ZX),
  101. DEF_MOD("vin5", 804, R8A7792_CLK_ZG),
  102. DEF_MOD("vin4", 805, R8A7792_CLK_ZG),
  103. DEF_MOD("vin3", 808, R8A7792_CLK_ZG),
  104. DEF_MOD("vin2", 809, R8A7792_CLK_ZG),
  105. DEF_MOD("vin1", 810, R8A7792_CLK_ZG),
  106. DEF_MOD("vin0", 811, R8A7792_CLK_ZG),
  107. DEF_MOD("etheravb", 812, R8A7792_CLK_HP),
  108. DEF_MOD("imr-lx3", 821, R8A7792_CLK_ZG),
  109. DEF_MOD("imr-lsx3-1", 822, R8A7792_CLK_ZG),
  110. DEF_MOD("imr-lsx3-0", 823, R8A7792_CLK_ZG),
  111. DEF_MOD("imr-lsx3-5", 825, R8A7792_CLK_ZG),
  112. DEF_MOD("imr-lsx3-4", 826, R8A7792_CLK_ZG),
  113. DEF_MOD("imr-lsx3-3", 827, R8A7792_CLK_ZG),
  114. DEF_MOD("imr-lsx3-2", 828, R8A7792_CLK_ZG),
  115. DEF_MOD("gyro-adc", 901, R8A7792_CLK_P),
  116. DEF_MOD("gpio7", 904, R8A7792_CLK_CP),
  117. DEF_MOD("gpio6", 905, R8A7792_CLK_CP),
  118. DEF_MOD("gpio5", 907, R8A7792_CLK_CP),
  119. DEF_MOD("gpio4", 908, R8A7792_CLK_CP),
  120. DEF_MOD("gpio3", 909, R8A7792_CLK_CP),
  121. DEF_MOD("gpio2", 910, R8A7792_CLK_CP),
  122. DEF_MOD("gpio1", 911, R8A7792_CLK_CP),
  123. DEF_MOD("gpio0", 912, R8A7792_CLK_CP),
  124. DEF_MOD("gpio11", 913, R8A7792_CLK_CP),
  125. DEF_MOD("gpio10", 914, R8A7792_CLK_CP),
  126. DEF_MOD("can1", 915, R8A7792_CLK_P),
  127. DEF_MOD("can0", 916, R8A7792_CLK_P),
  128. DEF_MOD("qspi_mod", 917, R8A7792_CLK_QSPI),
  129. DEF_MOD("gpio9", 919, R8A7792_CLK_CP),
  130. DEF_MOD("gpio8", 921, R8A7792_CLK_CP),
  131. DEF_MOD("i2c5", 925, R8A7792_CLK_HP),
  132. DEF_MOD("iicdvfs", 926, R8A7792_CLK_CP),
  133. DEF_MOD("i2c4", 927, R8A7792_CLK_HP),
  134. DEF_MOD("i2c3", 928, R8A7792_CLK_HP),
  135. DEF_MOD("i2c2", 929, R8A7792_CLK_HP),
  136. DEF_MOD("i2c1", 930, R8A7792_CLK_HP),
  137. DEF_MOD("i2c0", 931, R8A7792_CLK_HP),
  138. DEF_MOD("ssi-all", 1005, R8A7792_CLK_P),
  139. DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
  140. DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
  141. };
  142. static const unsigned int r8a7792_crit_mod_clks[] __initconst = {
  143. MOD_CLK_ID(408), /* INTC-SYS (GIC) */
  144. };
  145. /*
  146. * CPG Clock Data
  147. */
  148. /*
  149. * MD EXTAL PLL0 PLL1 PLL3
  150. * 14 13 19 (MHz) *1 *2
  151. *---------------------------------------------------
  152. * 0 0 0 15 x200/3 x208/2 x106
  153. * 0 0 1 15 x200/3 x208/2 x88
  154. * 0 1 0 20 x150/3 x156/2 x80
  155. * 0 1 1 20 x150/3 x156/2 x66
  156. * 1 0 0 26 / 2 x230/3 x240/2 x122
  157. * 1 0 1 26 / 2 x230/3 x240/2 x102
  158. * 1 1 0 30 / 2 x200/3 x208/2 x106
  159. * 1 1 1 30 / 2 x200/3 x208/2 x88
  160. *
  161. * *1 : Table 7.5b indicates VCO output (PLL0 = VCO/3)
  162. * *2 : Table 7.5b indicates VCO output (PLL1 = VCO/2)
  163. */
  164. #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 12) | \
  165. (((md) & BIT(13)) >> 12) | \
  166. (((md) & BIT(19)) >> 19))
  167. static const struct rcar_gen2_cpg_pll_config cpg_pll_configs[8] __initconst = {
  168. { 1, 208, 106, 200 },
  169. { 1, 208, 88, 200 },
  170. { 1, 156, 80, 150 },
  171. { 1, 156, 66, 150 },
  172. { 2, 240, 122, 230 },
  173. { 2, 240, 102, 230 },
  174. { 2, 208, 106, 200 },
  175. { 2, 208, 88, 200 },
  176. };
  177. static int __init r8a7792_cpg_mssr_init(struct device *dev)
  178. {
  179. const struct rcar_gen2_cpg_pll_config *cpg_pll_config;
  180. u32 cpg_mode;
  181. int error;
  182. error = rcar_rst_read_mode_pins(&cpg_mode);
  183. if (error)
  184. return error;
  185. cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
  186. return rcar_gen2_cpg_init(cpg_pll_config, 3, cpg_mode);
  187. }
  188. const struct cpg_mssr_info r8a7792_cpg_mssr_info __initconst = {
  189. /* Core Clocks */
  190. .core_clks = r8a7792_core_clks,
  191. .num_core_clks = ARRAY_SIZE(r8a7792_core_clks),
  192. .last_dt_core_clk = LAST_DT_CORE_CLK,
  193. .num_total_core_clks = MOD_CLK_BASE,
  194. /* Module Clocks */
  195. .mod_clks = r8a7792_mod_clks,
  196. .num_mod_clks = ARRAY_SIZE(r8a7792_mod_clks),
  197. .num_hw_mod_clks = 12 * 32,
  198. /* Critical Module Clocks */
  199. .crit_mod_clks = r8a7792_crit_mod_clks,
  200. .num_crit_mod_clks = ARRAY_SIZE(r8a7792_crit_mod_clks),
  201. /* Callbacks */
  202. .init = r8a7792_cpg_mssr_init,
  203. .cpg_clk_register = rcar_gen2_cpg_clk_register,
  204. };