ata_piix.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Tejun Heo <tj@kernel.org>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/driver-api/libata.rst
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publicly available from Intel web site. Errata documentation
  42. * is also publicly available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independent device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independent timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* address map register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* constants for mapping table */
  114. P0 = 0, /* port 0 */
  115. P1 = 1, /* port 1 */
  116. P2 = 2, /* port 2 */
  117. P3 = 3, /* port 3 */
  118. IDE = -1, /* IDE */
  119. NA = -2, /* not available */
  120. RV = -3, /* reserved */
  121. PIIX_AHCI_DEVICE = 6,
  122. /* host->flags bits */
  123. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  124. };
  125. enum piix_controller_ids {
  126. /* controller IDs */
  127. piix_pata_mwdma, /* PIIX3 MWDMA only */
  128. piix_pata_33, /* PIIX4 at 33Mhz */
  129. ich_pata_33, /* ICH up to UDMA 33 only */
  130. ich_pata_66, /* ICH up to 66 Mhz */
  131. ich_pata_100, /* ICH up to UDMA 100 */
  132. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  133. ich5_sata,
  134. ich6_sata,
  135. ich6m_sata,
  136. ich8_sata,
  137. ich8_2port_sata,
  138. ich8m_apple_sata, /* locks up on second port enable */
  139. tolapai_sata,
  140. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  141. ich8_sata_snb,
  142. ich8_2port_sata_snb,
  143. ich8_2port_sata_byt,
  144. };
  145. struct piix_map_db {
  146. const u32 mask;
  147. const u16 port_enable;
  148. const int map[][4];
  149. };
  150. struct piix_host_priv {
  151. const int *map;
  152. u32 saved_iocfg;
  153. void __iomem *sidpr;
  154. };
  155. static unsigned int in_module_init = 1;
  156. static const struct pci_device_id piix_pci_tbl[] = {
  157. /* Intel PIIX3 for the 430HX etc */
  158. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  159. /* VMware ICH4 */
  160. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  161. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  162. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  163. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel PIIX4 */
  165. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  166. /* Intel PIIX4 */
  167. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  168. /* Intel PIIX */
  169. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  170. /* Intel ICH (i810, i815, i840) UDMA 66*/
  171. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  172. /* Intel ICH0 : UDMA 33*/
  173. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  174. /* Intel ICH2M */
  175. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  177. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH3M */
  179. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH3 (E7500/1) UDMA 100 */
  181. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH4-L */
  183. { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  185. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* Intel ICH5 */
  188. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* C-ICH (i810E2) */
  190. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  192. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* ICH6 (and 6) (i915) UDMA 100 */
  194. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* ICH7/7-R (i945, i975) UDMA 100*/
  196. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  197. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  198. /* ICH8 Mobile PATA Controller */
  199. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  200. /* SATA ports */
  201. /* 82801EB (ICH5) */
  202. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  203. /* 82801EB (ICH5) */
  204. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  205. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  206. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  207. /* 6300ESB pretending RAID */
  208. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  209. /* 82801FB/FW (ICH6/ICH6W) */
  210. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  211. /* 82801FR/FRW (ICH6R/ICH6RW) */
  212. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  213. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  214. * Attach iff the controller is in IDE mode. */
  215. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  216. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  217. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  218. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  219. /* 82801GBM/GHM (ICH7M, identical to ICH6M) */
  220. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  221. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  222. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  223. /* SATA Controller 1 IDE (ICH8) */
  224. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  225. /* SATA Controller 2 IDE (ICH8) */
  226. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  227. /* Mobile SATA Controller IDE (ICH8M), Apple */
  228. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  229. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  230. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  231. /* Mobile SATA Controller IDE (ICH8M) */
  232. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  233. /* SATA Controller IDE (ICH9) */
  234. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  235. /* SATA Controller IDE (ICH9) */
  236. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  237. /* SATA Controller IDE (ICH9) */
  238. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  239. /* SATA Controller IDE (ICH9M) */
  240. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  241. /* SATA Controller IDE (ICH9M) */
  242. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  243. /* SATA Controller IDE (ICH9M) */
  244. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  245. /* SATA Controller IDE (Tolapai) */
  246. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  247. /* SATA Controller IDE (ICH10) */
  248. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  249. /* SATA Controller IDE (ICH10) */
  250. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  251. /* SATA Controller IDE (ICH10) */
  252. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  253. /* SATA Controller IDE (ICH10) */
  254. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  255. /* SATA Controller IDE (PCH) */
  256. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  257. /* SATA Controller IDE (PCH) */
  258. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  259. /* SATA Controller IDE (PCH) */
  260. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  261. /* SATA Controller IDE (PCH) */
  262. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  263. /* SATA Controller IDE (PCH) */
  264. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  265. /* SATA Controller IDE (PCH) */
  266. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  267. /* SATA Controller IDE (CPT) */
  268. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  269. /* SATA Controller IDE (CPT) */
  270. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  271. /* SATA Controller IDE (CPT) */
  272. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  273. /* SATA Controller IDE (CPT) */
  274. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  275. /* SATA Controller IDE (PBG) */
  276. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  277. /* SATA Controller IDE (PBG) */
  278. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  279. /* SATA Controller IDE (Panther Point) */
  280. { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  281. /* SATA Controller IDE (Panther Point) */
  282. { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  283. /* SATA Controller IDE (Panther Point) */
  284. { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  285. /* SATA Controller IDE (Panther Point) */
  286. { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  287. /* SATA Controller IDE (Lynx Point) */
  288. { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  289. /* SATA Controller IDE (Lynx Point) */
  290. { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  291. /* SATA Controller IDE (Lynx Point) */
  292. { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  293. /* SATA Controller IDE (Lynx Point) */
  294. { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  295. /* SATA Controller IDE (Lynx Point-LP) */
  296. { 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  297. /* SATA Controller IDE (Lynx Point-LP) */
  298. { 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  299. /* SATA Controller IDE (Lynx Point-LP) */
  300. { 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  301. /* SATA Controller IDE (Lynx Point-LP) */
  302. { 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  303. /* SATA Controller IDE (DH89xxCC) */
  304. { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  305. /* SATA Controller IDE (Avoton) */
  306. { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  307. /* SATA Controller IDE (Avoton) */
  308. { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  309. /* SATA Controller IDE (Avoton) */
  310. { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  311. /* SATA Controller IDE (Avoton) */
  312. { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  313. /* SATA Controller IDE (Wellsburg) */
  314. { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  315. /* SATA Controller IDE (Wellsburg) */
  316. { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  317. /* SATA Controller IDE (Wellsburg) */
  318. { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  319. /* SATA Controller IDE (Wellsburg) */
  320. { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  321. /* SATA Controller IDE (BayTrail) */
  322. { 0x8086, 0x0F20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
  323. { 0x8086, 0x0F21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
  324. /* SATA Controller IDE (Coleto Creek) */
  325. { 0x8086, 0x23a6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  326. /* SATA Controller IDE (9 Series) */
  327. { 0x8086, 0x8c88, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  328. /* SATA Controller IDE (9 Series) */
  329. { 0x8086, 0x8c89, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  330. /* SATA Controller IDE (9 Series) */
  331. { 0x8086, 0x8c80, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  332. /* SATA Controller IDE (9 Series) */
  333. { 0x8086, 0x8c81, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  334. { } /* terminate list */
  335. };
  336. static const struct piix_map_db ich5_map_db = {
  337. .mask = 0x7,
  338. .port_enable = 0x3,
  339. .map = {
  340. /* PM PS SM SS MAP */
  341. { P0, NA, P1, NA }, /* 000b */
  342. { P1, NA, P0, NA }, /* 001b */
  343. { RV, RV, RV, RV },
  344. { RV, RV, RV, RV },
  345. { P0, P1, IDE, IDE }, /* 100b */
  346. { P1, P0, IDE, IDE }, /* 101b */
  347. { IDE, IDE, P0, P1 }, /* 110b */
  348. { IDE, IDE, P1, P0 }, /* 111b */
  349. },
  350. };
  351. static const struct piix_map_db ich6_map_db = {
  352. .mask = 0x3,
  353. .port_enable = 0xf,
  354. .map = {
  355. /* PM PS SM SS MAP */
  356. { P0, P2, P1, P3 }, /* 00b */
  357. { IDE, IDE, P1, P3 }, /* 01b */
  358. { P0, P2, IDE, IDE }, /* 10b */
  359. { RV, RV, RV, RV },
  360. },
  361. };
  362. static const struct piix_map_db ich6m_map_db = {
  363. .mask = 0x3,
  364. .port_enable = 0x5,
  365. /* Map 01b isn't specified in the doc but some notebooks use
  366. * it anyway. MAP 01b have been spotted on both ICH6M and
  367. * ICH7M.
  368. */
  369. .map = {
  370. /* PM PS SM SS MAP */
  371. { P0, P2, NA, NA }, /* 00b */
  372. { IDE, IDE, P1, P3 }, /* 01b */
  373. { P0, P2, IDE, IDE }, /* 10b */
  374. { RV, RV, RV, RV },
  375. },
  376. };
  377. static const struct piix_map_db ich8_map_db = {
  378. .mask = 0x3,
  379. .port_enable = 0xf,
  380. .map = {
  381. /* PM PS SM SS MAP */
  382. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  383. { RV, RV, RV, RV },
  384. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  385. { RV, RV, RV, RV },
  386. },
  387. };
  388. static const struct piix_map_db ich8_2port_map_db = {
  389. .mask = 0x3,
  390. .port_enable = 0x3,
  391. .map = {
  392. /* PM PS SM SS MAP */
  393. { P0, NA, P1, NA }, /* 00b */
  394. { RV, RV, RV, RV }, /* 01b */
  395. { RV, RV, RV, RV }, /* 10b */
  396. { RV, RV, RV, RV },
  397. },
  398. };
  399. static const struct piix_map_db ich8m_apple_map_db = {
  400. .mask = 0x3,
  401. .port_enable = 0x1,
  402. .map = {
  403. /* PM PS SM SS MAP */
  404. { P0, NA, NA, NA }, /* 00b */
  405. { RV, RV, RV, RV },
  406. { P0, P2, IDE, IDE }, /* 10b */
  407. { RV, RV, RV, RV },
  408. },
  409. };
  410. static const struct piix_map_db tolapai_map_db = {
  411. .mask = 0x3,
  412. .port_enable = 0x3,
  413. .map = {
  414. /* PM PS SM SS MAP */
  415. { P0, NA, P1, NA }, /* 00b */
  416. { RV, RV, RV, RV }, /* 01b */
  417. { RV, RV, RV, RV }, /* 10b */
  418. { RV, RV, RV, RV },
  419. },
  420. };
  421. static const struct piix_map_db *piix_map_db_table[] = {
  422. [ich5_sata] = &ich5_map_db,
  423. [ich6_sata] = &ich6_map_db,
  424. [ich6m_sata] = &ich6m_map_db,
  425. [ich8_sata] = &ich8_map_db,
  426. [ich8_2port_sata] = &ich8_2port_map_db,
  427. [ich8m_apple_sata] = &ich8m_apple_map_db,
  428. [tolapai_sata] = &tolapai_map_db,
  429. [ich8_sata_snb] = &ich8_map_db,
  430. [ich8_2port_sata_snb] = &ich8_2port_map_db,
  431. [ich8_2port_sata_byt] = &ich8_2port_map_db,
  432. };
  433. static struct pci_bits piix_enable_bits[] = {
  434. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  435. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  436. };
  437. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  438. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  439. MODULE_LICENSE("GPL");
  440. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  441. MODULE_VERSION(DRV_VERSION);
  442. struct ich_laptop {
  443. u16 device;
  444. u16 subvendor;
  445. u16 subdevice;
  446. };
  447. /*
  448. * List of laptops that use short cables rather than 80 wire
  449. */
  450. static const struct ich_laptop ich_laptop[] = {
  451. /* devid, subvendor, subdev */
  452. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  453. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  454. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  455. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  456. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  457. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  458. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  459. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  460. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  461. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  462. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  463. { 0x24CA, 0x10CF, 0x11AB }, /* ICH4M on Fujitsu-Siemens Lifebook S6120 */
  464. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  465. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  466. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  467. /* end marker */
  468. { 0, }
  469. };
  470. static int piix_port_start(struct ata_port *ap)
  471. {
  472. if (!(ap->flags & PIIX_FLAG_PIO16))
  473. ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
  474. return ata_bmdma_port_start(ap);
  475. }
  476. /**
  477. * ich_pata_cable_detect - Probe host controller cable detect info
  478. * @ap: Port for which cable detect info is desired
  479. *
  480. * Read 80c cable indicator from ATA PCI device's PCI config
  481. * register. This register is normally set by firmware (BIOS).
  482. *
  483. * LOCKING:
  484. * None (inherited from caller).
  485. */
  486. static int ich_pata_cable_detect(struct ata_port *ap)
  487. {
  488. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  489. struct piix_host_priv *hpriv = ap->host->private_data;
  490. const struct ich_laptop *lap = &ich_laptop[0];
  491. u8 mask;
  492. /* Check for specials */
  493. while (lap->device) {
  494. if (lap->device == pdev->device &&
  495. lap->subvendor == pdev->subsystem_vendor &&
  496. lap->subdevice == pdev->subsystem_device)
  497. return ATA_CBL_PATA40_SHORT;
  498. lap++;
  499. }
  500. /* check BIOS cable detect results */
  501. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  502. if ((hpriv->saved_iocfg & mask) == 0)
  503. return ATA_CBL_PATA40;
  504. return ATA_CBL_PATA80;
  505. }
  506. /**
  507. * piix_pata_prereset - prereset for PATA host controller
  508. * @link: Target link
  509. * @deadline: deadline jiffies for the operation
  510. *
  511. * LOCKING:
  512. * None (inherited from caller).
  513. */
  514. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  515. {
  516. struct ata_port *ap = link->ap;
  517. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  518. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  519. return -ENOENT;
  520. return ata_sff_prereset(link, deadline);
  521. }
  522. static DEFINE_SPINLOCK(piix_lock);
  523. static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
  524. u8 pio)
  525. {
  526. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  527. unsigned long flags;
  528. unsigned int is_slave = (adev->devno != 0);
  529. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  530. unsigned int slave_port = 0x44;
  531. u16 master_data;
  532. u8 slave_data;
  533. u8 udma_enable;
  534. int control = 0;
  535. /*
  536. * See Intel Document 298600-004 for the timing programing rules
  537. * for ICH controllers.
  538. */
  539. static const /* ISP RTC */
  540. u8 timings[][2] = { { 0, 0 },
  541. { 0, 0 },
  542. { 1, 0 },
  543. { 2, 1 },
  544. { 2, 3 }, };
  545. if (pio >= 2)
  546. control |= 1; /* TIME1 enable */
  547. if (ata_pio_need_iordy(adev))
  548. control |= 2; /* IE enable */
  549. /* Intel specifies that the PPE functionality is for disk only */
  550. if (adev->class == ATA_DEV_ATA)
  551. control |= 4; /* PPE enable */
  552. /*
  553. * If the drive MWDMA is faster than it can do PIO then
  554. * we must force PIO into PIO0
  555. */
  556. if (adev->pio_mode < XFER_PIO_0 + pio)
  557. /* Enable DMA timing only */
  558. control |= 8; /* PIO cycles in PIO0 */
  559. spin_lock_irqsave(&piix_lock, flags);
  560. /* PIO configuration clears DTE unconditionally. It will be
  561. * programmed in set_dmamode which is guaranteed to be called
  562. * after set_piomode if any DMA mode is available.
  563. */
  564. pci_read_config_word(dev, master_port, &master_data);
  565. if (is_slave) {
  566. /* clear TIME1|IE1|PPE1|DTE1 */
  567. master_data &= 0xff0f;
  568. /* enable PPE1, IE1 and TIME1 as needed */
  569. master_data |= (control << 4);
  570. pci_read_config_byte(dev, slave_port, &slave_data);
  571. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  572. /* Load the timing nibble for this slave */
  573. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  574. << (ap->port_no ? 4 : 0);
  575. } else {
  576. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  577. master_data &= 0xccf0;
  578. /* Enable PPE, IE and TIME as appropriate */
  579. master_data |= control;
  580. /* load ISP and RCT */
  581. master_data |=
  582. (timings[pio][0] << 12) |
  583. (timings[pio][1] << 8);
  584. }
  585. /* Enable SITRE (separate slave timing register) */
  586. master_data |= 0x4000;
  587. pci_write_config_word(dev, master_port, master_data);
  588. if (is_slave)
  589. pci_write_config_byte(dev, slave_port, slave_data);
  590. /* Ensure the UDMA bit is off - it will be turned back on if
  591. UDMA is selected */
  592. if (ap->udma_mask) {
  593. pci_read_config_byte(dev, 0x48, &udma_enable);
  594. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  595. pci_write_config_byte(dev, 0x48, udma_enable);
  596. }
  597. spin_unlock_irqrestore(&piix_lock, flags);
  598. }
  599. /**
  600. * piix_set_piomode - Initialize host controller PATA PIO timings
  601. * @ap: Port whose timings we are configuring
  602. * @adev: Drive in question
  603. *
  604. * Set PIO mode for device, in host controller PCI config space.
  605. *
  606. * LOCKING:
  607. * None (inherited from caller).
  608. */
  609. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  610. {
  611. piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
  612. }
  613. /**
  614. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  615. * @ap: Port whose timings we are configuring
  616. * @adev: Drive in question
  617. * @isich: set if the chip is an ICH device
  618. *
  619. * Set UDMA mode for device, in host controller PCI config space.
  620. *
  621. * LOCKING:
  622. * None (inherited from caller).
  623. */
  624. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  625. {
  626. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  627. unsigned long flags;
  628. u8 speed = adev->dma_mode;
  629. int devid = adev->devno + 2 * ap->port_no;
  630. u8 udma_enable = 0;
  631. if (speed >= XFER_UDMA_0) {
  632. unsigned int udma = speed - XFER_UDMA_0;
  633. u16 udma_timing;
  634. u16 ideconf;
  635. int u_clock, u_speed;
  636. spin_lock_irqsave(&piix_lock, flags);
  637. pci_read_config_byte(dev, 0x48, &udma_enable);
  638. /*
  639. * UDMA is handled by a combination of clock switching and
  640. * selection of dividers
  641. *
  642. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  643. * except UDMA0 which is 00
  644. */
  645. u_speed = min(2 - (udma & 1), udma);
  646. if (udma == 5)
  647. u_clock = 0x1000; /* 100Mhz */
  648. else if (udma > 2)
  649. u_clock = 1; /* 66Mhz */
  650. else
  651. u_clock = 0; /* 33Mhz */
  652. udma_enable |= (1 << devid);
  653. /* Load the CT/RP selection */
  654. pci_read_config_word(dev, 0x4A, &udma_timing);
  655. udma_timing &= ~(3 << (4 * devid));
  656. udma_timing |= u_speed << (4 * devid);
  657. pci_write_config_word(dev, 0x4A, udma_timing);
  658. if (isich) {
  659. /* Select a 33/66/100Mhz clock */
  660. pci_read_config_word(dev, 0x54, &ideconf);
  661. ideconf &= ~(0x1001 << devid);
  662. ideconf |= u_clock << devid;
  663. /* For ICH or later we should set bit 10 for better
  664. performance (WR_PingPong_En) */
  665. pci_write_config_word(dev, 0x54, ideconf);
  666. }
  667. pci_write_config_byte(dev, 0x48, udma_enable);
  668. spin_unlock_irqrestore(&piix_lock, flags);
  669. } else {
  670. /* MWDMA is driven by the PIO timings. */
  671. unsigned int mwdma = speed - XFER_MW_DMA_0;
  672. const unsigned int needed_pio[3] = {
  673. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  674. };
  675. int pio = needed_pio[mwdma] - XFER_PIO_0;
  676. /* XFER_PIO_0 is never used currently */
  677. piix_set_timings(ap, adev, pio);
  678. }
  679. }
  680. /**
  681. * piix_set_dmamode - Initialize host controller PATA DMA timings
  682. * @ap: Port whose timings we are configuring
  683. * @adev: um
  684. *
  685. * Set MW/UDMA mode for device, in host controller PCI config space.
  686. *
  687. * LOCKING:
  688. * None (inherited from caller).
  689. */
  690. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  691. {
  692. do_pata_set_dmamode(ap, adev, 0);
  693. }
  694. /**
  695. * ich_set_dmamode - Initialize host controller PATA DMA timings
  696. * @ap: Port whose timings we are configuring
  697. * @adev: um
  698. *
  699. * Set MW/UDMA mode for device, in host controller PCI config space.
  700. *
  701. * LOCKING:
  702. * None (inherited from caller).
  703. */
  704. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  705. {
  706. do_pata_set_dmamode(ap, adev, 1);
  707. }
  708. /*
  709. * Serial ATA Index/Data Pair Superset Registers access
  710. *
  711. * Beginning from ICH8, there's a sane way to access SCRs using index
  712. * and data register pair located at BAR5 which means that we have
  713. * separate SCRs for master and slave. This is handled using libata
  714. * slave_link facility.
  715. */
  716. static const int piix_sidx_map[] = {
  717. [SCR_STATUS] = 0,
  718. [SCR_ERROR] = 2,
  719. [SCR_CONTROL] = 1,
  720. };
  721. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  722. {
  723. struct ata_port *ap = link->ap;
  724. struct piix_host_priv *hpriv = ap->host->private_data;
  725. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  726. hpriv->sidpr + PIIX_SIDPR_IDX);
  727. }
  728. static int piix_sidpr_scr_read(struct ata_link *link,
  729. unsigned int reg, u32 *val)
  730. {
  731. struct piix_host_priv *hpriv = link->ap->host->private_data;
  732. if (reg >= ARRAY_SIZE(piix_sidx_map))
  733. return -EINVAL;
  734. piix_sidpr_sel(link, reg);
  735. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  736. return 0;
  737. }
  738. static int piix_sidpr_scr_write(struct ata_link *link,
  739. unsigned int reg, u32 val)
  740. {
  741. struct piix_host_priv *hpriv = link->ap->host->private_data;
  742. if (reg >= ARRAY_SIZE(piix_sidx_map))
  743. return -EINVAL;
  744. piix_sidpr_sel(link, reg);
  745. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  746. return 0;
  747. }
  748. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  749. unsigned hints)
  750. {
  751. return sata_link_scr_lpm(link, policy, false);
  752. }
  753. static bool piix_irq_check(struct ata_port *ap)
  754. {
  755. if (unlikely(!ap->ioaddr.bmdma_addr))
  756. return false;
  757. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  758. }
  759. #ifdef CONFIG_PM_SLEEP
  760. static int piix_broken_suspend(void)
  761. {
  762. static const struct dmi_system_id sysids[] = {
  763. {
  764. .ident = "TECRA M3",
  765. .matches = {
  766. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  767. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  768. },
  769. },
  770. {
  771. .ident = "TECRA M3",
  772. .matches = {
  773. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  774. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  775. },
  776. },
  777. {
  778. .ident = "TECRA M4",
  779. .matches = {
  780. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  781. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  782. },
  783. },
  784. {
  785. .ident = "TECRA M4",
  786. .matches = {
  787. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  788. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  789. },
  790. },
  791. {
  792. .ident = "TECRA M5",
  793. .matches = {
  794. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  795. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  796. },
  797. },
  798. {
  799. .ident = "TECRA M6",
  800. .matches = {
  801. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  802. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  803. },
  804. },
  805. {
  806. .ident = "TECRA M7",
  807. .matches = {
  808. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  809. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  810. },
  811. },
  812. {
  813. .ident = "TECRA A8",
  814. .matches = {
  815. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  816. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  817. },
  818. },
  819. {
  820. .ident = "Satellite R20",
  821. .matches = {
  822. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  823. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  824. },
  825. },
  826. {
  827. .ident = "Satellite R25",
  828. .matches = {
  829. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  830. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  831. },
  832. },
  833. {
  834. .ident = "Satellite U200",
  835. .matches = {
  836. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  837. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  838. },
  839. },
  840. {
  841. .ident = "Satellite U200",
  842. .matches = {
  843. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  844. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  845. },
  846. },
  847. {
  848. .ident = "Satellite Pro U200",
  849. .matches = {
  850. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  851. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  852. },
  853. },
  854. {
  855. .ident = "Satellite U205",
  856. .matches = {
  857. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  858. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  859. },
  860. },
  861. {
  862. .ident = "SATELLITE U205",
  863. .matches = {
  864. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  865. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  866. },
  867. },
  868. {
  869. .ident = "Satellite Pro A120",
  870. .matches = {
  871. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  872. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
  873. },
  874. },
  875. {
  876. .ident = "Portege M500",
  877. .matches = {
  878. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  879. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  880. },
  881. },
  882. {
  883. .ident = "VGN-BX297XP",
  884. .matches = {
  885. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  886. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  887. },
  888. },
  889. { } /* terminate list */
  890. };
  891. static const char *oemstrs[] = {
  892. "Tecra M3,",
  893. };
  894. int i;
  895. if (dmi_check_system(sysids))
  896. return 1;
  897. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  898. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  899. return 1;
  900. /* TECRA M4 sometimes forgets its identify and reports bogus
  901. * DMI information. As the bogus information is a bit
  902. * generic, match as many entries as possible. This manual
  903. * matching is necessary because dmi_system_id.matches is
  904. * limited to four entries.
  905. */
  906. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  907. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  908. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  909. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  910. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  911. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  912. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  913. return 1;
  914. return 0;
  915. }
  916. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  917. {
  918. struct ata_host *host = pci_get_drvdata(pdev);
  919. unsigned long flags;
  920. int rc = 0;
  921. rc = ata_host_suspend(host, mesg);
  922. if (rc)
  923. return rc;
  924. /* Some braindamaged ACPI suspend implementations expect the
  925. * controller to be awake on entry; otherwise, it burns cpu
  926. * cycles and power trying to do something to the sleeping
  927. * beauty.
  928. */
  929. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  930. pci_save_state(pdev);
  931. /* mark its power state as "unknown", since we don't
  932. * know if e.g. the BIOS will change its device state
  933. * when we suspend.
  934. */
  935. if (pdev->current_state == PCI_D0)
  936. pdev->current_state = PCI_UNKNOWN;
  937. /* tell resume that it's waking up from broken suspend */
  938. spin_lock_irqsave(&host->lock, flags);
  939. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  940. spin_unlock_irqrestore(&host->lock, flags);
  941. } else
  942. ata_pci_device_do_suspend(pdev, mesg);
  943. return 0;
  944. }
  945. static int piix_pci_device_resume(struct pci_dev *pdev)
  946. {
  947. struct ata_host *host = pci_get_drvdata(pdev);
  948. unsigned long flags;
  949. int rc;
  950. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  951. spin_lock_irqsave(&host->lock, flags);
  952. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  953. spin_unlock_irqrestore(&host->lock, flags);
  954. pci_set_power_state(pdev, PCI_D0);
  955. pci_restore_state(pdev);
  956. /* PCI device wasn't disabled during suspend. Use
  957. * pci_reenable_device() to avoid affecting the enable
  958. * count.
  959. */
  960. rc = pci_reenable_device(pdev);
  961. if (rc)
  962. dev_err(&pdev->dev,
  963. "failed to enable device after resume (%d)\n",
  964. rc);
  965. } else
  966. rc = ata_pci_device_do_resume(pdev);
  967. if (rc == 0)
  968. ata_host_resume(host);
  969. return rc;
  970. }
  971. #endif
  972. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  973. {
  974. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  975. }
  976. static struct scsi_host_template piix_sht = {
  977. ATA_BMDMA_SHT(DRV_NAME),
  978. };
  979. static struct ata_port_operations piix_sata_ops = {
  980. .inherits = &ata_bmdma32_port_ops,
  981. .sff_irq_check = piix_irq_check,
  982. .port_start = piix_port_start,
  983. };
  984. static struct ata_port_operations piix_pata_ops = {
  985. .inherits = &piix_sata_ops,
  986. .cable_detect = ata_cable_40wire,
  987. .set_piomode = piix_set_piomode,
  988. .set_dmamode = piix_set_dmamode,
  989. .prereset = piix_pata_prereset,
  990. };
  991. static struct ata_port_operations piix_vmw_ops = {
  992. .inherits = &piix_pata_ops,
  993. .bmdma_status = piix_vmw_bmdma_status,
  994. };
  995. static struct ata_port_operations ich_pata_ops = {
  996. .inherits = &piix_pata_ops,
  997. .cable_detect = ich_pata_cable_detect,
  998. .set_dmamode = ich_set_dmamode,
  999. };
  1000. static struct device_attribute *piix_sidpr_shost_attrs[] = {
  1001. &dev_attr_link_power_management_policy,
  1002. NULL
  1003. };
  1004. static struct scsi_host_template piix_sidpr_sht = {
  1005. ATA_BMDMA_SHT(DRV_NAME),
  1006. .shost_attrs = piix_sidpr_shost_attrs,
  1007. };
  1008. static struct ata_port_operations piix_sidpr_sata_ops = {
  1009. .inherits = &piix_sata_ops,
  1010. .hardreset = sata_std_hardreset,
  1011. .scr_read = piix_sidpr_scr_read,
  1012. .scr_write = piix_sidpr_scr_write,
  1013. .set_lpm = piix_sidpr_set_lpm,
  1014. };
  1015. static struct ata_port_info piix_port_info[] = {
  1016. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  1017. {
  1018. .flags = PIIX_PATA_FLAGS,
  1019. .pio_mask = ATA_PIO4,
  1020. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1021. .port_ops = &piix_pata_ops,
  1022. },
  1023. [piix_pata_33] = /* PIIX4 at 33MHz */
  1024. {
  1025. .flags = PIIX_PATA_FLAGS,
  1026. .pio_mask = ATA_PIO4,
  1027. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1028. .udma_mask = ATA_UDMA2,
  1029. .port_ops = &piix_pata_ops,
  1030. },
  1031. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  1032. {
  1033. .flags = PIIX_PATA_FLAGS,
  1034. .pio_mask = ATA_PIO4,
  1035. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  1036. .udma_mask = ATA_UDMA2,
  1037. .port_ops = &ich_pata_ops,
  1038. },
  1039. [ich_pata_66] = /* ICH controllers up to 66MHz */
  1040. {
  1041. .flags = PIIX_PATA_FLAGS,
  1042. .pio_mask = ATA_PIO4,
  1043. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  1044. .udma_mask = ATA_UDMA4,
  1045. .port_ops = &ich_pata_ops,
  1046. },
  1047. [ich_pata_100] =
  1048. {
  1049. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1050. .pio_mask = ATA_PIO4,
  1051. .mwdma_mask = ATA_MWDMA12_ONLY,
  1052. .udma_mask = ATA_UDMA5,
  1053. .port_ops = &ich_pata_ops,
  1054. },
  1055. [ich_pata_100_nomwdma1] =
  1056. {
  1057. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1058. .pio_mask = ATA_PIO4,
  1059. .mwdma_mask = ATA_MWDMA2_ONLY,
  1060. .udma_mask = ATA_UDMA5,
  1061. .port_ops = &ich_pata_ops,
  1062. },
  1063. [ich5_sata] =
  1064. {
  1065. .flags = PIIX_SATA_FLAGS,
  1066. .pio_mask = ATA_PIO4,
  1067. .mwdma_mask = ATA_MWDMA2,
  1068. .udma_mask = ATA_UDMA6,
  1069. .port_ops = &piix_sata_ops,
  1070. },
  1071. [ich6_sata] =
  1072. {
  1073. .flags = PIIX_SATA_FLAGS,
  1074. .pio_mask = ATA_PIO4,
  1075. .mwdma_mask = ATA_MWDMA2,
  1076. .udma_mask = ATA_UDMA6,
  1077. .port_ops = &piix_sata_ops,
  1078. },
  1079. [ich6m_sata] =
  1080. {
  1081. .flags = PIIX_SATA_FLAGS,
  1082. .pio_mask = ATA_PIO4,
  1083. .mwdma_mask = ATA_MWDMA2,
  1084. .udma_mask = ATA_UDMA6,
  1085. .port_ops = &piix_sata_ops,
  1086. },
  1087. [ich8_sata] =
  1088. {
  1089. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1090. .pio_mask = ATA_PIO4,
  1091. .mwdma_mask = ATA_MWDMA2,
  1092. .udma_mask = ATA_UDMA6,
  1093. .port_ops = &piix_sata_ops,
  1094. },
  1095. [ich8_2port_sata] =
  1096. {
  1097. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1098. .pio_mask = ATA_PIO4,
  1099. .mwdma_mask = ATA_MWDMA2,
  1100. .udma_mask = ATA_UDMA6,
  1101. .port_ops = &piix_sata_ops,
  1102. },
  1103. [tolapai_sata] =
  1104. {
  1105. .flags = PIIX_SATA_FLAGS,
  1106. .pio_mask = ATA_PIO4,
  1107. .mwdma_mask = ATA_MWDMA2,
  1108. .udma_mask = ATA_UDMA6,
  1109. .port_ops = &piix_sata_ops,
  1110. },
  1111. [ich8m_apple_sata] =
  1112. {
  1113. .flags = PIIX_SATA_FLAGS,
  1114. .pio_mask = ATA_PIO4,
  1115. .mwdma_mask = ATA_MWDMA2,
  1116. .udma_mask = ATA_UDMA6,
  1117. .port_ops = &piix_sata_ops,
  1118. },
  1119. [piix_pata_vmw] =
  1120. {
  1121. .flags = PIIX_PATA_FLAGS,
  1122. .pio_mask = ATA_PIO4,
  1123. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1124. .udma_mask = ATA_UDMA2,
  1125. .port_ops = &piix_vmw_ops,
  1126. },
  1127. /*
  1128. * some Sandybridge chipsets have broken 32 mode up to now,
  1129. * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
  1130. */
  1131. [ich8_sata_snb] =
  1132. {
  1133. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  1134. .pio_mask = ATA_PIO4,
  1135. .mwdma_mask = ATA_MWDMA2,
  1136. .udma_mask = ATA_UDMA6,
  1137. .port_ops = &piix_sata_ops,
  1138. },
  1139. [ich8_2port_sata_snb] =
  1140. {
  1141. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
  1142. | PIIX_FLAG_PIO16,
  1143. .pio_mask = ATA_PIO4,
  1144. .mwdma_mask = ATA_MWDMA2,
  1145. .udma_mask = ATA_UDMA6,
  1146. .port_ops = &piix_sata_ops,
  1147. },
  1148. [ich8_2port_sata_byt] =
  1149. {
  1150. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  1151. .pio_mask = ATA_PIO4,
  1152. .mwdma_mask = ATA_MWDMA2,
  1153. .udma_mask = ATA_UDMA6,
  1154. .port_ops = &piix_sata_ops,
  1155. },
  1156. };
  1157. #define AHCI_PCI_BAR 5
  1158. #define AHCI_GLOBAL_CTL 0x04
  1159. #define AHCI_ENABLE (1 << 31)
  1160. static int piix_disable_ahci(struct pci_dev *pdev)
  1161. {
  1162. void __iomem *mmio;
  1163. u32 tmp;
  1164. int rc = 0;
  1165. /* BUG: pci_enable_device has not yet been called. This
  1166. * works because this device is usually set up by BIOS.
  1167. */
  1168. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1169. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1170. return 0;
  1171. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1172. if (!mmio)
  1173. return -ENOMEM;
  1174. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1175. if (tmp & AHCI_ENABLE) {
  1176. tmp &= ~AHCI_ENABLE;
  1177. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1178. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1179. if (tmp & AHCI_ENABLE)
  1180. rc = -EIO;
  1181. }
  1182. pci_iounmap(pdev, mmio);
  1183. return rc;
  1184. }
  1185. /**
  1186. * piix_check_450nx_errata - Check for problem 450NX setup
  1187. * @ata_dev: the PCI device to check
  1188. *
  1189. * Check for the present of 450NX errata #19 and errata #25. If
  1190. * they are found return an error code so we can turn off DMA
  1191. */
  1192. static int piix_check_450nx_errata(struct pci_dev *ata_dev)
  1193. {
  1194. struct pci_dev *pdev = NULL;
  1195. u16 cfg;
  1196. int no_piix_dma = 0;
  1197. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1198. /* Look for 450NX PXB. Check for problem configurations
  1199. A PCI quirk checks bit 6 already */
  1200. pci_read_config_word(pdev, 0x41, &cfg);
  1201. /* Only on the original revision: IDE DMA can hang */
  1202. if (pdev->revision == 0x00)
  1203. no_piix_dma = 1;
  1204. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1205. else if (cfg & (1<<14) && pdev->revision < 5)
  1206. no_piix_dma = 2;
  1207. }
  1208. if (no_piix_dma)
  1209. dev_warn(&ata_dev->dev,
  1210. "450NX errata present, disabling IDE DMA%s\n",
  1211. no_piix_dma == 2 ? " - a BIOS update may resolve this"
  1212. : "");
  1213. return no_piix_dma;
  1214. }
  1215. static void piix_init_pcs(struct ata_host *host,
  1216. const struct piix_map_db *map_db)
  1217. {
  1218. struct pci_dev *pdev = to_pci_dev(host->dev);
  1219. u16 pcs, new_pcs;
  1220. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1221. new_pcs = pcs | map_db->port_enable;
  1222. if (new_pcs != pcs) {
  1223. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1224. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1225. msleep(150);
  1226. }
  1227. }
  1228. static const int *piix_init_sata_map(struct pci_dev *pdev,
  1229. struct ata_port_info *pinfo,
  1230. const struct piix_map_db *map_db)
  1231. {
  1232. const int *map;
  1233. int i, invalid_map = 0;
  1234. u8 map_value;
  1235. char buf[32];
  1236. char *p = buf, *end = buf + sizeof(buf);
  1237. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1238. map = map_db->map[map_value & map_db->mask];
  1239. for (i = 0; i < 4; i++) {
  1240. switch (map[i]) {
  1241. case RV:
  1242. invalid_map = 1;
  1243. p += scnprintf(p, end - p, " XX");
  1244. break;
  1245. case NA:
  1246. p += scnprintf(p, end - p, " --");
  1247. break;
  1248. case IDE:
  1249. WARN_ON((i & 1) || map[i + 1] != IDE);
  1250. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1251. i++;
  1252. p += scnprintf(p, end - p, " IDE IDE");
  1253. break;
  1254. default:
  1255. p += scnprintf(p, end - p, " P%d", map[i]);
  1256. if (i & 1)
  1257. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1258. break;
  1259. }
  1260. }
  1261. dev_info(&pdev->dev, "MAP [%s ]\n", buf);
  1262. if (invalid_map)
  1263. dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
  1264. return map;
  1265. }
  1266. static bool piix_no_sidpr(struct ata_host *host)
  1267. {
  1268. struct pci_dev *pdev = to_pci_dev(host->dev);
  1269. /*
  1270. * Samsung DB-P70 only has three ATA ports exposed and
  1271. * curiously the unconnected first port reports link online
  1272. * while not responding to SRST protocol causing excessive
  1273. * detection delay.
  1274. *
  1275. * Unfortunately, the system doesn't carry enough DMI
  1276. * information to identify the machine but does have subsystem
  1277. * vendor and device set. As it's unclear whether the
  1278. * subsystem vendor/device is used only for this specific
  1279. * board, the port can't be disabled solely with the
  1280. * information; however, turning off SIDPR access works around
  1281. * the problem. Turn it off.
  1282. *
  1283. * This problem is reported in bnc#441240.
  1284. *
  1285. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1286. */
  1287. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1288. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1289. pdev->subsystem_device == 0xb049) {
  1290. dev_warn(host->dev,
  1291. "Samsung DB-P70 detected, disabling SIDPR\n");
  1292. return true;
  1293. }
  1294. return false;
  1295. }
  1296. static int piix_init_sidpr(struct ata_host *host)
  1297. {
  1298. struct pci_dev *pdev = to_pci_dev(host->dev);
  1299. struct piix_host_priv *hpriv = host->private_data;
  1300. struct ata_link *link0 = &host->ports[0]->link;
  1301. u32 scontrol;
  1302. int i, rc;
  1303. /* check for availability */
  1304. for (i = 0; i < 4; i++)
  1305. if (hpriv->map[i] == IDE)
  1306. return 0;
  1307. /* is it blacklisted? */
  1308. if (piix_no_sidpr(host))
  1309. return 0;
  1310. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1311. return 0;
  1312. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1313. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1314. return 0;
  1315. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1316. return 0;
  1317. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1318. /* SCR access via SIDPR doesn't work on some configurations.
  1319. * Give it a test drive by inhibiting power save modes which
  1320. * we'll do anyway.
  1321. */
  1322. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1323. /* if IPM is already 3, SCR access is probably working. Don't
  1324. * un-inhibit power save modes as BIOS might have inhibited
  1325. * them for a reason.
  1326. */
  1327. if ((scontrol & 0xf00) != 0x300) {
  1328. scontrol |= 0x300;
  1329. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1330. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1331. if ((scontrol & 0xf00) != 0x300) {
  1332. dev_info(host->dev,
  1333. "SCR access via SIDPR is available but doesn't work\n");
  1334. return 0;
  1335. }
  1336. }
  1337. /* okay, SCRs available, set ops and ask libata for slave_link */
  1338. for (i = 0; i < 2; i++) {
  1339. struct ata_port *ap = host->ports[i];
  1340. ap->ops = &piix_sidpr_sata_ops;
  1341. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1342. rc = ata_slave_link_init(ap);
  1343. if (rc)
  1344. return rc;
  1345. }
  1346. }
  1347. return 0;
  1348. }
  1349. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1350. {
  1351. static const struct dmi_system_id sysids[] = {
  1352. {
  1353. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1354. * isn't used to boot the system which
  1355. * disables the channel.
  1356. */
  1357. .ident = "M570U",
  1358. .matches = {
  1359. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1360. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1361. },
  1362. },
  1363. { } /* terminate list */
  1364. };
  1365. struct pci_dev *pdev = to_pci_dev(host->dev);
  1366. struct piix_host_priv *hpriv = host->private_data;
  1367. if (!dmi_check_system(sysids))
  1368. return;
  1369. /* The datasheet says that bit 18 is NOOP but certain systems
  1370. * seem to use it to disable a channel. Clear the bit on the
  1371. * affected systems.
  1372. */
  1373. if (hpriv->saved_iocfg & (1 << 18)) {
  1374. dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
  1375. pci_write_config_dword(pdev, PIIX_IOCFG,
  1376. hpriv->saved_iocfg & ~(1 << 18));
  1377. }
  1378. }
  1379. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1380. {
  1381. static const struct dmi_system_id broken_systems[] = {
  1382. {
  1383. .ident = "HP Compaq 2510p",
  1384. .matches = {
  1385. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1386. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1387. },
  1388. /* PCI slot number of the controller */
  1389. .driver_data = (void *)0x1FUL,
  1390. },
  1391. {
  1392. .ident = "HP Compaq nc6000",
  1393. .matches = {
  1394. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1395. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1396. },
  1397. /* PCI slot number of the controller */
  1398. .driver_data = (void *)0x1FUL,
  1399. },
  1400. { } /* terminate list */
  1401. };
  1402. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1403. if (dmi) {
  1404. unsigned long slot = (unsigned long)dmi->driver_data;
  1405. /* apply the quirk only to on-board controllers */
  1406. return slot == PCI_SLOT(pdev->devfn);
  1407. }
  1408. return false;
  1409. }
  1410. static int prefer_ms_hyperv = 1;
  1411. module_param(prefer_ms_hyperv, int, 0);
  1412. MODULE_PARM_DESC(prefer_ms_hyperv,
  1413. "Prefer Hyper-V paravirtualization drivers instead of ATA, "
  1414. "0 - Use ATA drivers, "
  1415. "1 (Default) - Use the paravirtualization drivers.");
  1416. static void piix_ignore_devices_quirk(struct ata_host *host)
  1417. {
  1418. #if IS_ENABLED(CONFIG_HYPERV_STORAGE)
  1419. static const struct dmi_system_id ignore_hyperv[] = {
  1420. {
  1421. /* On Hyper-V hypervisors the disks are exposed on
  1422. * both the emulated SATA controller and on the
  1423. * paravirtualised drivers. The CD/DVD devices
  1424. * are only exposed on the emulated controller.
  1425. * Request we ignore ATA devices on this host.
  1426. */
  1427. .ident = "Hyper-V Virtual Machine",
  1428. .matches = {
  1429. DMI_MATCH(DMI_SYS_VENDOR,
  1430. "Microsoft Corporation"),
  1431. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1432. },
  1433. },
  1434. { } /* terminate list */
  1435. };
  1436. static const struct dmi_system_id allow_virtual_pc[] = {
  1437. {
  1438. /* In MS Virtual PC guests the DMI ident is nearly
  1439. * identical to a Hyper-V guest. One difference is the
  1440. * product version which is used here to identify
  1441. * a Virtual PC guest. This entry allows ata_piix to
  1442. * drive the emulated hardware.
  1443. */
  1444. .ident = "MS Virtual PC 2007",
  1445. .matches = {
  1446. DMI_MATCH(DMI_SYS_VENDOR,
  1447. "Microsoft Corporation"),
  1448. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1449. DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
  1450. },
  1451. },
  1452. { } /* terminate list */
  1453. };
  1454. const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
  1455. const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
  1456. if (ignore && !allow && prefer_ms_hyperv) {
  1457. host->flags |= ATA_HOST_IGNORE_ATA;
  1458. dev_info(host->dev, "%s detected, ATA device ignore set\n",
  1459. ignore->ident);
  1460. }
  1461. #endif
  1462. }
  1463. /**
  1464. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1465. * @pdev: PCI device to register
  1466. * @ent: Entry in piix_pci_tbl matching with @pdev
  1467. *
  1468. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1469. * and then hand over control to libata, for it to do the rest.
  1470. *
  1471. * LOCKING:
  1472. * Inherited from PCI layer (may sleep).
  1473. *
  1474. * RETURNS:
  1475. * Zero on success, or -ERRNO value.
  1476. */
  1477. static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1478. {
  1479. struct device *dev = &pdev->dev;
  1480. struct ata_port_info port_info[2];
  1481. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1482. struct scsi_host_template *sht = &piix_sht;
  1483. unsigned long port_flags;
  1484. struct ata_host *host;
  1485. struct piix_host_priv *hpriv;
  1486. int rc;
  1487. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1488. /* no hotplugging support for later devices (FIXME) */
  1489. if (!in_module_init && ent->driver_data >= ich5_sata)
  1490. return -ENODEV;
  1491. if (piix_broken_system_poweroff(pdev)) {
  1492. piix_port_info[ent->driver_data].flags |=
  1493. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1494. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1495. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1496. "on poweroff and hibernation\n");
  1497. }
  1498. port_info[0] = piix_port_info[ent->driver_data];
  1499. port_info[1] = piix_port_info[ent->driver_data];
  1500. port_flags = port_info[0].flags;
  1501. /* enable device and prepare host */
  1502. rc = pcim_enable_device(pdev);
  1503. if (rc)
  1504. return rc;
  1505. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1506. if (!hpriv)
  1507. return -ENOMEM;
  1508. /* Save IOCFG, this will be used for cable detection, quirk
  1509. * detection and restoration on detach. This is necessary
  1510. * because some ACPI implementations mess up cable related
  1511. * bits on _STM. Reported on kernel bz#11879.
  1512. */
  1513. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1514. /* ICH6R may be driven by either ata_piix or ahci driver
  1515. * regardless of BIOS configuration. Make sure AHCI mode is
  1516. * off.
  1517. */
  1518. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1519. rc = piix_disable_ahci(pdev);
  1520. if (rc)
  1521. return rc;
  1522. }
  1523. /* SATA map init can change port_info, do it before prepping host */
  1524. if (port_flags & ATA_FLAG_SATA)
  1525. hpriv->map = piix_init_sata_map(pdev, port_info,
  1526. piix_map_db_table[ent->driver_data]);
  1527. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1528. if (rc)
  1529. return rc;
  1530. host->private_data = hpriv;
  1531. /* initialize controller */
  1532. if (port_flags & ATA_FLAG_SATA) {
  1533. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1534. rc = piix_init_sidpr(host);
  1535. if (rc)
  1536. return rc;
  1537. if (host->ports[0]->ops == &piix_sidpr_sata_ops)
  1538. sht = &piix_sidpr_sht;
  1539. }
  1540. /* apply IOCFG bit18 quirk */
  1541. piix_iocfg_bit18_quirk(host);
  1542. /* On ICH5, some BIOSen disable the interrupt using the
  1543. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1544. * On ICH6, this bit has the same effect, but only when
  1545. * MSI is disabled (and it is disabled, as we don't use
  1546. * message-signalled interrupts currently).
  1547. */
  1548. if (port_flags & PIIX_FLAG_CHECKINTR)
  1549. pci_intx(pdev, 1);
  1550. if (piix_check_450nx_errata(pdev)) {
  1551. /* This writes into the master table but it does not
  1552. really matter for this errata as we will apply it to
  1553. all the PIIX devices on the board */
  1554. host->ports[0]->mwdma_mask = 0;
  1555. host->ports[0]->udma_mask = 0;
  1556. host->ports[1]->mwdma_mask = 0;
  1557. host->ports[1]->udma_mask = 0;
  1558. }
  1559. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1560. /* Allow hosts to specify device types to ignore when scanning. */
  1561. piix_ignore_devices_quirk(host);
  1562. pci_set_master(pdev);
  1563. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  1564. }
  1565. static void piix_remove_one(struct pci_dev *pdev)
  1566. {
  1567. struct ata_host *host = pci_get_drvdata(pdev);
  1568. struct piix_host_priv *hpriv = host->private_data;
  1569. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1570. ata_pci_remove_one(pdev);
  1571. }
  1572. static struct pci_driver piix_pci_driver = {
  1573. .name = DRV_NAME,
  1574. .id_table = piix_pci_tbl,
  1575. .probe = piix_init_one,
  1576. .remove = piix_remove_one,
  1577. #ifdef CONFIG_PM_SLEEP
  1578. .suspend = piix_pci_device_suspend,
  1579. .resume = piix_pci_device_resume,
  1580. #endif
  1581. };
  1582. static int __init piix_init(void)
  1583. {
  1584. int rc;
  1585. DPRINTK("pci_register_driver\n");
  1586. rc = pci_register_driver(&piix_pci_driver);
  1587. if (rc)
  1588. return rc;
  1589. in_module_init = 0;
  1590. DPRINTK("done\n");
  1591. return 0;
  1592. }
  1593. static void __exit piix_exit(void)
  1594. {
  1595. pci_unregister_driver(&piix_pci_driver);
  1596. }
  1597. module_init(piix_init);
  1598. module_exit(piix_exit);