acard-ahci.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * acard-ahci.c - ACard AHCI SATA support
  3. *
  4. * Maintained by: Tejun Heo <tj@kernel.org>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2010 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/driver-api/libata.rst
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/device.h>
  42. #include <linux/dmi.h>
  43. #include <linux/gfp.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include "ahci.h"
  48. #define DRV_NAME "acard-ahci"
  49. #define DRV_VERSION "1.0"
  50. /*
  51. Received FIS structure limited to 80h.
  52. */
  53. #define ACARD_AHCI_RX_FIS_SZ 128
  54. enum {
  55. AHCI_PCI_BAR = 5,
  56. };
  57. enum board_ids {
  58. board_acard_ahci,
  59. };
  60. struct acard_sg {
  61. __le32 addr;
  62. __le32 addr_hi;
  63. __le32 reserved;
  64. __le32 size; /* bit 31 (EOT) max==0x10000 (64k) */
  65. };
  66. static enum ata_completion_errors acard_ahci_qc_prep(struct ata_queued_cmd *qc);
  67. static bool acard_ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
  68. static int acard_ahci_port_start(struct ata_port *ap);
  69. static int acard_ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  70. #ifdef CONFIG_PM_SLEEP
  71. static int acard_ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  72. static int acard_ahci_pci_device_resume(struct pci_dev *pdev);
  73. #endif
  74. static struct scsi_host_template acard_ahci_sht = {
  75. AHCI_SHT("acard-ahci"),
  76. };
  77. static struct ata_port_operations acard_ops = {
  78. .inherits = &ahci_ops,
  79. .qc_prep = acard_ahci_qc_prep,
  80. .qc_fill_rtf = acard_ahci_qc_fill_rtf,
  81. .port_start = acard_ahci_port_start,
  82. };
  83. #define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
  84. static const struct ata_port_info acard_ahci_port_info[] = {
  85. [board_acard_ahci] =
  86. {
  87. AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
  88. .flags = AHCI_FLAG_COMMON,
  89. .pio_mask = ATA_PIO4,
  90. .udma_mask = ATA_UDMA6,
  91. .port_ops = &acard_ops,
  92. },
  93. };
  94. static const struct pci_device_id acard_ahci_pci_tbl[] = {
  95. /* ACard */
  96. { PCI_VDEVICE(ARTOP, 0x000d), board_acard_ahci }, /* ATP8620 */
  97. { } /* terminate list */
  98. };
  99. static struct pci_driver acard_ahci_pci_driver = {
  100. .name = DRV_NAME,
  101. .id_table = acard_ahci_pci_tbl,
  102. .probe = acard_ahci_init_one,
  103. .remove = ata_pci_remove_one,
  104. #ifdef CONFIG_PM_SLEEP
  105. .suspend = acard_ahci_pci_device_suspend,
  106. .resume = acard_ahci_pci_device_resume,
  107. #endif
  108. };
  109. #ifdef CONFIG_PM_SLEEP
  110. static int acard_ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  111. {
  112. struct ata_host *host = pci_get_drvdata(pdev);
  113. struct ahci_host_priv *hpriv = host->private_data;
  114. void __iomem *mmio = hpriv->mmio;
  115. u32 ctl;
  116. if (mesg.event & PM_EVENT_SUSPEND &&
  117. hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
  118. dev_err(&pdev->dev,
  119. "BIOS update required for suspend/resume\n");
  120. return -EIO;
  121. }
  122. if (mesg.event & PM_EVENT_SLEEP) {
  123. /* AHCI spec rev1.1 section 8.3.3:
  124. * Software must disable interrupts prior to requesting a
  125. * transition of the HBA to D3 state.
  126. */
  127. ctl = readl(mmio + HOST_CTL);
  128. ctl &= ~HOST_IRQ_EN;
  129. writel(ctl, mmio + HOST_CTL);
  130. readl(mmio + HOST_CTL); /* flush */
  131. }
  132. return ata_pci_device_suspend(pdev, mesg);
  133. }
  134. static int acard_ahci_pci_device_resume(struct pci_dev *pdev)
  135. {
  136. struct ata_host *host = pci_get_drvdata(pdev);
  137. int rc;
  138. rc = ata_pci_device_do_resume(pdev);
  139. if (rc)
  140. return rc;
  141. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  142. rc = ahci_reset_controller(host);
  143. if (rc)
  144. return rc;
  145. ahci_init_controller(host);
  146. }
  147. ata_host_resume(host);
  148. return 0;
  149. }
  150. #endif
  151. static int acard_ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
  152. {
  153. int rc;
  154. if (using_dac &&
  155. !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
  156. rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
  157. if (rc) {
  158. rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  159. if (rc) {
  160. dev_err(&pdev->dev,
  161. "64-bit DMA enable failed\n");
  162. return rc;
  163. }
  164. }
  165. } else {
  166. rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  167. if (rc) {
  168. dev_err(&pdev->dev, "32-bit DMA enable failed\n");
  169. return rc;
  170. }
  171. rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  172. if (rc) {
  173. dev_err(&pdev->dev,
  174. "32-bit consistent DMA enable failed\n");
  175. return rc;
  176. }
  177. }
  178. return 0;
  179. }
  180. static void acard_ahci_pci_print_info(struct ata_host *host)
  181. {
  182. struct pci_dev *pdev = to_pci_dev(host->dev);
  183. u16 cc;
  184. const char *scc_s;
  185. pci_read_config_word(pdev, 0x0a, &cc);
  186. if (cc == PCI_CLASS_STORAGE_IDE)
  187. scc_s = "IDE";
  188. else if (cc == PCI_CLASS_STORAGE_SATA)
  189. scc_s = "SATA";
  190. else if (cc == PCI_CLASS_STORAGE_RAID)
  191. scc_s = "RAID";
  192. else
  193. scc_s = "unknown";
  194. ahci_print_info(host, scc_s);
  195. }
  196. static unsigned int acard_ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  197. {
  198. struct scatterlist *sg;
  199. struct acard_sg *acard_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  200. unsigned int si, last_si = 0;
  201. VPRINTK("ENTER\n");
  202. /*
  203. * Next, the S/G list.
  204. */
  205. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  206. dma_addr_t addr = sg_dma_address(sg);
  207. u32 sg_len = sg_dma_len(sg);
  208. /*
  209. * ACard note:
  210. * We must set an end-of-table (EOT) bit,
  211. * and the segment cannot exceed 64k (0x10000)
  212. */
  213. acard_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
  214. acard_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  215. acard_sg[si].size = cpu_to_le32(sg_len);
  216. last_si = si;
  217. }
  218. acard_sg[last_si].size |= cpu_to_le32(1 << 31); /* set EOT */
  219. return si;
  220. }
  221. static enum ata_completion_errors acard_ahci_qc_prep(struct ata_queued_cmd *qc)
  222. {
  223. struct ata_port *ap = qc->ap;
  224. struct ahci_port_priv *pp = ap->private_data;
  225. int is_atapi = ata_is_atapi(qc->tf.protocol);
  226. void *cmd_tbl;
  227. u32 opts;
  228. const u32 cmd_fis_len = 5; /* five dwords */
  229. unsigned int n_elem;
  230. /*
  231. * Fill in command table information. First, the header,
  232. * a SATA Register - Host to Device command FIS.
  233. */
  234. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  235. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
  236. if (is_atapi) {
  237. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  238. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  239. }
  240. n_elem = 0;
  241. if (qc->flags & ATA_QCFLAG_DMAMAP)
  242. n_elem = acard_ahci_fill_sg(qc, cmd_tbl);
  243. /*
  244. * Fill in command slot information.
  245. *
  246. * ACard note: prd table length not filled in
  247. */
  248. opts = cmd_fis_len | (qc->dev->link->pmp << 12);
  249. if (qc->tf.flags & ATA_TFLAG_WRITE)
  250. opts |= AHCI_CMD_WRITE;
  251. if (is_atapi)
  252. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  253. ahci_fill_cmd_slot(pp, qc->tag, opts);
  254. return AC_ERR_OK;
  255. }
  256. static bool acard_ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
  257. {
  258. struct ahci_port_priv *pp = qc->ap->private_data;
  259. u8 *rx_fis = pp->rx_fis;
  260. if (pp->fbs_enabled)
  261. rx_fis += qc->dev->link->pmp * ACARD_AHCI_RX_FIS_SZ;
  262. /*
  263. * After a successful execution of an ATA PIO data-in command,
  264. * the device doesn't send D2H Reg FIS to update the TF and
  265. * the host should take TF and E_Status from the preceding PIO
  266. * Setup FIS.
  267. */
  268. if (qc->tf.protocol == ATA_PROT_PIO && qc->dma_dir == DMA_FROM_DEVICE &&
  269. !(qc->flags & ATA_QCFLAG_FAILED)) {
  270. ata_tf_from_fis(rx_fis + RX_FIS_PIO_SETUP, &qc->result_tf);
  271. qc->result_tf.command = (rx_fis + RX_FIS_PIO_SETUP)[15];
  272. } else
  273. ata_tf_from_fis(rx_fis + RX_FIS_D2H_REG, &qc->result_tf);
  274. return true;
  275. }
  276. static int acard_ahci_port_start(struct ata_port *ap)
  277. {
  278. struct ahci_host_priv *hpriv = ap->host->private_data;
  279. struct device *dev = ap->host->dev;
  280. struct ahci_port_priv *pp;
  281. void *mem;
  282. dma_addr_t mem_dma;
  283. size_t dma_sz, rx_fis_sz;
  284. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  285. if (!pp)
  286. return -ENOMEM;
  287. /* check FBS capability */
  288. if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
  289. void __iomem *port_mmio = ahci_port_base(ap);
  290. u32 cmd = readl(port_mmio + PORT_CMD);
  291. if (cmd & PORT_CMD_FBSCP)
  292. pp->fbs_supported = true;
  293. else if (hpriv->flags & AHCI_HFLAG_YES_FBS) {
  294. dev_info(dev, "port %d can do FBS, forcing FBSCP\n",
  295. ap->port_no);
  296. pp->fbs_supported = true;
  297. } else
  298. dev_warn(dev, "port %d is not capable of FBS\n",
  299. ap->port_no);
  300. }
  301. if (pp->fbs_supported) {
  302. dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
  303. rx_fis_sz = ACARD_AHCI_RX_FIS_SZ * 16;
  304. } else {
  305. dma_sz = AHCI_PORT_PRIV_DMA_SZ;
  306. rx_fis_sz = ACARD_AHCI_RX_FIS_SZ;
  307. }
  308. mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
  309. if (!mem)
  310. return -ENOMEM;
  311. memset(mem, 0, dma_sz);
  312. /*
  313. * First item in chunk of DMA memory: 32-slot command table,
  314. * 32 bytes each in size
  315. */
  316. pp->cmd_slot = mem;
  317. pp->cmd_slot_dma = mem_dma;
  318. mem += AHCI_CMD_SLOT_SZ;
  319. mem_dma += AHCI_CMD_SLOT_SZ;
  320. /*
  321. * Second item: Received-FIS area
  322. */
  323. pp->rx_fis = mem;
  324. pp->rx_fis_dma = mem_dma;
  325. mem += rx_fis_sz;
  326. mem_dma += rx_fis_sz;
  327. /*
  328. * Third item: data area for storing a single command
  329. * and its scatter-gather table
  330. */
  331. pp->cmd_tbl = mem;
  332. pp->cmd_tbl_dma = mem_dma;
  333. /*
  334. * Save off initial list of interrupts to be enabled.
  335. * This could be changed later
  336. */
  337. pp->intr_mask = DEF_PORT_IRQ;
  338. ap->private_data = pp;
  339. /* engage engines, captain */
  340. return ahci_port_resume(ap);
  341. }
  342. static int acard_ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  343. {
  344. unsigned int board_id = ent->driver_data;
  345. struct ata_port_info pi = acard_ahci_port_info[board_id];
  346. const struct ata_port_info *ppi[] = { &pi, NULL };
  347. struct device *dev = &pdev->dev;
  348. struct ahci_host_priv *hpriv;
  349. struct ata_host *host;
  350. int n_ports, i, rc;
  351. VPRINTK("ENTER\n");
  352. WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  353. ata_print_version_once(&pdev->dev, DRV_VERSION);
  354. /* acquire resources */
  355. rc = pcim_enable_device(pdev);
  356. if (rc)
  357. return rc;
  358. /* AHCI controllers often implement SFF compatible interface.
  359. * Grab all PCI BARs just in case.
  360. */
  361. rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  362. if (rc == -EBUSY)
  363. pcim_pin_device(pdev);
  364. if (rc)
  365. return rc;
  366. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  367. if (!hpriv)
  368. return -ENOMEM;
  369. hpriv->irq = pdev->irq;
  370. hpriv->flags |= (unsigned long)pi.private_data;
  371. if (!(hpriv->flags & AHCI_HFLAG_NO_MSI))
  372. pci_enable_msi(pdev);
  373. hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
  374. /* save initial config */
  375. ahci_save_initial_config(&pdev->dev, hpriv);
  376. /* prepare host */
  377. if (hpriv->cap & HOST_CAP_NCQ)
  378. pi.flags |= ATA_FLAG_NCQ;
  379. if (hpriv->cap & HOST_CAP_PMP)
  380. pi.flags |= ATA_FLAG_PMP;
  381. ahci_set_em_messages(hpriv, &pi);
  382. /* CAP.NP sometimes indicate the index of the last enabled
  383. * port, at other times, that of the last possible port, so
  384. * determining the maximum port number requires looking at
  385. * both CAP.NP and port_map.
  386. */
  387. n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
  388. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  389. if (!host)
  390. return -ENOMEM;
  391. host->private_data = hpriv;
  392. if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
  393. host->flags |= ATA_HOST_PARALLEL_SCAN;
  394. else
  395. printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
  396. for (i = 0; i < host->n_ports; i++) {
  397. struct ata_port *ap = host->ports[i];
  398. ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
  399. ata_port_pbar_desc(ap, AHCI_PCI_BAR,
  400. 0x100 + ap->port_no * 0x80, "port");
  401. /* set initial link pm policy */
  402. /*
  403. ap->pm_policy = NOT_AVAILABLE;
  404. */
  405. /* disabled/not-implemented port */
  406. if (!(hpriv->port_map & (1 << i)))
  407. ap->ops = &ata_dummy_port_ops;
  408. }
  409. /* initialize adapter */
  410. rc = acard_ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
  411. if (rc)
  412. return rc;
  413. rc = ahci_reset_controller(host);
  414. if (rc)
  415. return rc;
  416. ahci_init_controller(host);
  417. acard_ahci_pci_print_info(host);
  418. pci_set_master(pdev);
  419. return ahci_host_activate(host, &acard_ahci_sht);
  420. }
  421. module_pci_driver(acard_ahci_pci_driver);
  422. MODULE_AUTHOR("Jeff Garzik");
  423. MODULE_DESCRIPTION("ACard AHCI SATA low-level driver");
  424. MODULE_LICENSE("GPL");
  425. MODULE_DEVICE_TABLE(pci, acard_ahci_pci_tbl);
  426. MODULE_VERSION(DRV_VERSION);