cs4281.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086
  1. /*
  2. * Driver for Cirrus Logic CS4281 based PCI soundcard
  3. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
  4. *
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. */
  21. #include <linux/io.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/slab.h>
  27. #include <linux/gameport.h>
  28. #include <linux/module.h>
  29. #include <sound/core.h>
  30. #include <sound/control.h>
  31. #include <sound/pcm.h>
  32. #include <sound/rawmidi.h>
  33. #include <sound/ac97_codec.h>
  34. #include <sound/tlv.h>
  35. #include <sound/opl3.h>
  36. #include <sound/initval.h>
  37. MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
  38. MODULE_DESCRIPTION("Cirrus Logic CS4281");
  39. MODULE_LICENSE("GPL");
  40. MODULE_SUPPORTED_DEVICE("{{Cirrus Logic,CS4281}}");
  41. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  42. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  43. static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable switches */
  44. static bool dual_codec[SNDRV_CARDS]; /* dual codec */
  45. module_param_array(index, int, NULL, 0444);
  46. MODULE_PARM_DESC(index, "Index value for CS4281 soundcard.");
  47. module_param_array(id, charp, NULL, 0444);
  48. MODULE_PARM_DESC(id, "ID string for CS4281 soundcard.");
  49. module_param_array(enable, bool, NULL, 0444);
  50. MODULE_PARM_DESC(enable, "Enable CS4281 soundcard.");
  51. module_param_array(dual_codec, bool, NULL, 0444);
  52. MODULE_PARM_DESC(dual_codec, "Secondary Codec ID (0 = disabled).");
  53. /*
  54. * Direct registers
  55. */
  56. #define CS4281_BA0_SIZE 0x1000
  57. #define CS4281_BA1_SIZE 0x10000
  58. /*
  59. * BA0 registers
  60. */
  61. #define BA0_HISR 0x0000 /* Host Interrupt Status Register */
  62. #define BA0_HISR_INTENA (1<<31) /* Internal Interrupt Enable Bit */
  63. #define BA0_HISR_MIDI (1<<22) /* MIDI port interrupt */
  64. #define BA0_HISR_FIFOI (1<<20) /* FIFO polled interrupt */
  65. #define BA0_HISR_DMAI (1<<18) /* DMA interrupt (half or end) */
  66. #define BA0_HISR_FIFO(c) (1<<(12+(c))) /* FIFO channel interrupt */
  67. #define BA0_HISR_DMA(c) (1<<(8+(c))) /* DMA channel interrupt */
  68. #define BA0_HISR_GPPI (1<<5) /* General Purpose Input (Primary chip) */
  69. #define BA0_HISR_GPSI (1<<4) /* General Purpose Input (Secondary chip) */
  70. #define BA0_HISR_GP3I (1<<3) /* GPIO3 pin Interrupt */
  71. #define BA0_HISR_GP1I (1<<2) /* GPIO1 pin Interrupt */
  72. #define BA0_HISR_VUPI (1<<1) /* VOLUP pin Interrupt */
  73. #define BA0_HISR_VDNI (1<<0) /* VOLDN pin Interrupt */
  74. #define BA0_HICR 0x0008 /* Host Interrupt Control Register */
  75. #define BA0_HICR_CHGM (1<<1) /* INTENA Change Mask */
  76. #define BA0_HICR_IEV (1<<0) /* INTENA Value */
  77. #define BA0_HICR_EOI (3<<0) /* End of Interrupt command */
  78. #define BA0_HIMR 0x000c /* Host Interrupt Mask Register */
  79. /* Use same contants as for BA0_HISR */
  80. #define BA0_IIER 0x0010 /* ISA Interrupt Enable Register */
  81. #define BA0_HDSR0 0x00f0 /* Host DMA Engine 0 Status Register */
  82. #define BA0_HDSR1 0x00f4 /* Host DMA Engine 1 Status Register */
  83. #define BA0_HDSR2 0x00f8 /* Host DMA Engine 2 Status Register */
  84. #define BA0_HDSR3 0x00fc /* Host DMA Engine 3 Status Register */
  85. #define BA0_HDSR_CH1P (1<<25) /* Channel 1 Pending */
  86. #define BA0_HDSR_CH2P (1<<24) /* Channel 2 Pending */
  87. #define BA0_HDSR_DHTC (1<<17) /* DMA Half Terminal Count */
  88. #define BA0_HDSR_DTC (1<<16) /* DMA Terminal Count */
  89. #define BA0_HDSR_DRUN (1<<15) /* DMA Running */
  90. #define BA0_HDSR_RQ (1<<7) /* Pending Request */
  91. #define BA0_DCA0 0x0110 /* Host DMA Engine 0 Current Address */
  92. #define BA0_DCC0 0x0114 /* Host DMA Engine 0 Current Count */
  93. #define BA0_DBA0 0x0118 /* Host DMA Engine 0 Base Address */
  94. #define BA0_DBC0 0x011c /* Host DMA Engine 0 Base Count */
  95. #define BA0_DCA1 0x0120 /* Host DMA Engine 1 Current Address */
  96. #define BA0_DCC1 0x0124 /* Host DMA Engine 1 Current Count */
  97. #define BA0_DBA1 0x0128 /* Host DMA Engine 1 Base Address */
  98. #define BA0_DBC1 0x012c /* Host DMA Engine 1 Base Count */
  99. #define BA0_DCA2 0x0130 /* Host DMA Engine 2 Current Address */
  100. #define BA0_DCC2 0x0134 /* Host DMA Engine 2 Current Count */
  101. #define BA0_DBA2 0x0138 /* Host DMA Engine 2 Base Address */
  102. #define BA0_DBC2 0x013c /* Host DMA Engine 2 Base Count */
  103. #define BA0_DCA3 0x0140 /* Host DMA Engine 3 Current Address */
  104. #define BA0_DCC3 0x0144 /* Host DMA Engine 3 Current Count */
  105. #define BA0_DBA3 0x0148 /* Host DMA Engine 3 Base Address */
  106. #define BA0_DBC3 0x014c /* Host DMA Engine 3 Base Count */
  107. #define BA0_DMR0 0x0150 /* Host DMA Engine 0 Mode */
  108. #define BA0_DCR0 0x0154 /* Host DMA Engine 0 Command */
  109. #define BA0_DMR1 0x0158 /* Host DMA Engine 1 Mode */
  110. #define BA0_DCR1 0x015c /* Host DMA Engine 1 Command */
  111. #define BA0_DMR2 0x0160 /* Host DMA Engine 2 Mode */
  112. #define BA0_DCR2 0x0164 /* Host DMA Engine 2 Command */
  113. #define BA0_DMR3 0x0168 /* Host DMA Engine 3 Mode */
  114. #define BA0_DCR3 0x016c /* Host DMA Engine 3 Command */
  115. #define BA0_DMR_DMA (1<<29) /* Enable DMA mode */
  116. #define BA0_DMR_POLL (1<<28) /* Enable poll mode */
  117. #define BA0_DMR_TBC (1<<25) /* Transfer By Channel */
  118. #define BA0_DMR_CBC (1<<24) /* Count By Channel (0 = frame resolution) */
  119. #define BA0_DMR_SWAPC (1<<22) /* Swap Left/Right Channels */
  120. #define BA0_DMR_SIZE20 (1<<20) /* Sample is 20-bit */
  121. #define BA0_DMR_USIGN (1<<19) /* Unsigned */
  122. #define BA0_DMR_BEND (1<<18) /* Big Endian */
  123. #define BA0_DMR_MONO (1<<17) /* Mono */
  124. #define BA0_DMR_SIZE8 (1<<16) /* Sample is 8-bit */
  125. #define BA0_DMR_TYPE_DEMAND (0<<6)
  126. #define BA0_DMR_TYPE_SINGLE (1<<6)
  127. #define BA0_DMR_TYPE_BLOCK (2<<6)
  128. #define BA0_DMR_TYPE_CASCADE (3<<6) /* Not supported */
  129. #define BA0_DMR_DEC (1<<5) /* Access Increment (0) or Decrement (1) */
  130. #define BA0_DMR_AUTO (1<<4) /* Auto-Initialize */
  131. #define BA0_DMR_TR_VERIFY (0<<2) /* Verify Transfer */
  132. #define BA0_DMR_TR_WRITE (1<<2) /* Write Transfer */
  133. #define BA0_DMR_TR_READ (2<<2) /* Read Transfer */
  134. #define BA0_DCR_HTCIE (1<<17) /* Half Terminal Count Interrupt */
  135. #define BA0_DCR_TCIE (1<<16) /* Terminal Count Interrupt */
  136. #define BA0_DCR_MSK (1<<0) /* DMA Mask bit */
  137. #define BA0_FCR0 0x0180 /* FIFO Control 0 */
  138. #define BA0_FCR1 0x0184 /* FIFO Control 1 */
  139. #define BA0_FCR2 0x0188 /* FIFO Control 2 */
  140. #define BA0_FCR3 0x018c /* FIFO Control 3 */
  141. #define BA0_FCR_FEN (1<<31) /* FIFO Enable bit */
  142. #define BA0_FCR_DACZ (1<<30) /* DAC Zero */
  143. #define BA0_FCR_PSH (1<<29) /* Previous Sample Hold */
  144. #define BA0_FCR_RS(x) (((x)&0x1f)<<24) /* Right Slot Mapping */
  145. #define BA0_FCR_LS(x) (((x)&0x1f)<<16) /* Left Slot Mapping */
  146. #define BA0_FCR_SZ(x) (((x)&0x7f)<<8) /* FIFO buffer size (in samples) */
  147. #define BA0_FCR_OF(x) (((x)&0x7f)<<0) /* FIFO starting offset (in samples) */
  148. #define BA0_FPDR0 0x0190 /* FIFO Polled Data 0 */
  149. #define BA0_FPDR1 0x0194 /* FIFO Polled Data 1 */
  150. #define BA0_FPDR2 0x0198 /* FIFO Polled Data 2 */
  151. #define BA0_FPDR3 0x019c /* FIFO Polled Data 3 */
  152. #define BA0_FCHS 0x020c /* FIFO Channel Status */
  153. #define BA0_FCHS_RCO(x) (1<<(7+(((x)&3)<<3))) /* Right Channel Out */
  154. #define BA0_FCHS_LCO(x) (1<<(6+(((x)&3)<<3))) /* Left Channel Out */
  155. #define BA0_FCHS_MRP(x) (1<<(5+(((x)&3)<<3))) /* Move Read Pointer */
  156. #define BA0_FCHS_FE(x) (1<<(4+(((x)&3)<<3))) /* FIFO Empty */
  157. #define BA0_FCHS_FF(x) (1<<(3+(((x)&3)<<3))) /* FIFO Full */
  158. #define BA0_FCHS_IOR(x) (1<<(2+(((x)&3)<<3))) /* Internal Overrun Flag */
  159. #define BA0_FCHS_RCI(x) (1<<(1+(((x)&3)<<3))) /* Right Channel In */
  160. #define BA0_FCHS_LCI(x) (1<<(0+(((x)&3)<<3))) /* Left Channel In */
  161. #define BA0_FSIC0 0x0210 /* FIFO Status and Interrupt Control 0 */
  162. #define BA0_FSIC1 0x0214 /* FIFO Status and Interrupt Control 1 */
  163. #define BA0_FSIC2 0x0218 /* FIFO Status and Interrupt Control 2 */
  164. #define BA0_FSIC3 0x021c /* FIFO Status and Interrupt Control 3 */
  165. #define BA0_FSIC_FIC(x) (((x)&0x7f)<<24) /* FIFO Interrupt Count */
  166. #define BA0_FSIC_FORIE (1<<23) /* FIFO OverRun Interrupt Enable */
  167. #define BA0_FSIC_FURIE (1<<22) /* FIFO UnderRun Interrupt Enable */
  168. #define BA0_FSIC_FSCIE (1<<16) /* FIFO Sample Count Interrupt Enable */
  169. #define BA0_FSIC_FSC(x) (((x)&0x7f)<<8) /* FIFO Sample Count */
  170. #define BA0_FSIC_FOR (1<<7) /* FIFO OverRun */
  171. #define BA0_FSIC_FUR (1<<6) /* FIFO UnderRun */
  172. #define BA0_FSIC_FSCR (1<<0) /* FIFO Sample Count Reached */
  173. #define BA0_PMCS 0x0344 /* Power Management Control/Status */
  174. #define BA0_CWPR 0x03e0 /* Configuration Write Protect */
  175. #define BA0_EPPMC 0x03e4 /* Extended PCI Power Management Control */
  176. #define BA0_EPPMC_FPDN (1<<14) /* Full Power DowN */
  177. #define BA0_GPIOR 0x03e8 /* GPIO Pin Interface Register */
  178. #define BA0_SPMC 0x03ec /* Serial Port Power Management Control (& ASDIN2 enable) */
  179. #define BA0_SPMC_GIPPEN (1<<15) /* GP INT Primary PME# Enable */
  180. #define BA0_SPMC_GISPEN (1<<14) /* GP INT Secondary PME# Enable */
  181. #define BA0_SPMC_EESPD (1<<9) /* EEPROM Serial Port Disable */
  182. #define BA0_SPMC_ASDI2E (1<<8) /* ASDIN2 Enable */
  183. #define BA0_SPMC_ASDO (1<<7) /* Asynchronous ASDOUT Assertion */
  184. #define BA0_SPMC_WUP2 (1<<3) /* Wakeup for Secondary Input */
  185. #define BA0_SPMC_WUP1 (1<<2) /* Wakeup for Primary Input */
  186. #define BA0_SPMC_ASYNC (1<<1) /* Asynchronous ASYNC Assertion */
  187. #define BA0_SPMC_RSTN (1<<0) /* Reset Not! */
  188. #define BA0_CFLR 0x03f0 /* Configuration Load Register (EEPROM or BIOS) */
  189. #define BA0_CFLR_DEFAULT 0x00000001 /* CFLR must be in AC97 link mode */
  190. #define BA0_IISR 0x03f4 /* ISA Interrupt Select */
  191. #define BA0_TMS 0x03f8 /* Test Register */
  192. #define BA0_SSVID 0x03fc /* Subsystem ID register */
  193. #define BA0_CLKCR1 0x0400 /* Clock Control Register 1 */
  194. #define BA0_CLKCR1_CLKON (1<<25) /* Read Only */
  195. #define BA0_CLKCR1_DLLRDY (1<<24) /* DLL Ready */
  196. #define BA0_CLKCR1_DLLOS (1<<6) /* DLL Output Select */
  197. #define BA0_CLKCR1_SWCE (1<<5) /* Clock Enable */
  198. #define BA0_CLKCR1_DLLP (1<<4) /* DLL PowerUp */
  199. #define BA0_CLKCR1_DLLSS (((x)&3)<<3) /* DLL Source Select */
  200. #define BA0_FRR 0x0410 /* Feature Reporting Register */
  201. #define BA0_SLT12O 0x041c /* Slot 12 GPIO Output Register for AC-Link */
  202. #define BA0_SERMC 0x0420 /* Serial Port Master Control */
  203. #define BA0_SERMC_FCRN (1<<27) /* Force Codec Ready Not */
  204. #define BA0_SERMC_ODSEN2 (1<<25) /* On-Demand Support Enable ASDIN2 */
  205. #define BA0_SERMC_ODSEN1 (1<<24) /* On-Demand Support Enable ASDIN1 */
  206. #define BA0_SERMC_SXLB (1<<21) /* ASDIN2 to ASDOUT Loopback */
  207. #define BA0_SERMC_SLB (1<<20) /* ASDOUT to ASDIN2 Loopback */
  208. #define BA0_SERMC_LOVF (1<<19) /* Loopback Output Valid Frame bit */
  209. #define BA0_SERMC_TCID(x) (((x)&3)<<16) /* Target Secondary Codec ID */
  210. #define BA0_SERMC_PXLB (5<<1) /* Primary Port External Loopback */
  211. #define BA0_SERMC_PLB (4<<1) /* Primary Port Internal Loopback */
  212. #define BA0_SERMC_PTC (7<<1) /* Port Timing Configuration */
  213. #define BA0_SERMC_PTC_AC97 (1<<1) /* AC97 mode */
  214. #define BA0_SERMC_MSPE (1<<0) /* Master Serial Port Enable */
  215. #define BA0_SERC1 0x0428 /* Serial Port Configuration 1 */
  216. #define BA0_SERC1_SO1F(x) (((x)&7)>>1) /* Primary Output Port Format */
  217. #define BA0_SERC1_AC97 (1<<1)
  218. #define BA0_SERC1_SO1EN (1<<0) /* Primary Output Port Enable */
  219. #define BA0_SERC2 0x042c /* Serial Port Configuration 2 */
  220. #define BA0_SERC2_SI1F(x) (((x)&7)>>1) /* Primary Input Port Format */
  221. #define BA0_SERC2_AC97 (1<<1)
  222. #define BA0_SERC2_SI1EN (1<<0) /* Primary Input Port Enable */
  223. #define BA0_SLT12M 0x045c /* Slot 12 Monitor Register for Primary AC-Link */
  224. #define BA0_ACCTL 0x0460 /* AC'97 Control */
  225. #define BA0_ACCTL_TC (1<<6) /* Target Codec */
  226. #define BA0_ACCTL_CRW (1<<4) /* 0=Write, 1=Read Command */
  227. #define BA0_ACCTL_DCV (1<<3) /* Dynamic Command Valid */
  228. #define BA0_ACCTL_VFRM (1<<2) /* Valid Frame */
  229. #define BA0_ACCTL_ESYN (1<<1) /* Enable Sync */
  230. #define BA0_ACSTS 0x0464 /* AC'97 Status */
  231. #define BA0_ACSTS_VSTS (1<<1) /* Valid Status */
  232. #define BA0_ACSTS_CRDY (1<<0) /* Codec Ready */
  233. #define BA0_ACOSV 0x0468 /* AC'97 Output Slot Valid */
  234. #define BA0_ACOSV_SLV(x) (1<<((x)-3))
  235. #define BA0_ACCAD 0x046c /* AC'97 Command Address */
  236. #define BA0_ACCDA 0x0470 /* AC'97 Command Data */
  237. #define BA0_ACISV 0x0474 /* AC'97 Input Slot Valid */
  238. #define BA0_ACISV_SLV(x) (1<<((x)-3))
  239. #define BA0_ACSAD 0x0478 /* AC'97 Status Address */
  240. #define BA0_ACSDA 0x047c /* AC'97 Status Data */
  241. #define BA0_JSPT 0x0480 /* Joystick poll/trigger */
  242. #define BA0_JSCTL 0x0484 /* Joystick control */
  243. #define BA0_JSC1 0x0488 /* Joystick control */
  244. #define BA0_JSC2 0x048c /* Joystick control */
  245. #define BA0_JSIO 0x04a0
  246. #define BA0_MIDCR 0x0490 /* MIDI Control */
  247. #define BA0_MIDCR_MRST (1<<5) /* Reset MIDI Interface */
  248. #define BA0_MIDCR_MLB (1<<4) /* MIDI Loop Back Enable */
  249. #define BA0_MIDCR_TIE (1<<3) /* MIDI Transmuit Interrupt Enable */
  250. #define BA0_MIDCR_RIE (1<<2) /* MIDI Receive Interrupt Enable */
  251. #define BA0_MIDCR_RXE (1<<1) /* MIDI Receive Enable */
  252. #define BA0_MIDCR_TXE (1<<0) /* MIDI Transmit Enable */
  253. #define BA0_MIDCMD 0x0494 /* MIDI Command (wo) */
  254. #define BA0_MIDSR 0x0494 /* MIDI Status (ro) */
  255. #define BA0_MIDSR_RDA (1<<15) /* Sticky bit (RBE 1->0) */
  256. #define BA0_MIDSR_TBE (1<<14) /* Sticky bit (TBF 0->1) */
  257. #define BA0_MIDSR_RBE (1<<7) /* Receive Buffer Empty */
  258. #define BA0_MIDSR_TBF (1<<6) /* Transmit Buffer Full */
  259. #define BA0_MIDWP 0x0498 /* MIDI Write */
  260. #define BA0_MIDRP 0x049c /* MIDI Read (ro) */
  261. #define BA0_AODSD1 0x04a8 /* AC'97 On-Demand Slot Disable for primary link (ro) */
  262. #define BA0_AODSD1_NDS(x) (1<<((x)-3))
  263. #define BA0_AODSD2 0x04ac /* AC'97 On-Demand Slot Disable for secondary link (ro) */
  264. #define BA0_AODSD2_NDS(x) (1<<((x)-3))
  265. #define BA0_CFGI 0x04b0 /* Configure Interface (EEPROM interface) */
  266. #define BA0_SLT12M2 0x04dc /* Slot 12 Monitor Register 2 for secondary AC-link */
  267. #define BA0_ACSTS2 0x04e4 /* AC'97 Status Register 2 */
  268. #define BA0_ACISV2 0x04f4 /* AC'97 Input Slot Valid Register 2 */
  269. #define BA0_ACSAD2 0x04f8 /* AC'97 Status Address Register 2 */
  270. #define BA0_ACSDA2 0x04fc /* AC'97 Status Data Register 2 */
  271. #define BA0_FMSR 0x0730 /* FM Synthesis Status (ro) */
  272. #define BA0_B0AP 0x0730 /* FM Bank 0 Address Port (wo) */
  273. #define BA0_FMDP 0x0734 /* FM Data Port */
  274. #define BA0_B1AP 0x0738 /* FM Bank 1 Address Port */
  275. #define BA0_B1DP 0x073c /* FM Bank 1 Data Port */
  276. #define BA0_SSPM 0x0740 /* Sound System Power Management */
  277. #define BA0_SSPM_MIXEN (1<<6) /* Playback SRC + FM/Wavetable MIX */
  278. #define BA0_SSPM_CSRCEN (1<<5) /* Capture Sample Rate Converter Enable */
  279. #define BA0_SSPM_PSRCEN (1<<4) /* Playback Sample Rate Converter Enable */
  280. #define BA0_SSPM_JSEN (1<<3) /* Joystick Enable */
  281. #define BA0_SSPM_ACLEN (1<<2) /* Serial Port Engine and AC-Link Enable */
  282. #define BA0_SSPM_FMEN (1<<1) /* FM Synthesis Block Enable */
  283. #define BA0_DACSR 0x0744 /* DAC Sample Rate - Playback SRC */
  284. #define BA0_ADCSR 0x0748 /* ADC Sample Rate - Capture SRC */
  285. #define BA0_SSCR 0x074c /* Sound System Control Register */
  286. #define BA0_SSCR_HVS1 (1<<23) /* Hardwave Volume Step (0=1,1=2) */
  287. #define BA0_SSCR_MVCS (1<<19) /* Master Volume Codec Select */
  288. #define BA0_SSCR_MVLD (1<<18) /* Master Volume Line Out Disable */
  289. #define BA0_SSCR_MVAD (1<<17) /* Master Volume Alternate Out Disable */
  290. #define BA0_SSCR_MVMD (1<<16) /* Master Volume Mono Out Disable */
  291. #define BA0_SSCR_XLPSRC (1<<8) /* External SRC Loopback Mode */
  292. #define BA0_SSCR_LPSRC (1<<7) /* SRC Loopback Mode */
  293. #define BA0_SSCR_CDTX (1<<5) /* CD Transfer Data */
  294. #define BA0_SSCR_HVC (1<<3) /* Harware Volume Control Enable */
  295. #define BA0_FMLVC 0x0754 /* FM Synthesis Left Volume Control */
  296. #define BA0_FMRVC 0x0758 /* FM Synthesis Right Volume Control */
  297. #define BA0_SRCSA 0x075c /* SRC Slot Assignments */
  298. #define BA0_PPLVC 0x0760 /* PCM Playback Left Volume Control */
  299. #define BA0_PPRVC 0x0764 /* PCM Playback Right Volume Control */
  300. #define BA0_PASR 0x0768 /* playback sample rate */
  301. #define BA0_CASR 0x076C /* capture sample rate */
  302. /* Source Slot Numbers - Playback */
  303. #define SRCSLOT_LEFT_PCM_PLAYBACK 0
  304. #define SRCSLOT_RIGHT_PCM_PLAYBACK 1
  305. #define SRCSLOT_PHONE_LINE_1_DAC 2
  306. #define SRCSLOT_CENTER_PCM_PLAYBACK 3
  307. #define SRCSLOT_LEFT_SURROUND_PCM_PLAYBACK 4
  308. #define SRCSLOT_RIGHT_SURROUND_PCM_PLAYBACK 5
  309. #define SRCSLOT_LFE_PCM_PLAYBACK 6
  310. #define SRCSLOT_PHONE_LINE_2_DAC 7
  311. #define SRCSLOT_HEADSET_DAC 8
  312. #define SRCSLOT_LEFT_WT 29 /* invalid for BA0_SRCSA */
  313. #define SRCSLOT_RIGHT_WT 30 /* invalid for BA0_SRCSA */
  314. /* Source Slot Numbers - Capture */
  315. #define SRCSLOT_LEFT_PCM_RECORD 10
  316. #define SRCSLOT_RIGHT_PCM_RECORD 11
  317. #define SRCSLOT_PHONE_LINE_1_ADC 12
  318. #define SRCSLOT_MIC_ADC 13
  319. #define SRCSLOT_PHONE_LINE_2_ADC 17
  320. #define SRCSLOT_HEADSET_ADC 18
  321. #define SRCSLOT_SECONDARY_LEFT_PCM_RECORD 20
  322. #define SRCSLOT_SECONDARY_RIGHT_PCM_RECORD 21
  323. #define SRCSLOT_SECONDARY_PHONE_LINE_1_ADC 22
  324. #define SRCSLOT_SECONDARY_MIC_ADC 23
  325. #define SRCSLOT_SECONDARY_PHONE_LINE_2_ADC 27
  326. #define SRCSLOT_SECONDARY_HEADSET_ADC 28
  327. /* Source Slot Numbers - Others */
  328. #define SRCSLOT_POWER_DOWN 31
  329. /* MIDI modes */
  330. #define CS4281_MODE_OUTPUT (1<<0)
  331. #define CS4281_MODE_INPUT (1<<1)
  332. /* joystick bits */
  333. /* Bits for JSPT */
  334. #define JSPT_CAX 0x00000001
  335. #define JSPT_CAY 0x00000002
  336. #define JSPT_CBX 0x00000004
  337. #define JSPT_CBY 0x00000008
  338. #define JSPT_BA1 0x00000010
  339. #define JSPT_BA2 0x00000020
  340. #define JSPT_BB1 0x00000040
  341. #define JSPT_BB2 0x00000080
  342. /* Bits for JSCTL */
  343. #define JSCTL_SP_MASK 0x00000003
  344. #define JSCTL_SP_SLOW 0x00000000
  345. #define JSCTL_SP_MEDIUM_SLOW 0x00000001
  346. #define JSCTL_SP_MEDIUM_FAST 0x00000002
  347. #define JSCTL_SP_FAST 0x00000003
  348. #define JSCTL_ARE 0x00000004
  349. /* Data register pairs masks */
  350. #define JSC1_Y1V_MASK 0x0000FFFF
  351. #define JSC1_X1V_MASK 0xFFFF0000
  352. #define JSC1_Y1V_SHIFT 0
  353. #define JSC1_X1V_SHIFT 16
  354. #define JSC2_Y2V_MASK 0x0000FFFF
  355. #define JSC2_X2V_MASK 0xFFFF0000
  356. #define JSC2_Y2V_SHIFT 0
  357. #define JSC2_X2V_SHIFT 16
  358. /* JS GPIO */
  359. #define JSIO_DAX 0x00000001
  360. #define JSIO_DAY 0x00000002
  361. #define JSIO_DBX 0x00000004
  362. #define JSIO_DBY 0x00000008
  363. #define JSIO_AXOE 0x00000010
  364. #define JSIO_AYOE 0x00000020
  365. #define JSIO_BXOE 0x00000040
  366. #define JSIO_BYOE 0x00000080
  367. /*
  368. *
  369. */
  370. struct cs4281_dma {
  371. struct snd_pcm_substream *substream;
  372. unsigned int regDBA; /* offset to DBA register */
  373. unsigned int regDCA; /* offset to DCA register */
  374. unsigned int regDBC; /* offset to DBC register */
  375. unsigned int regDCC; /* offset to DCC register */
  376. unsigned int regDMR; /* offset to DMR register */
  377. unsigned int regDCR; /* offset to DCR register */
  378. unsigned int regHDSR; /* offset to HDSR register */
  379. unsigned int regFCR; /* offset to FCR register */
  380. unsigned int regFSIC; /* offset to FSIC register */
  381. unsigned int valDMR; /* DMA mode */
  382. unsigned int valDCR; /* DMA command */
  383. unsigned int valFCR; /* FIFO control */
  384. unsigned int fifo_offset; /* FIFO offset within BA1 */
  385. unsigned char left_slot; /* FIFO left slot */
  386. unsigned char right_slot; /* FIFO right slot */
  387. int frag; /* period number */
  388. };
  389. #define SUSPEND_REGISTERS 20
  390. struct cs4281 {
  391. int irq;
  392. void __iomem *ba0; /* virtual (accessible) address */
  393. void __iomem *ba1; /* virtual (accessible) address */
  394. unsigned long ba0_addr;
  395. unsigned long ba1_addr;
  396. int dual_codec;
  397. struct snd_ac97_bus *ac97_bus;
  398. struct snd_ac97 *ac97;
  399. struct snd_ac97 *ac97_secondary;
  400. struct pci_dev *pci;
  401. struct snd_card *card;
  402. struct snd_pcm *pcm;
  403. struct snd_rawmidi *rmidi;
  404. struct snd_rawmidi_substream *midi_input;
  405. struct snd_rawmidi_substream *midi_output;
  406. struct cs4281_dma dma[4];
  407. unsigned char src_left_play_slot;
  408. unsigned char src_right_play_slot;
  409. unsigned char src_left_rec_slot;
  410. unsigned char src_right_rec_slot;
  411. unsigned int spurious_dhtc_irq;
  412. unsigned int spurious_dtc_irq;
  413. spinlock_t reg_lock;
  414. unsigned int midcr;
  415. unsigned int uartm;
  416. struct gameport *gameport;
  417. #ifdef CONFIG_PM_SLEEP
  418. u32 suspend_regs[SUSPEND_REGISTERS];
  419. #endif
  420. };
  421. static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id);
  422. static const struct pci_device_id snd_cs4281_ids[] = {
  423. { PCI_VDEVICE(CIRRUS, 0x6005), 0, }, /* CS4281 */
  424. { 0, }
  425. };
  426. MODULE_DEVICE_TABLE(pci, snd_cs4281_ids);
  427. /*
  428. * constants
  429. */
  430. #define CS4281_FIFO_SIZE 32
  431. /*
  432. * common I/O routines
  433. */
  434. static inline void snd_cs4281_pokeBA0(struct cs4281 *chip, unsigned long offset,
  435. unsigned int val)
  436. {
  437. writel(val, chip->ba0 + offset);
  438. }
  439. static inline unsigned int snd_cs4281_peekBA0(struct cs4281 *chip, unsigned long offset)
  440. {
  441. return readl(chip->ba0 + offset);
  442. }
  443. static void snd_cs4281_ac97_write(struct snd_ac97 *ac97,
  444. unsigned short reg, unsigned short val)
  445. {
  446. /*
  447. * 1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
  448. * 2. Write ACCDA = Command Data Register = 470h for data to write to AC97
  449. * 3. Write ACCTL = Control Register = 460h for initiating the write
  450. * 4. Read ACCTL = 460h, DCV should be reset by now and 460h = 07h
  451. * 5. if DCV not cleared, break and return error
  452. */
  453. struct cs4281 *chip = ac97->private_data;
  454. int count;
  455. /*
  456. * Setup the AC97 control registers on the CS461x to send the
  457. * appropriate command to the AC97 to perform the read.
  458. * ACCAD = Command Address Register = 46Ch
  459. * ACCDA = Command Data Register = 470h
  460. * ACCTL = Control Register = 460h
  461. * set DCV - will clear when process completed
  462. * reset CRW - Write command
  463. * set VFRM - valid frame enabled
  464. * set ESYN - ASYNC generation enabled
  465. * set RSTN - ARST# inactive, AC97 codec not reset
  466. */
  467. snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
  468. snd_cs4281_pokeBA0(chip, BA0_ACCDA, val);
  469. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_VFRM |
  470. BA0_ACCTL_ESYN | (ac97->num ? BA0_ACCTL_TC : 0));
  471. for (count = 0; count < 2000; count++) {
  472. /*
  473. * First, we want to wait for a short time.
  474. */
  475. udelay(10);
  476. /*
  477. * Now, check to see if the write has completed.
  478. * ACCTL = 460h, DCV should be reset by now and 460h = 07h
  479. */
  480. if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV)) {
  481. return;
  482. }
  483. }
  484. dev_err(chip->card->dev,
  485. "AC'97 write problem, reg = 0x%x, val = 0x%x\n", reg, val);
  486. }
  487. static unsigned short snd_cs4281_ac97_read(struct snd_ac97 *ac97,
  488. unsigned short reg)
  489. {
  490. struct cs4281 *chip = ac97->private_data;
  491. int count;
  492. unsigned short result;
  493. // FIXME: volatile is necessary in the following due to a bug of
  494. // some gcc versions
  495. volatile int ac97_num = ((volatile struct snd_ac97 *)ac97)->num;
  496. /*
  497. * 1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
  498. * 2. Write ACCDA = Command Data Register = 470h for data to write to AC97
  499. * 3. Write ACCTL = Control Register = 460h for initiating the write
  500. * 4. Read ACCTL = 460h, DCV should be reset by now and 460h = 17h
  501. * 5. if DCV not cleared, break and return error
  502. * 6. Read ACSTS = Status Register = 464h, check VSTS bit
  503. */
  504. snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
  505. /*
  506. * Setup the AC97 control registers on the CS461x to send the
  507. * appropriate command to the AC97 to perform the read.
  508. * ACCAD = Command Address Register = 46Ch
  509. * ACCDA = Command Data Register = 470h
  510. * ACCTL = Control Register = 460h
  511. * set DCV - will clear when process completed
  512. * set CRW - Read command
  513. * set VFRM - valid frame enabled
  514. * set ESYN - ASYNC generation enabled
  515. * set RSTN - ARST# inactive, AC97 codec not reset
  516. */
  517. snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
  518. snd_cs4281_pokeBA0(chip, BA0_ACCDA, 0);
  519. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_CRW |
  520. BA0_ACCTL_VFRM | BA0_ACCTL_ESYN |
  521. (ac97_num ? BA0_ACCTL_TC : 0));
  522. /*
  523. * Wait for the read to occur.
  524. */
  525. for (count = 0; count < 500; count++) {
  526. /*
  527. * First, we want to wait for a short time.
  528. */
  529. udelay(10);
  530. /*
  531. * Now, check to see if the read has completed.
  532. * ACCTL = 460h, DCV should be reset by now and 460h = 17h
  533. */
  534. if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV))
  535. goto __ok1;
  536. }
  537. dev_err(chip->card->dev,
  538. "AC'97 read problem (ACCTL_DCV), reg = 0x%x\n", reg);
  539. result = 0xffff;
  540. goto __end;
  541. __ok1:
  542. /*
  543. * Wait for the valid status bit to go active.
  544. */
  545. for (count = 0; count < 100; count++) {
  546. /*
  547. * Read the AC97 status register.
  548. * ACSTS = Status Register = 464h
  549. * VSTS - Valid Status
  550. */
  551. if (snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSTS2 : BA0_ACSTS) & BA0_ACSTS_VSTS)
  552. goto __ok2;
  553. udelay(10);
  554. }
  555. dev_err(chip->card->dev,
  556. "AC'97 read problem (ACSTS_VSTS), reg = 0x%x\n", reg);
  557. result = 0xffff;
  558. goto __end;
  559. __ok2:
  560. /*
  561. * Read the data returned from the AC97 register.
  562. * ACSDA = Status Data Register = 474h
  563. */
  564. result = snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
  565. __end:
  566. return result;
  567. }
  568. /*
  569. * PCM part
  570. */
  571. static int snd_cs4281_trigger(struct snd_pcm_substream *substream, int cmd)
  572. {
  573. struct cs4281_dma *dma = substream->runtime->private_data;
  574. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  575. spin_lock(&chip->reg_lock);
  576. switch (cmd) {
  577. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  578. dma->valDCR |= BA0_DCR_MSK;
  579. dma->valFCR |= BA0_FCR_FEN;
  580. break;
  581. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  582. dma->valDCR &= ~BA0_DCR_MSK;
  583. dma->valFCR &= ~BA0_FCR_FEN;
  584. break;
  585. case SNDRV_PCM_TRIGGER_START:
  586. case SNDRV_PCM_TRIGGER_RESUME:
  587. snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR & ~BA0_DMR_DMA);
  588. dma->valDMR |= BA0_DMR_DMA;
  589. dma->valDCR &= ~BA0_DCR_MSK;
  590. dma->valFCR |= BA0_FCR_FEN;
  591. break;
  592. case SNDRV_PCM_TRIGGER_STOP:
  593. case SNDRV_PCM_TRIGGER_SUSPEND:
  594. dma->valDMR &= ~(BA0_DMR_DMA|BA0_DMR_POLL);
  595. dma->valDCR |= BA0_DCR_MSK;
  596. dma->valFCR &= ~BA0_FCR_FEN;
  597. /* Leave wave playback FIFO enabled for FM */
  598. if (dma->regFCR != BA0_FCR0)
  599. dma->valFCR &= ~BA0_FCR_FEN;
  600. break;
  601. default:
  602. spin_unlock(&chip->reg_lock);
  603. return -EINVAL;
  604. }
  605. snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR);
  606. snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR);
  607. snd_cs4281_pokeBA0(chip, dma->regDCR, dma->valDCR);
  608. spin_unlock(&chip->reg_lock);
  609. return 0;
  610. }
  611. static unsigned int snd_cs4281_rate(unsigned int rate, unsigned int *real_rate)
  612. {
  613. unsigned int val = ~0;
  614. if (real_rate)
  615. *real_rate = rate;
  616. /* special "hardcoded" rates */
  617. switch (rate) {
  618. case 8000: return 5;
  619. case 11025: return 4;
  620. case 16000: return 3;
  621. case 22050: return 2;
  622. case 44100: return 1;
  623. case 48000: return 0;
  624. default:
  625. goto __variable;
  626. }
  627. __variable:
  628. val = 1536000 / rate;
  629. if (real_rate)
  630. *real_rate = 1536000 / val;
  631. return val;
  632. }
  633. static void snd_cs4281_mode(struct cs4281 *chip, struct cs4281_dma *dma,
  634. struct snd_pcm_runtime *runtime,
  635. int capture, int src)
  636. {
  637. int rec_mono;
  638. dma->valDMR = BA0_DMR_TYPE_SINGLE | BA0_DMR_AUTO |
  639. (capture ? BA0_DMR_TR_WRITE : BA0_DMR_TR_READ);
  640. if (runtime->channels == 1)
  641. dma->valDMR |= BA0_DMR_MONO;
  642. if (snd_pcm_format_unsigned(runtime->format) > 0)
  643. dma->valDMR |= BA0_DMR_USIGN;
  644. if (snd_pcm_format_big_endian(runtime->format) > 0)
  645. dma->valDMR |= BA0_DMR_BEND;
  646. switch (snd_pcm_format_width(runtime->format)) {
  647. case 8: dma->valDMR |= BA0_DMR_SIZE8;
  648. if (runtime->channels == 1)
  649. dma->valDMR |= BA0_DMR_SWAPC;
  650. break;
  651. case 32: dma->valDMR |= BA0_DMR_SIZE20; break;
  652. }
  653. dma->frag = 0; /* for workaround */
  654. dma->valDCR = BA0_DCR_TCIE | BA0_DCR_MSK;
  655. if (runtime->buffer_size != runtime->period_size)
  656. dma->valDCR |= BA0_DCR_HTCIE;
  657. /* Initialize DMA */
  658. snd_cs4281_pokeBA0(chip, dma->regDBA, runtime->dma_addr);
  659. snd_cs4281_pokeBA0(chip, dma->regDBC, runtime->buffer_size - 1);
  660. rec_mono = (chip->dma[1].valDMR & BA0_DMR_MONO) == BA0_DMR_MONO;
  661. snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
  662. (chip->src_right_play_slot << 8) |
  663. (chip->src_left_rec_slot << 16) |
  664. ((rec_mono ? 31 : chip->src_right_rec_slot) << 24));
  665. if (!src)
  666. goto __skip_src;
  667. if (!capture) {
  668. if (dma->left_slot == chip->src_left_play_slot) {
  669. unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
  670. snd_BUG_ON(dma->right_slot != chip->src_right_play_slot);
  671. snd_cs4281_pokeBA0(chip, BA0_DACSR, val);
  672. }
  673. } else {
  674. if (dma->left_slot == chip->src_left_rec_slot) {
  675. unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
  676. snd_BUG_ON(dma->right_slot != chip->src_right_rec_slot);
  677. snd_cs4281_pokeBA0(chip, BA0_ADCSR, val);
  678. }
  679. }
  680. __skip_src:
  681. /* Deactivate wave playback FIFO before changing slot assignments */
  682. if (dma->regFCR == BA0_FCR0)
  683. snd_cs4281_pokeBA0(chip, dma->regFCR, snd_cs4281_peekBA0(chip, dma->regFCR) & ~BA0_FCR_FEN);
  684. /* Initialize FIFO */
  685. dma->valFCR = BA0_FCR_LS(dma->left_slot) |
  686. BA0_FCR_RS(capture && (dma->valDMR & BA0_DMR_MONO) ? 31 : dma->right_slot) |
  687. BA0_FCR_SZ(CS4281_FIFO_SIZE) |
  688. BA0_FCR_OF(dma->fifo_offset);
  689. snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | (capture ? BA0_FCR_PSH : 0));
  690. /* Activate FIFO again for FM playback */
  691. if (dma->regFCR == BA0_FCR0)
  692. snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | BA0_FCR_FEN);
  693. /* Clear FIFO Status and Interrupt Control Register */
  694. snd_cs4281_pokeBA0(chip, dma->regFSIC, 0);
  695. }
  696. static int snd_cs4281_hw_params(struct snd_pcm_substream *substream,
  697. struct snd_pcm_hw_params *hw_params)
  698. {
  699. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  700. }
  701. static int snd_cs4281_hw_free(struct snd_pcm_substream *substream)
  702. {
  703. return snd_pcm_lib_free_pages(substream);
  704. }
  705. static int snd_cs4281_playback_prepare(struct snd_pcm_substream *substream)
  706. {
  707. struct snd_pcm_runtime *runtime = substream->runtime;
  708. struct cs4281_dma *dma = runtime->private_data;
  709. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  710. spin_lock_irq(&chip->reg_lock);
  711. snd_cs4281_mode(chip, dma, runtime, 0, 1);
  712. spin_unlock_irq(&chip->reg_lock);
  713. return 0;
  714. }
  715. static int snd_cs4281_capture_prepare(struct snd_pcm_substream *substream)
  716. {
  717. struct snd_pcm_runtime *runtime = substream->runtime;
  718. struct cs4281_dma *dma = runtime->private_data;
  719. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  720. spin_lock_irq(&chip->reg_lock);
  721. snd_cs4281_mode(chip, dma, runtime, 1, 1);
  722. spin_unlock_irq(&chip->reg_lock);
  723. return 0;
  724. }
  725. static snd_pcm_uframes_t snd_cs4281_pointer(struct snd_pcm_substream *substream)
  726. {
  727. struct snd_pcm_runtime *runtime = substream->runtime;
  728. struct cs4281_dma *dma = runtime->private_data;
  729. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  730. /*
  731. dev_dbg(chip->card->dev,
  732. "DCC = 0x%x, buffer_size = 0x%x, jiffies = %li\n",
  733. snd_cs4281_peekBA0(chip, dma->regDCC), runtime->buffer_size,
  734. jiffies);
  735. */
  736. return runtime->buffer_size -
  737. snd_cs4281_peekBA0(chip, dma->regDCC) - 1;
  738. }
  739. static const struct snd_pcm_hardware snd_cs4281_playback =
  740. {
  741. .info = SNDRV_PCM_INFO_MMAP |
  742. SNDRV_PCM_INFO_INTERLEAVED |
  743. SNDRV_PCM_INFO_MMAP_VALID |
  744. SNDRV_PCM_INFO_PAUSE |
  745. SNDRV_PCM_INFO_RESUME,
  746. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
  747. SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
  748. SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
  749. SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
  750. SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
  751. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  752. .rate_min = 4000,
  753. .rate_max = 48000,
  754. .channels_min = 1,
  755. .channels_max = 2,
  756. .buffer_bytes_max = (512*1024),
  757. .period_bytes_min = 64,
  758. .period_bytes_max = (512*1024),
  759. .periods_min = 1,
  760. .periods_max = 2,
  761. .fifo_size = CS4281_FIFO_SIZE,
  762. };
  763. static const struct snd_pcm_hardware snd_cs4281_capture =
  764. {
  765. .info = SNDRV_PCM_INFO_MMAP |
  766. SNDRV_PCM_INFO_INTERLEAVED |
  767. SNDRV_PCM_INFO_MMAP_VALID |
  768. SNDRV_PCM_INFO_PAUSE |
  769. SNDRV_PCM_INFO_RESUME,
  770. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
  771. SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
  772. SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
  773. SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
  774. SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
  775. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  776. .rate_min = 4000,
  777. .rate_max = 48000,
  778. .channels_min = 1,
  779. .channels_max = 2,
  780. .buffer_bytes_max = (512*1024),
  781. .period_bytes_min = 64,
  782. .period_bytes_max = (512*1024),
  783. .periods_min = 1,
  784. .periods_max = 2,
  785. .fifo_size = CS4281_FIFO_SIZE,
  786. };
  787. static int snd_cs4281_playback_open(struct snd_pcm_substream *substream)
  788. {
  789. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  790. struct snd_pcm_runtime *runtime = substream->runtime;
  791. struct cs4281_dma *dma;
  792. dma = &chip->dma[0];
  793. dma->substream = substream;
  794. dma->left_slot = 0;
  795. dma->right_slot = 1;
  796. runtime->private_data = dma;
  797. runtime->hw = snd_cs4281_playback;
  798. /* should be detected from the AC'97 layer, but it seems
  799. that although CS4297A rev B reports 18-bit ADC resolution,
  800. samples are 20-bit */
  801. snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
  802. return 0;
  803. }
  804. static int snd_cs4281_capture_open(struct snd_pcm_substream *substream)
  805. {
  806. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  807. struct snd_pcm_runtime *runtime = substream->runtime;
  808. struct cs4281_dma *dma;
  809. dma = &chip->dma[1];
  810. dma->substream = substream;
  811. dma->left_slot = 10;
  812. dma->right_slot = 11;
  813. runtime->private_data = dma;
  814. runtime->hw = snd_cs4281_capture;
  815. /* should be detected from the AC'97 layer, but it seems
  816. that although CS4297A rev B reports 18-bit ADC resolution,
  817. samples are 20-bit */
  818. snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
  819. return 0;
  820. }
  821. static int snd_cs4281_playback_close(struct snd_pcm_substream *substream)
  822. {
  823. struct cs4281_dma *dma = substream->runtime->private_data;
  824. dma->substream = NULL;
  825. return 0;
  826. }
  827. static int snd_cs4281_capture_close(struct snd_pcm_substream *substream)
  828. {
  829. struct cs4281_dma *dma = substream->runtime->private_data;
  830. dma->substream = NULL;
  831. return 0;
  832. }
  833. static const struct snd_pcm_ops snd_cs4281_playback_ops = {
  834. .open = snd_cs4281_playback_open,
  835. .close = snd_cs4281_playback_close,
  836. .ioctl = snd_pcm_lib_ioctl,
  837. .hw_params = snd_cs4281_hw_params,
  838. .hw_free = snd_cs4281_hw_free,
  839. .prepare = snd_cs4281_playback_prepare,
  840. .trigger = snd_cs4281_trigger,
  841. .pointer = snd_cs4281_pointer,
  842. };
  843. static const struct snd_pcm_ops snd_cs4281_capture_ops = {
  844. .open = snd_cs4281_capture_open,
  845. .close = snd_cs4281_capture_close,
  846. .ioctl = snd_pcm_lib_ioctl,
  847. .hw_params = snd_cs4281_hw_params,
  848. .hw_free = snd_cs4281_hw_free,
  849. .prepare = snd_cs4281_capture_prepare,
  850. .trigger = snd_cs4281_trigger,
  851. .pointer = snd_cs4281_pointer,
  852. };
  853. static int snd_cs4281_pcm(struct cs4281 *chip, int device)
  854. {
  855. struct snd_pcm *pcm;
  856. int err;
  857. err = snd_pcm_new(chip->card, "CS4281", device, 1, 1, &pcm);
  858. if (err < 0)
  859. return err;
  860. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cs4281_playback_ops);
  861. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cs4281_capture_ops);
  862. pcm->private_data = chip;
  863. pcm->info_flags = 0;
  864. strcpy(pcm->name, "CS4281");
  865. chip->pcm = pcm;
  866. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  867. snd_dma_pci_data(chip->pci), 64*1024, 512*1024);
  868. return 0;
  869. }
  870. /*
  871. * Mixer section
  872. */
  873. #define CS_VOL_MASK 0x1f
  874. static int snd_cs4281_info_volume(struct snd_kcontrol *kcontrol,
  875. struct snd_ctl_elem_info *uinfo)
  876. {
  877. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  878. uinfo->count = 2;
  879. uinfo->value.integer.min = 0;
  880. uinfo->value.integer.max = CS_VOL_MASK;
  881. return 0;
  882. }
  883. static int snd_cs4281_get_volume(struct snd_kcontrol *kcontrol,
  884. struct snd_ctl_elem_value *ucontrol)
  885. {
  886. struct cs4281 *chip = snd_kcontrol_chip(kcontrol);
  887. int regL = (kcontrol->private_value >> 16) & 0xffff;
  888. int regR = kcontrol->private_value & 0xffff;
  889. int volL, volR;
  890. volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
  891. volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
  892. ucontrol->value.integer.value[0] = volL;
  893. ucontrol->value.integer.value[1] = volR;
  894. return 0;
  895. }
  896. static int snd_cs4281_put_volume(struct snd_kcontrol *kcontrol,
  897. struct snd_ctl_elem_value *ucontrol)
  898. {
  899. struct cs4281 *chip = snd_kcontrol_chip(kcontrol);
  900. int change = 0;
  901. int regL = (kcontrol->private_value >> 16) & 0xffff;
  902. int regR = kcontrol->private_value & 0xffff;
  903. int volL, volR;
  904. volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
  905. volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
  906. if (ucontrol->value.integer.value[0] != volL) {
  907. volL = CS_VOL_MASK - (ucontrol->value.integer.value[0] & CS_VOL_MASK);
  908. snd_cs4281_pokeBA0(chip, regL, volL);
  909. change = 1;
  910. }
  911. if (ucontrol->value.integer.value[1] != volR) {
  912. volR = CS_VOL_MASK - (ucontrol->value.integer.value[1] & CS_VOL_MASK);
  913. snd_cs4281_pokeBA0(chip, regR, volR);
  914. change = 1;
  915. }
  916. return change;
  917. }
  918. static const DECLARE_TLV_DB_SCALE(db_scale_dsp, -4650, 150, 0);
  919. static const struct snd_kcontrol_new snd_cs4281_fm_vol =
  920. {
  921. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  922. .name = "Synth Playback Volume",
  923. .info = snd_cs4281_info_volume,
  924. .get = snd_cs4281_get_volume,
  925. .put = snd_cs4281_put_volume,
  926. .private_value = ((BA0_FMLVC << 16) | BA0_FMRVC),
  927. .tlv = { .p = db_scale_dsp },
  928. };
  929. static const struct snd_kcontrol_new snd_cs4281_pcm_vol =
  930. {
  931. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  932. .name = "PCM Stream Playback Volume",
  933. .info = snd_cs4281_info_volume,
  934. .get = snd_cs4281_get_volume,
  935. .put = snd_cs4281_put_volume,
  936. .private_value = ((BA0_PPLVC << 16) | BA0_PPRVC),
  937. .tlv = { .p = db_scale_dsp },
  938. };
  939. static void snd_cs4281_mixer_free_ac97_bus(struct snd_ac97_bus *bus)
  940. {
  941. struct cs4281 *chip = bus->private_data;
  942. chip->ac97_bus = NULL;
  943. }
  944. static void snd_cs4281_mixer_free_ac97(struct snd_ac97 *ac97)
  945. {
  946. struct cs4281 *chip = ac97->private_data;
  947. if (ac97->num)
  948. chip->ac97_secondary = NULL;
  949. else
  950. chip->ac97 = NULL;
  951. }
  952. static int snd_cs4281_mixer(struct cs4281 *chip)
  953. {
  954. struct snd_card *card = chip->card;
  955. struct snd_ac97_template ac97;
  956. int err;
  957. static struct snd_ac97_bus_ops ops = {
  958. .write = snd_cs4281_ac97_write,
  959. .read = snd_cs4281_ac97_read,
  960. };
  961. if ((err = snd_ac97_bus(card, 0, &ops, chip, &chip->ac97_bus)) < 0)
  962. return err;
  963. chip->ac97_bus->private_free = snd_cs4281_mixer_free_ac97_bus;
  964. memset(&ac97, 0, sizeof(ac97));
  965. ac97.private_data = chip;
  966. ac97.private_free = snd_cs4281_mixer_free_ac97;
  967. if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97)) < 0)
  968. return err;
  969. if (chip->dual_codec) {
  970. ac97.num = 1;
  971. if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97_secondary)) < 0)
  972. return err;
  973. }
  974. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_fm_vol, chip))) < 0)
  975. return err;
  976. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_pcm_vol, chip))) < 0)
  977. return err;
  978. return 0;
  979. }
  980. /*
  981. * proc interface
  982. */
  983. static void snd_cs4281_proc_read(struct snd_info_entry *entry,
  984. struct snd_info_buffer *buffer)
  985. {
  986. struct cs4281 *chip = entry->private_data;
  987. snd_iprintf(buffer, "Cirrus Logic CS4281\n\n");
  988. snd_iprintf(buffer, "Spurious half IRQs : %u\n", chip->spurious_dhtc_irq);
  989. snd_iprintf(buffer, "Spurious end IRQs : %u\n", chip->spurious_dtc_irq);
  990. }
  991. static ssize_t snd_cs4281_BA0_read(struct snd_info_entry *entry,
  992. void *file_private_data,
  993. struct file *file, char __user *buf,
  994. size_t count, loff_t pos)
  995. {
  996. struct cs4281 *chip = entry->private_data;
  997. if (copy_to_user_fromio(buf, chip->ba0 + pos, count))
  998. return -EFAULT;
  999. return count;
  1000. }
  1001. static ssize_t snd_cs4281_BA1_read(struct snd_info_entry *entry,
  1002. void *file_private_data,
  1003. struct file *file, char __user *buf,
  1004. size_t count, loff_t pos)
  1005. {
  1006. struct cs4281 *chip = entry->private_data;
  1007. if (copy_to_user_fromio(buf, chip->ba1 + pos, count))
  1008. return -EFAULT;
  1009. return count;
  1010. }
  1011. static struct snd_info_entry_ops snd_cs4281_proc_ops_BA0 = {
  1012. .read = snd_cs4281_BA0_read,
  1013. };
  1014. static struct snd_info_entry_ops snd_cs4281_proc_ops_BA1 = {
  1015. .read = snd_cs4281_BA1_read,
  1016. };
  1017. static void snd_cs4281_proc_init(struct cs4281 *chip)
  1018. {
  1019. struct snd_info_entry *entry;
  1020. if (! snd_card_proc_new(chip->card, "cs4281", &entry))
  1021. snd_info_set_text_ops(entry, chip, snd_cs4281_proc_read);
  1022. if (! snd_card_proc_new(chip->card, "cs4281_BA0", &entry)) {
  1023. entry->content = SNDRV_INFO_CONTENT_DATA;
  1024. entry->private_data = chip;
  1025. entry->c.ops = &snd_cs4281_proc_ops_BA0;
  1026. entry->size = CS4281_BA0_SIZE;
  1027. }
  1028. if (! snd_card_proc_new(chip->card, "cs4281_BA1", &entry)) {
  1029. entry->content = SNDRV_INFO_CONTENT_DATA;
  1030. entry->private_data = chip;
  1031. entry->c.ops = &snd_cs4281_proc_ops_BA1;
  1032. entry->size = CS4281_BA1_SIZE;
  1033. }
  1034. }
  1035. /*
  1036. * joystick support
  1037. */
  1038. #if IS_REACHABLE(CONFIG_GAMEPORT)
  1039. static void snd_cs4281_gameport_trigger(struct gameport *gameport)
  1040. {
  1041. struct cs4281 *chip = gameport_get_port_data(gameport);
  1042. if (snd_BUG_ON(!chip))
  1043. return;
  1044. snd_cs4281_pokeBA0(chip, BA0_JSPT, 0xff);
  1045. }
  1046. static unsigned char snd_cs4281_gameport_read(struct gameport *gameport)
  1047. {
  1048. struct cs4281 *chip = gameport_get_port_data(gameport);
  1049. if (snd_BUG_ON(!chip))
  1050. return 0;
  1051. return snd_cs4281_peekBA0(chip, BA0_JSPT);
  1052. }
  1053. #ifdef COOKED_MODE
  1054. static int snd_cs4281_gameport_cooked_read(struct gameport *gameport,
  1055. int *axes, int *buttons)
  1056. {
  1057. struct cs4281 *chip = gameport_get_port_data(gameport);
  1058. unsigned js1, js2, jst;
  1059. if (snd_BUG_ON(!chip))
  1060. return 0;
  1061. js1 = snd_cs4281_peekBA0(chip, BA0_JSC1);
  1062. js2 = snd_cs4281_peekBA0(chip, BA0_JSC2);
  1063. jst = snd_cs4281_peekBA0(chip, BA0_JSPT);
  1064. *buttons = (~jst >> 4) & 0x0F;
  1065. axes[0] = ((js1 & JSC1_Y1V_MASK) >> JSC1_Y1V_SHIFT) & 0xFFFF;
  1066. axes[1] = ((js1 & JSC1_X1V_MASK) >> JSC1_X1V_SHIFT) & 0xFFFF;
  1067. axes[2] = ((js2 & JSC2_Y2V_MASK) >> JSC2_Y2V_SHIFT) & 0xFFFF;
  1068. axes[3] = ((js2 & JSC2_X2V_MASK) >> JSC2_X2V_SHIFT) & 0xFFFF;
  1069. for (jst = 0; jst < 4; ++jst)
  1070. if (axes[jst] == 0xFFFF) axes[jst] = -1;
  1071. return 0;
  1072. }
  1073. #else
  1074. #define snd_cs4281_gameport_cooked_read NULL
  1075. #endif
  1076. static int snd_cs4281_gameport_open(struct gameport *gameport, int mode)
  1077. {
  1078. switch (mode) {
  1079. #ifdef COOKED_MODE
  1080. case GAMEPORT_MODE_COOKED:
  1081. return 0;
  1082. #endif
  1083. case GAMEPORT_MODE_RAW:
  1084. return 0;
  1085. default:
  1086. return -1;
  1087. }
  1088. return 0;
  1089. }
  1090. static int snd_cs4281_create_gameport(struct cs4281 *chip)
  1091. {
  1092. struct gameport *gp;
  1093. chip->gameport = gp = gameport_allocate_port();
  1094. if (!gp) {
  1095. dev_err(chip->card->dev,
  1096. "cannot allocate memory for gameport\n");
  1097. return -ENOMEM;
  1098. }
  1099. gameport_set_name(gp, "CS4281 Gameport");
  1100. gameport_set_phys(gp, "pci%s/gameport0", pci_name(chip->pci));
  1101. gameport_set_dev_parent(gp, &chip->pci->dev);
  1102. gp->open = snd_cs4281_gameport_open;
  1103. gp->read = snd_cs4281_gameport_read;
  1104. gp->trigger = snd_cs4281_gameport_trigger;
  1105. gp->cooked_read = snd_cs4281_gameport_cooked_read;
  1106. gameport_set_port_data(gp, chip);
  1107. snd_cs4281_pokeBA0(chip, BA0_JSIO, 0xFF); // ?
  1108. snd_cs4281_pokeBA0(chip, BA0_JSCTL, JSCTL_SP_MEDIUM_SLOW);
  1109. gameport_register_port(gp);
  1110. return 0;
  1111. }
  1112. static void snd_cs4281_free_gameport(struct cs4281 *chip)
  1113. {
  1114. if (chip->gameport) {
  1115. gameport_unregister_port(chip->gameport);
  1116. chip->gameport = NULL;
  1117. }
  1118. }
  1119. #else
  1120. static inline int snd_cs4281_create_gameport(struct cs4281 *chip) { return -ENOSYS; }
  1121. static inline void snd_cs4281_free_gameport(struct cs4281 *chip) { }
  1122. #endif /* IS_REACHABLE(CONFIG_GAMEPORT) */
  1123. static int snd_cs4281_free(struct cs4281 *chip)
  1124. {
  1125. snd_cs4281_free_gameport(chip);
  1126. if (chip->irq >= 0)
  1127. synchronize_irq(chip->irq);
  1128. /* Mask interrupts */
  1129. snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff);
  1130. /* Stop the DLL Clock logic. */
  1131. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
  1132. /* Sound System Power Management - Turn Everything OFF */
  1133. snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
  1134. /* PCI interface - D3 state */
  1135. pci_set_power_state(chip->pci, PCI_D3hot);
  1136. if (chip->irq >= 0)
  1137. free_irq(chip->irq, chip);
  1138. iounmap(chip->ba0);
  1139. iounmap(chip->ba1);
  1140. pci_release_regions(chip->pci);
  1141. pci_disable_device(chip->pci);
  1142. kfree(chip);
  1143. return 0;
  1144. }
  1145. static int snd_cs4281_dev_free(struct snd_device *device)
  1146. {
  1147. struct cs4281 *chip = device->device_data;
  1148. return snd_cs4281_free(chip);
  1149. }
  1150. static int snd_cs4281_chip_init(struct cs4281 *chip); /* defined below */
  1151. static int snd_cs4281_create(struct snd_card *card,
  1152. struct pci_dev *pci,
  1153. struct cs4281 **rchip,
  1154. int dual_codec)
  1155. {
  1156. struct cs4281 *chip;
  1157. unsigned int tmp;
  1158. int err;
  1159. static struct snd_device_ops ops = {
  1160. .dev_free = snd_cs4281_dev_free,
  1161. };
  1162. *rchip = NULL;
  1163. if ((err = pci_enable_device(pci)) < 0)
  1164. return err;
  1165. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1166. if (chip == NULL) {
  1167. pci_disable_device(pci);
  1168. return -ENOMEM;
  1169. }
  1170. spin_lock_init(&chip->reg_lock);
  1171. chip->card = card;
  1172. chip->pci = pci;
  1173. chip->irq = -1;
  1174. pci_set_master(pci);
  1175. if (dual_codec < 0 || dual_codec > 3) {
  1176. dev_err(card->dev, "invalid dual_codec option %d\n", dual_codec);
  1177. dual_codec = 0;
  1178. }
  1179. chip->dual_codec = dual_codec;
  1180. if ((err = pci_request_regions(pci, "CS4281")) < 0) {
  1181. kfree(chip);
  1182. pci_disable_device(pci);
  1183. return err;
  1184. }
  1185. chip->ba0_addr = pci_resource_start(pci, 0);
  1186. chip->ba1_addr = pci_resource_start(pci, 1);
  1187. chip->ba0 = pci_ioremap_bar(pci, 0);
  1188. chip->ba1 = pci_ioremap_bar(pci, 1);
  1189. if (!chip->ba0 || !chip->ba1) {
  1190. snd_cs4281_free(chip);
  1191. return -ENOMEM;
  1192. }
  1193. if (request_irq(pci->irq, snd_cs4281_interrupt, IRQF_SHARED,
  1194. KBUILD_MODNAME, chip)) {
  1195. dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
  1196. snd_cs4281_free(chip);
  1197. return -ENOMEM;
  1198. }
  1199. chip->irq = pci->irq;
  1200. tmp = snd_cs4281_chip_init(chip);
  1201. if (tmp) {
  1202. snd_cs4281_free(chip);
  1203. return tmp;
  1204. }
  1205. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  1206. snd_cs4281_free(chip);
  1207. return err;
  1208. }
  1209. snd_cs4281_proc_init(chip);
  1210. *rchip = chip;
  1211. return 0;
  1212. }
  1213. static int snd_cs4281_chip_init(struct cs4281 *chip)
  1214. {
  1215. unsigned int tmp;
  1216. unsigned long end_time;
  1217. int retry_count = 2;
  1218. /* Having EPPMC.FPDN=1 prevent proper chip initialisation */
  1219. tmp = snd_cs4281_peekBA0(chip, BA0_EPPMC);
  1220. if (tmp & BA0_EPPMC_FPDN)
  1221. snd_cs4281_pokeBA0(chip, BA0_EPPMC, tmp & ~BA0_EPPMC_FPDN);
  1222. __retry:
  1223. tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
  1224. if (tmp != BA0_CFLR_DEFAULT) {
  1225. snd_cs4281_pokeBA0(chip, BA0_CFLR, BA0_CFLR_DEFAULT);
  1226. tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
  1227. if (tmp != BA0_CFLR_DEFAULT) {
  1228. dev_err(chip->card->dev,
  1229. "CFLR setup failed (0x%x)\n", tmp);
  1230. return -EIO;
  1231. }
  1232. }
  1233. /* Set the 'Configuration Write Protect' register
  1234. * to 4281h. Allows vendor-defined configuration
  1235. * space between 0e4h and 0ffh to be written. */
  1236. snd_cs4281_pokeBA0(chip, BA0_CWPR, 0x4281);
  1237. if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC1)) != (BA0_SERC1_SO1EN | BA0_SERC1_AC97)) {
  1238. dev_err(chip->card->dev,
  1239. "SERC1 AC'97 check failed (0x%x)\n", tmp);
  1240. return -EIO;
  1241. }
  1242. if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC2)) != (BA0_SERC2_SI1EN | BA0_SERC2_AC97)) {
  1243. dev_err(chip->card->dev,
  1244. "SERC2 AC'97 check failed (0x%x)\n", tmp);
  1245. return -EIO;
  1246. }
  1247. /* Sound System Power Management */
  1248. snd_cs4281_pokeBA0(chip, BA0_SSPM, BA0_SSPM_MIXEN | BA0_SSPM_CSRCEN |
  1249. BA0_SSPM_PSRCEN | BA0_SSPM_JSEN |
  1250. BA0_SSPM_ACLEN | BA0_SSPM_FMEN);
  1251. /* Serial Port Power Management */
  1252. /* Blast the clock control register to zero so that the
  1253. * PLL starts out in a known state, and blast the master serial
  1254. * port control register to zero so that the serial ports also
  1255. * start out in a known state. */
  1256. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
  1257. snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
  1258. /* Make ESYN go to zero to turn off
  1259. * the Sync pulse on the AC97 link. */
  1260. snd_cs4281_pokeBA0(chip, BA0_ACCTL, 0);
  1261. udelay(50);
  1262. /* Drive the ARST# pin low for a minimum of 1uS (as defined in the AC97
  1263. * spec) and then drive it high. This is done for non AC97 modes since
  1264. * there might be logic external to the CS4281 that uses the ARST# line
  1265. * for a reset. */
  1266. snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
  1267. udelay(50);
  1268. snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN);
  1269. msleep(50);
  1270. if (chip->dual_codec)
  1271. snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN | BA0_SPMC_ASDI2E);
  1272. /*
  1273. * Set the serial port timing configuration.
  1274. */
  1275. snd_cs4281_pokeBA0(chip, BA0_SERMC,
  1276. (chip->dual_codec ? BA0_SERMC_TCID(chip->dual_codec) : BA0_SERMC_TCID(1)) |
  1277. BA0_SERMC_PTC_AC97 | BA0_SERMC_MSPE);
  1278. /*
  1279. * Start the DLL Clock logic.
  1280. */
  1281. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_DLLP);
  1282. msleep(50);
  1283. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_SWCE | BA0_CLKCR1_DLLP);
  1284. /*
  1285. * Wait for the DLL ready signal from the clock logic.
  1286. */
  1287. end_time = jiffies + HZ;
  1288. do {
  1289. /*
  1290. * Read the AC97 status register to see if we've seen a CODEC
  1291. * signal from the AC97 codec.
  1292. */
  1293. if (snd_cs4281_peekBA0(chip, BA0_CLKCR1) & BA0_CLKCR1_DLLRDY)
  1294. goto __ok0;
  1295. schedule_timeout_uninterruptible(1);
  1296. } while (time_after_eq(end_time, jiffies));
  1297. dev_err(chip->card->dev, "DLLRDY not seen\n");
  1298. return -EIO;
  1299. __ok0:
  1300. /*
  1301. * The first thing we do here is to enable sync generation. As soon
  1302. * as we start receiving bit clock, we'll start producing the SYNC
  1303. * signal.
  1304. */
  1305. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_ESYN);
  1306. /*
  1307. * Wait for the codec ready signal from the AC97 codec.
  1308. */
  1309. end_time = jiffies + HZ;
  1310. do {
  1311. /*
  1312. * Read the AC97 status register to see if we've seen a CODEC
  1313. * signal from the AC97 codec.
  1314. */
  1315. if (snd_cs4281_peekBA0(chip, BA0_ACSTS) & BA0_ACSTS_CRDY)
  1316. goto __ok1;
  1317. schedule_timeout_uninterruptible(1);
  1318. } while (time_after_eq(end_time, jiffies));
  1319. dev_err(chip->card->dev,
  1320. "never read codec ready from AC'97 (0x%x)\n",
  1321. snd_cs4281_peekBA0(chip, BA0_ACSTS));
  1322. return -EIO;
  1323. __ok1:
  1324. if (chip->dual_codec) {
  1325. end_time = jiffies + HZ;
  1326. do {
  1327. if (snd_cs4281_peekBA0(chip, BA0_ACSTS2) & BA0_ACSTS_CRDY)
  1328. goto __codec2_ok;
  1329. schedule_timeout_uninterruptible(1);
  1330. } while (time_after_eq(end_time, jiffies));
  1331. dev_info(chip->card->dev,
  1332. "secondary codec doesn't respond. disable it...\n");
  1333. chip->dual_codec = 0;
  1334. __codec2_ok: ;
  1335. }
  1336. /*
  1337. * Assert the valid frame signal so that we can start sending commands
  1338. * to the AC97 codec.
  1339. */
  1340. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_VFRM | BA0_ACCTL_ESYN);
  1341. /*
  1342. * Wait until we've sampled input slots 3 and 4 as valid, meaning that
  1343. * the codec is pumping ADC data across the AC-link.
  1344. */
  1345. end_time = jiffies + HZ;
  1346. do {
  1347. /*
  1348. * Read the input slot valid register and see if input slots 3
  1349. * 4 are valid yet.
  1350. */
  1351. if ((snd_cs4281_peekBA0(chip, BA0_ACISV) & (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4))) == (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4)))
  1352. goto __ok2;
  1353. schedule_timeout_uninterruptible(1);
  1354. } while (time_after_eq(end_time, jiffies));
  1355. if (--retry_count > 0)
  1356. goto __retry;
  1357. dev_err(chip->card->dev, "never read ISV3 and ISV4 from AC'97\n");
  1358. return -EIO;
  1359. __ok2:
  1360. /*
  1361. * Now, assert valid frame and the slot 3 and 4 valid bits. This will
  1362. * commense the transfer of digital audio data to the AC97 codec.
  1363. */
  1364. snd_cs4281_pokeBA0(chip, BA0_ACOSV, BA0_ACOSV_SLV(3) | BA0_ACOSV_SLV(4));
  1365. /*
  1366. * Initialize DMA structures
  1367. */
  1368. for (tmp = 0; tmp < 4; tmp++) {
  1369. struct cs4281_dma *dma = &chip->dma[tmp];
  1370. dma->regDBA = BA0_DBA0 + (tmp * 0x10);
  1371. dma->regDCA = BA0_DCA0 + (tmp * 0x10);
  1372. dma->regDBC = BA0_DBC0 + (tmp * 0x10);
  1373. dma->regDCC = BA0_DCC0 + (tmp * 0x10);
  1374. dma->regDMR = BA0_DMR0 + (tmp * 8);
  1375. dma->regDCR = BA0_DCR0 + (tmp * 8);
  1376. dma->regHDSR = BA0_HDSR0 + (tmp * 4);
  1377. dma->regFCR = BA0_FCR0 + (tmp * 4);
  1378. dma->regFSIC = BA0_FSIC0 + (tmp * 4);
  1379. dma->fifo_offset = tmp * CS4281_FIFO_SIZE;
  1380. snd_cs4281_pokeBA0(chip, dma->regFCR,
  1381. BA0_FCR_LS(31) |
  1382. BA0_FCR_RS(31) |
  1383. BA0_FCR_SZ(CS4281_FIFO_SIZE) |
  1384. BA0_FCR_OF(dma->fifo_offset));
  1385. }
  1386. chip->src_left_play_slot = 0; /* AC'97 left PCM playback (3) */
  1387. chip->src_right_play_slot = 1; /* AC'97 right PCM playback (4) */
  1388. chip->src_left_rec_slot = 10; /* AC'97 left PCM record (3) */
  1389. chip->src_right_rec_slot = 11; /* AC'97 right PCM record (4) */
  1390. /* Activate wave playback FIFO for FM playback */
  1391. chip->dma[0].valFCR = BA0_FCR_FEN | BA0_FCR_LS(0) |
  1392. BA0_FCR_RS(1) |
  1393. BA0_FCR_SZ(CS4281_FIFO_SIZE) |
  1394. BA0_FCR_OF(chip->dma[0].fifo_offset);
  1395. snd_cs4281_pokeBA0(chip, chip->dma[0].regFCR, chip->dma[0].valFCR);
  1396. snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
  1397. (chip->src_right_play_slot << 8) |
  1398. (chip->src_left_rec_slot << 16) |
  1399. (chip->src_right_rec_slot << 24));
  1400. /* Initialize digital volume */
  1401. snd_cs4281_pokeBA0(chip, BA0_PPLVC, 0);
  1402. snd_cs4281_pokeBA0(chip, BA0_PPRVC, 0);
  1403. /* Enable IRQs */
  1404. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
  1405. /* Unmask interrupts */
  1406. snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff & ~(
  1407. BA0_HISR_MIDI |
  1408. BA0_HISR_DMAI |
  1409. BA0_HISR_DMA(0) |
  1410. BA0_HISR_DMA(1) |
  1411. BA0_HISR_DMA(2) |
  1412. BA0_HISR_DMA(3)));
  1413. synchronize_irq(chip->irq);
  1414. return 0;
  1415. }
  1416. /*
  1417. * MIDI section
  1418. */
  1419. static void snd_cs4281_midi_reset(struct cs4281 *chip)
  1420. {
  1421. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr | BA0_MIDCR_MRST);
  1422. udelay(100);
  1423. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1424. }
  1425. static int snd_cs4281_midi_input_open(struct snd_rawmidi_substream *substream)
  1426. {
  1427. struct cs4281 *chip = substream->rmidi->private_data;
  1428. spin_lock_irq(&chip->reg_lock);
  1429. chip->midcr |= BA0_MIDCR_RXE;
  1430. chip->midi_input = substream;
  1431. if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
  1432. snd_cs4281_midi_reset(chip);
  1433. } else {
  1434. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1435. }
  1436. spin_unlock_irq(&chip->reg_lock);
  1437. return 0;
  1438. }
  1439. static int snd_cs4281_midi_input_close(struct snd_rawmidi_substream *substream)
  1440. {
  1441. struct cs4281 *chip = substream->rmidi->private_data;
  1442. spin_lock_irq(&chip->reg_lock);
  1443. chip->midcr &= ~(BA0_MIDCR_RXE | BA0_MIDCR_RIE);
  1444. chip->midi_input = NULL;
  1445. if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
  1446. snd_cs4281_midi_reset(chip);
  1447. } else {
  1448. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1449. }
  1450. chip->uartm &= ~CS4281_MODE_INPUT;
  1451. spin_unlock_irq(&chip->reg_lock);
  1452. return 0;
  1453. }
  1454. static int snd_cs4281_midi_output_open(struct snd_rawmidi_substream *substream)
  1455. {
  1456. struct cs4281 *chip = substream->rmidi->private_data;
  1457. spin_lock_irq(&chip->reg_lock);
  1458. chip->uartm |= CS4281_MODE_OUTPUT;
  1459. chip->midcr |= BA0_MIDCR_TXE;
  1460. chip->midi_output = substream;
  1461. if (!(chip->uartm & CS4281_MODE_INPUT)) {
  1462. snd_cs4281_midi_reset(chip);
  1463. } else {
  1464. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1465. }
  1466. spin_unlock_irq(&chip->reg_lock);
  1467. return 0;
  1468. }
  1469. static int snd_cs4281_midi_output_close(struct snd_rawmidi_substream *substream)
  1470. {
  1471. struct cs4281 *chip = substream->rmidi->private_data;
  1472. spin_lock_irq(&chip->reg_lock);
  1473. chip->midcr &= ~(BA0_MIDCR_TXE | BA0_MIDCR_TIE);
  1474. chip->midi_output = NULL;
  1475. if (!(chip->uartm & CS4281_MODE_INPUT)) {
  1476. snd_cs4281_midi_reset(chip);
  1477. } else {
  1478. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1479. }
  1480. chip->uartm &= ~CS4281_MODE_OUTPUT;
  1481. spin_unlock_irq(&chip->reg_lock);
  1482. return 0;
  1483. }
  1484. static void snd_cs4281_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
  1485. {
  1486. unsigned long flags;
  1487. struct cs4281 *chip = substream->rmidi->private_data;
  1488. spin_lock_irqsave(&chip->reg_lock, flags);
  1489. if (up) {
  1490. if ((chip->midcr & BA0_MIDCR_RIE) == 0) {
  1491. chip->midcr |= BA0_MIDCR_RIE;
  1492. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1493. }
  1494. } else {
  1495. if (chip->midcr & BA0_MIDCR_RIE) {
  1496. chip->midcr &= ~BA0_MIDCR_RIE;
  1497. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1498. }
  1499. }
  1500. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1501. }
  1502. static void snd_cs4281_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
  1503. {
  1504. unsigned long flags;
  1505. struct cs4281 *chip = substream->rmidi->private_data;
  1506. unsigned char byte;
  1507. spin_lock_irqsave(&chip->reg_lock, flags);
  1508. if (up) {
  1509. if ((chip->midcr & BA0_MIDCR_TIE) == 0) {
  1510. chip->midcr |= BA0_MIDCR_TIE;
  1511. /* fill UART FIFO buffer at first, and turn Tx interrupts only if necessary */
  1512. while ((chip->midcr & BA0_MIDCR_TIE) &&
  1513. (snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
  1514. if (snd_rawmidi_transmit(substream, &byte, 1) != 1) {
  1515. chip->midcr &= ~BA0_MIDCR_TIE;
  1516. } else {
  1517. snd_cs4281_pokeBA0(chip, BA0_MIDWP, byte);
  1518. }
  1519. }
  1520. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1521. }
  1522. } else {
  1523. if (chip->midcr & BA0_MIDCR_TIE) {
  1524. chip->midcr &= ~BA0_MIDCR_TIE;
  1525. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1526. }
  1527. }
  1528. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1529. }
  1530. static const struct snd_rawmidi_ops snd_cs4281_midi_output =
  1531. {
  1532. .open = snd_cs4281_midi_output_open,
  1533. .close = snd_cs4281_midi_output_close,
  1534. .trigger = snd_cs4281_midi_output_trigger,
  1535. };
  1536. static const struct snd_rawmidi_ops snd_cs4281_midi_input =
  1537. {
  1538. .open = snd_cs4281_midi_input_open,
  1539. .close = snd_cs4281_midi_input_close,
  1540. .trigger = snd_cs4281_midi_input_trigger,
  1541. };
  1542. static int snd_cs4281_midi(struct cs4281 *chip, int device)
  1543. {
  1544. struct snd_rawmidi *rmidi;
  1545. int err;
  1546. if ((err = snd_rawmidi_new(chip->card, "CS4281", device, 1, 1, &rmidi)) < 0)
  1547. return err;
  1548. strcpy(rmidi->name, "CS4281");
  1549. snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_OUTPUT, &snd_cs4281_midi_output);
  1550. snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_INPUT, &snd_cs4281_midi_input);
  1551. rmidi->info_flags |= SNDRV_RAWMIDI_INFO_OUTPUT | SNDRV_RAWMIDI_INFO_INPUT | SNDRV_RAWMIDI_INFO_DUPLEX;
  1552. rmidi->private_data = chip;
  1553. chip->rmidi = rmidi;
  1554. return 0;
  1555. }
  1556. /*
  1557. * Interrupt handler
  1558. */
  1559. static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id)
  1560. {
  1561. struct cs4281 *chip = dev_id;
  1562. unsigned int status, dma, val;
  1563. struct cs4281_dma *cdma;
  1564. if (chip == NULL)
  1565. return IRQ_NONE;
  1566. status = snd_cs4281_peekBA0(chip, BA0_HISR);
  1567. if ((status & 0x7fffffff) == 0) {
  1568. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
  1569. return IRQ_NONE;
  1570. }
  1571. if (status & (BA0_HISR_DMA(0)|BA0_HISR_DMA(1)|BA0_HISR_DMA(2)|BA0_HISR_DMA(3))) {
  1572. for (dma = 0; dma < 4; dma++)
  1573. if (status & BA0_HISR_DMA(dma)) {
  1574. cdma = &chip->dma[dma];
  1575. spin_lock(&chip->reg_lock);
  1576. /* ack DMA IRQ */
  1577. val = snd_cs4281_peekBA0(chip, cdma->regHDSR);
  1578. /* workaround, sometimes CS4281 acknowledges */
  1579. /* end or middle transfer position twice */
  1580. cdma->frag++;
  1581. if ((val & BA0_HDSR_DHTC) && !(cdma->frag & 1)) {
  1582. cdma->frag--;
  1583. chip->spurious_dhtc_irq++;
  1584. spin_unlock(&chip->reg_lock);
  1585. continue;
  1586. }
  1587. if ((val & BA0_HDSR_DTC) && (cdma->frag & 1)) {
  1588. cdma->frag--;
  1589. chip->spurious_dtc_irq++;
  1590. spin_unlock(&chip->reg_lock);
  1591. continue;
  1592. }
  1593. spin_unlock(&chip->reg_lock);
  1594. snd_pcm_period_elapsed(cdma->substream);
  1595. }
  1596. }
  1597. if ((status & BA0_HISR_MIDI) && chip->rmidi) {
  1598. unsigned char c;
  1599. spin_lock(&chip->reg_lock);
  1600. while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_RBE) == 0) {
  1601. c = snd_cs4281_peekBA0(chip, BA0_MIDRP);
  1602. if ((chip->midcr & BA0_MIDCR_RIE) == 0)
  1603. continue;
  1604. snd_rawmidi_receive(chip->midi_input, &c, 1);
  1605. }
  1606. while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
  1607. if ((chip->midcr & BA0_MIDCR_TIE) == 0)
  1608. break;
  1609. if (snd_rawmidi_transmit(chip->midi_output, &c, 1) != 1) {
  1610. chip->midcr &= ~BA0_MIDCR_TIE;
  1611. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1612. break;
  1613. }
  1614. snd_cs4281_pokeBA0(chip, BA0_MIDWP, c);
  1615. }
  1616. spin_unlock(&chip->reg_lock);
  1617. }
  1618. /* EOI to the PCI part... reenables interrupts */
  1619. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
  1620. return IRQ_HANDLED;
  1621. }
  1622. /*
  1623. * OPL3 command
  1624. */
  1625. static void snd_cs4281_opl3_command(struct snd_opl3 *opl3, unsigned short cmd,
  1626. unsigned char val)
  1627. {
  1628. unsigned long flags;
  1629. struct cs4281 *chip = opl3->private_data;
  1630. void __iomem *port;
  1631. if (cmd & OPL3_RIGHT)
  1632. port = chip->ba0 + BA0_B1AP; /* right port */
  1633. else
  1634. port = chip->ba0 + BA0_B0AP; /* left port */
  1635. spin_lock_irqsave(&opl3->reg_lock, flags);
  1636. writel((unsigned int)cmd, port);
  1637. udelay(10);
  1638. writel((unsigned int)val, port + 4);
  1639. udelay(30);
  1640. spin_unlock_irqrestore(&opl3->reg_lock, flags);
  1641. }
  1642. static int snd_cs4281_probe(struct pci_dev *pci,
  1643. const struct pci_device_id *pci_id)
  1644. {
  1645. static int dev;
  1646. struct snd_card *card;
  1647. struct cs4281 *chip;
  1648. struct snd_opl3 *opl3;
  1649. int err;
  1650. if (dev >= SNDRV_CARDS)
  1651. return -ENODEV;
  1652. if (!enable[dev]) {
  1653. dev++;
  1654. return -ENOENT;
  1655. }
  1656. err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
  1657. 0, &card);
  1658. if (err < 0)
  1659. return err;
  1660. if ((err = snd_cs4281_create(card, pci, &chip, dual_codec[dev])) < 0) {
  1661. snd_card_free(card);
  1662. return err;
  1663. }
  1664. card->private_data = chip;
  1665. if ((err = snd_cs4281_mixer(chip)) < 0) {
  1666. snd_card_free(card);
  1667. return err;
  1668. }
  1669. if ((err = snd_cs4281_pcm(chip, 0)) < 0) {
  1670. snd_card_free(card);
  1671. return err;
  1672. }
  1673. if ((err = snd_cs4281_midi(chip, 0)) < 0) {
  1674. snd_card_free(card);
  1675. return err;
  1676. }
  1677. if ((err = snd_opl3_new(card, OPL3_HW_OPL3_CS4281, &opl3)) < 0) {
  1678. snd_card_free(card);
  1679. return err;
  1680. }
  1681. opl3->private_data = chip;
  1682. opl3->command = snd_cs4281_opl3_command;
  1683. snd_opl3_init(opl3);
  1684. if ((err = snd_opl3_hwdep_new(opl3, 0, 1, NULL)) < 0) {
  1685. snd_card_free(card);
  1686. return err;
  1687. }
  1688. snd_cs4281_create_gameport(chip);
  1689. strcpy(card->driver, "CS4281");
  1690. strcpy(card->shortname, "Cirrus Logic CS4281");
  1691. sprintf(card->longname, "%s at 0x%lx, irq %d",
  1692. card->shortname,
  1693. chip->ba0_addr,
  1694. chip->irq);
  1695. if ((err = snd_card_register(card)) < 0) {
  1696. snd_card_free(card);
  1697. return err;
  1698. }
  1699. pci_set_drvdata(pci, card);
  1700. dev++;
  1701. return 0;
  1702. }
  1703. static void snd_cs4281_remove(struct pci_dev *pci)
  1704. {
  1705. snd_card_free(pci_get_drvdata(pci));
  1706. }
  1707. /*
  1708. * Power Management
  1709. */
  1710. #ifdef CONFIG_PM_SLEEP
  1711. static int saved_regs[SUSPEND_REGISTERS] = {
  1712. BA0_JSCTL,
  1713. BA0_GPIOR,
  1714. BA0_SSCR,
  1715. BA0_MIDCR,
  1716. BA0_SRCSA,
  1717. BA0_PASR,
  1718. BA0_CASR,
  1719. BA0_DACSR,
  1720. BA0_ADCSR,
  1721. BA0_FMLVC,
  1722. BA0_FMRVC,
  1723. BA0_PPLVC,
  1724. BA0_PPRVC,
  1725. };
  1726. #define CLKCR1_CKRA 0x00010000L
  1727. static int cs4281_suspend(struct device *dev)
  1728. {
  1729. struct snd_card *card = dev_get_drvdata(dev);
  1730. struct cs4281 *chip = card->private_data;
  1731. u32 ulCLK;
  1732. unsigned int i;
  1733. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1734. snd_pcm_suspend_all(chip->pcm);
  1735. snd_ac97_suspend(chip->ac97);
  1736. snd_ac97_suspend(chip->ac97_secondary);
  1737. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1738. ulCLK |= CLKCR1_CKRA;
  1739. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1740. /* Disable interrupts. */
  1741. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_CHGM);
  1742. /* remember the status registers */
  1743. for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
  1744. if (saved_regs[i])
  1745. chip->suspend_regs[i] = snd_cs4281_peekBA0(chip, saved_regs[i]);
  1746. /* Turn off the serial ports. */
  1747. snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
  1748. /* Power off FM, Joystick, AC link, */
  1749. snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
  1750. /* DLL off. */
  1751. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
  1752. /* AC link off. */
  1753. snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
  1754. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1755. ulCLK &= ~CLKCR1_CKRA;
  1756. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1757. return 0;
  1758. }
  1759. static int cs4281_resume(struct device *dev)
  1760. {
  1761. struct snd_card *card = dev_get_drvdata(dev);
  1762. struct cs4281 *chip = card->private_data;
  1763. unsigned int i;
  1764. u32 ulCLK;
  1765. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1766. ulCLK |= CLKCR1_CKRA;
  1767. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1768. snd_cs4281_chip_init(chip);
  1769. /* restore the status registers */
  1770. for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
  1771. if (saved_regs[i])
  1772. snd_cs4281_pokeBA0(chip, saved_regs[i], chip->suspend_regs[i]);
  1773. snd_ac97_resume(chip->ac97);
  1774. snd_ac97_resume(chip->ac97_secondary);
  1775. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1776. ulCLK &= ~CLKCR1_CKRA;
  1777. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1778. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1779. return 0;
  1780. }
  1781. static SIMPLE_DEV_PM_OPS(cs4281_pm, cs4281_suspend, cs4281_resume);
  1782. #define CS4281_PM_OPS &cs4281_pm
  1783. #else
  1784. #define CS4281_PM_OPS NULL
  1785. #endif /* CONFIG_PM_SLEEP */
  1786. static struct pci_driver cs4281_driver = {
  1787. .name = KBUILD_MODNAME,
  1788. .id_table = snd_cs4281_ids,
  1789. .probe = snd_cs4281_probe,
  1790. .remove = snd_cs4281_remove,
  1791. .driver = {
  1792. .pm = CS4281_PM_OPS,
  1793. },
  1794. };
  1795. module_pci_driver(cs4281_driver);